pci.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  38. PCI_VENDOR_ID_INTEL,
  39. PCI_VENDOR_ID_ATI,
  40. PCI_VENDOR_ID_AMD,
  41. PCI_VENDOR_ID_SI
  42. };
  43. static const u8 ac_to_hwq[] = {
  44. VO_QUEUE,
  45. VI_QUEUE,
  46. BE_QUEUE,
  47. BK_QUEUE
  48. };
  49. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  50. struct sk_buff *skb)
  51. {
  52. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  53. __le16 fc = rtl_get_fc(skb);
  54. u8 queue_index = skb_get_queue_mapping(skb);
  55. if (unlikely(ieee80211_is_beacon(fc)))
  56. return BEACON_QUEUE;
  57. if (ieee80211_is_mgmt(fc))
  58. return MGNT_QUEUE;
  59. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  60. if (ieee80211_is_nullfunc(fc))
  61. return HIGH_QUEUE;
  62. return ac_to_hwq[queue_index];
  63. }
  64. /* Update PCI dependent default settings*/
  65. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  66. {
  67. struct rtl_priv *rtlpriv = rtl_priv(hw);
  68. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  69. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  70. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  71. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  72. u8 init_aspm;
  73. ppsc->reg_rfps_level = 0;
  74. ppsc->support_aspm = false;
  75. /*Update PCI ASPM setting */
  76. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  77. switch (rtlpci->const_pci_aspm) {
  78. case 0:
  79. /*No ASPM */
  80. break;
  81. case 1:
  82. /*ASPM dynamically enabled/disable. */
  83. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  84. break;
  85. case 2:
  86. /*ASPM with Clock Req dynamically enabled/disable. */
  87. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  88. RT_RF_OFF_LEVL_CLK_REQ);
  89. break;
  90. case 3:
  91. /*
  92. * Always enable ASPM and Clock Req
  93. * from initialization to halt.
  94. * */
  95. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  96. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  97. RT_RF_OFF_LEVL_CLK_REQ);
  98. break;
  99. case 4:
  100. /*
  101. * Always enable ASPM without Clock Req
  102. * from initialization to halt.
  103. * */
  104. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  105. RT_RF_OFF_LEVL_CLK_REQ);
  106. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  107. break;
  108. }
  109. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  110. /*Update Radio OFF setting */
  111. switch (rtlpci->const_hwsw_rfoff_d3) {
  112. case 1:
  113. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  114. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  115. break;
  116. case 2:
  117. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  119. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  120. break;
  121. case 3:
  122. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  123. break;
  124. }
  125. /*Set HW definition to determine if it supports ASPM. */
  126. switch (rtlpci->const_support_pciaspm) {
  127. case 0:{
  128. /*Not support ASPM. */
  129. bool support_aspm = false;
  130. ppsc->support_aspm = support_aspm;
  131. break;
  132. }
  133. case 1:{
  134. /*Support ASPM. */
  135. bool support_aspm = true;
  136. bool support_backdoor = true;
  137. ppsc->support_aspm = support_aspm;
  138. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  139. !priv->ndis_adapter.amd_l1_patch)
  140. support_backdoor = false; */
  141. ppsc->support_backdoor = support_backdoor;
  142. break;
  143. }
  144. case 2:
  145. /*ASPM value set by chipset. */
  146. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  147. bool support_aspm = true;
  148. ppsc->support_aspm = support_aspm;
  149. }
  150. break;
  151. default:
  152. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  153. "switch case not processed\n");
  154. break;
  155. }
  156. /* toshiba aspm issue, toshiba will set aspm selfly
  157. * so we should not set aspm in driver */
  158. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  159. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  160. init_aspm == 0x43)
  161. ppsc->support_aspm = false;
  162. }
  163. static bool _rtl_pci_platform_switch_device_pci_aspm(
  164. struct ieee80211_hw *hw,
  165. u8 value)
  166. {
  167. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  169. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  170. value |= 0x40;
  171. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  172. return false;
  173. }
  174. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  175. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  176. {
  177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  179. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  180. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  181. udelay(100);
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. "PCI(Bridge) UNKNOWN\n");
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  235. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  236. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  237. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  238. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  239. u16 aspmlevel;
  240. u8 u_pcibridge_aspmsetting;
  241. u8 u_device_aspmsetting;
  242. if (!ppsc->support_aspm)
  243. return;
  244. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  245. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  246. "PCI(Bridge) UNKNOWN\n");
  247. return;
  248. }
  249. /*4 Enable Pci Bridge ASPM */
  250. u_pcibridge_aspmsetting =
  251. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  252. rtlpci->const_hostpci_aspm_setting;
  253. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  254. u_pcibridge_aspmsetting &= ~BIT(0);
  255. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  256. u_pcibridge_aspmsetting);
  257. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  258. "PlatformEnableASPM():PciBridge busnumber[%x], DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  259. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  260. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  261. u_pcibridge_aspmsetting);
  262. udelay(50);
  263. /*Get ASPM level (with/without Clock Req) */
  264. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  265. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  266. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  267. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  268. u_device_aspmsetting |= aspmlevel;
  269. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  270. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  271. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  272. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  273. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  274. }
  275. udelay(100);
  276. }
  277. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  278. {
  279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  280. bool status = false;
  281. u8 offset_e0;
  282. unsigned offset_e4;
  283. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  284. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  285. if (offset_e0 == 0xA0) {
  286. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  287. if (offset_e4 & BIT(23))
  288. status = true;
  289. }
  290. return status;
  291. }
  292. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  295. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  296. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  297. u8 linkctrl_reg;
  298. u8 num4bbytes;
  299. num4bbytes = (capabilityoffset + 0x10) / 4;
  300. /*Read Link Control Register */
  301. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  302. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  303. }
  304. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  305. struct ieee80211_hw *hw)
  306. {
  307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  308. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  309. u8 tmp;
  310. u16 linkctrl_reg;
  311. /*Link Control Register */
  312. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  313. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  314. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  315. pcipriv->ndis_adapter.linkctrl_reg);
  316. pci_read_config_byte(pdev, 0x98, &tmp);
  317. tmp |= BIT(4);
  318. pci_write_config_byte(pdev, 0x98, tmp);
  319. tmp = 0x17;
  320. pci_write_config_byte(pdev, 0x70f, tmp);
  321. }
  322. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  323. {
  324. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  325. _rtl_pci_update_default_setting(hw);
  326. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  327. /*Always enable ASPM & Clock Req. */
  328. rtl_pci_enable_aspm(hw);
  329. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  330. }
  331. }
  332. static void _rtl_pci_io_handler_init(struct device *dev,
  333. struct ieee80211_hw *hw)
  334. {
  335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  336. rtlpriv->io.dev = dev;
  337. rtlpriv->io.write8_async = pci_write8_async;
  338. rtlpriv->io.write16_async = pci_write16_async;
  339. rtlpriv->io.write32_async = pci_write32_async;
  340. rtlpriv->io.read8_sync = pci_read8_sync;
  341. rtlpriv->io.read16_sync = pci_read16_sync;
  342. rtlpriv->io.read32_sync = pci_read32_sync;
  343. }
  344. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  345. {
  346. }
  347. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  348. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  349. {
  350. struct rtl_priv *rtlpriv = rtl_priv(hw);
  351. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  352. u8 additionlen = FCS_LEN;
  353. struct sk_buff *next_skb;
  354. /* here open is 4, wep/tkip is 8, aes is 12*/
  355. if (info->control.hw_key)
  356. additionlen += info->control.hw_key->icv_len;
  357. /* The most skb num is 6 */
  358. tcb_desc->empkt_num = 0;
  359. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  360. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  361. struct ieee80211_tx_info *next_info;
  362. next_info = IEEE80211_SKB_CB(next_skb);
  363. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  364. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  365. next_skb->len + additionlen;
  366. tcb_desc->empkt_num++;
  367. } else {
  368. break;
  369. }
  370. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  371. next_skb))
  372. break;
  373. if (tcb_desc->empkt_num >= 5)
  374. break;
  375. }
  376. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  377. return true;
  378. }
  379. /* just for early mode now */
  380. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  381. {
  382. struct rtl_priv *rtlpriv = rtl_priv(hw);
  383. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  384. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  385. struct sk_buff *skb = NULL;
  386. struct ieee80211_tx_info *info = NULL;
  387. int tid;
  388. if (!rtlpriv->rtlhal.earlymode_enable)
  389. return;
  390. /* we juse use em for BE/BK/VI/VO */
  391. for (tid = 7; tid >= 0; tid--) {
  392. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  393. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  394. while (!mac->act_scanning &&
  395. rtlpriv->psc.rfpwr_state == ERFON) {
  396. struct rtl_tcb_desc tcb_desc;
  397. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  398. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  399. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  400. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  401. skb = skb_dequeue(&mac->skb_waitq[tid]);
  402. } else {
  403. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  404. break;
  405. }
  406. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  407. /* Some macaddr can't do early mode. like
  408. * multicast/broadcast/no_qos data */
  409. info = IEEE80211_SKB_CB(skb);
  410. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  411. _rtl_update_earlymode_info(hw, skb,
  412. &tcb_desc, tid);
  413. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  414. }
  415. }
  416. }
  417. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  421. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  422. while (skb_queue_len(&ring->queue)) {
  423. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  424. struct sk_buff *skb;
  425. struct ieee80211_tx_info *info;
  426. __le16 fc;
  427. u8 tid;
  428. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  429. HW_DESC_OWN);
  430. /*
  431. *beacon packet will only use the first
  432. *descriptor defautly,and the own may not
  433. *be cleared by the hardware
  434. */
  435. if (own)
  436. return;
  437. ring->idx = (ring->idx + 1) % ring->entries;
  438. skb = __skb_dequeue(&ring->queue);
  439. pci_unmap_single(rtlpci->pdev,
  440. rtlpriv->cfg->ops->
  441. get_desc((u8 *) entry, true,
  442. HW_DESC_TXBUFF_ADDR),
  443. skb->len, PCI_DMA_TODEVICE);
  444. /* remove early mode header */
  445. if (rtlpriv->rtlhal.earlymode_enable)
  446. skb_pull(skb, EM_HDR_LEN);
  447. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  448. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  449. ring->idx,
  450. skb_queue_len(&ring->queue),
  451. *(u16 *) (skb->data + 22));
  452. if (prio == TXCMD_QUEUE) {
  453. dev_kfree_skb(skb);
  454. goto tx_status_ok;
  455. }
  456. /* for sw LPS, just after NULL skb send out, we can
  457. * sure AP kown we are sleeped, our we should not let
  458. * rf to sleep*/
  459. fc = rtl_get_fc(skb);
  460. if (ieee80211_is_nullfunc(fc)) {
  461. if (ieee80211_has_pm(fc)) {
  462. rtlpriv->mac80211.offchan_delay = true;
  463. rtlpriv->psc.state_inap = true;
  464. } else {
  465. rtlpriv->psc.state_inap = false;
  466. }
  467. }
  468. /* update tid tx pkt num */
  469. tid = rtl_get_tid(skb);
  470. if (tid <= 7)
  471. rtlpriv->link_info.tidtx_inperiod[tid]++;
  472. info = IEEE80211_SKB_CB(skb);
  473. ieee80211_tx_info_clear_status(info);
  474. info->flags |= IEEE80211_TX_STAT_ACK;
  475. /*info->status.rates[0].count = 1; */
  476. ieee80211_tx_status_irqsafe(hw, skb);
  477. if ((ring->entries - skb_queue_len(&ring->queue))
  478. == 2) {
  479. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  480. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  481. prio, ring->idx,
  482. skb_queue_len(&ring->queue));
  483. ieee80211_wake_queue(hw,
  484. skb_get_queue_mapping
  485. (skb));
  486. }
  487. tx_status_ok:
  488. skb = NULL;
  489. }
  490. if (((rtlpriv->link_info.num_rx_inperiod +
  491. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  492. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  493. schedule_work(&rtlpriv->works.lps_leave_work);
  494. }
  495. }
  496. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  497. struct ieee80211_rx_status rx_status)
  498. {
  499. struct rtl_priv *rtlpriv = rtl_priv(hw);
  500. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  501. __le16 fc = rtl_get_fc(skb);
  502. bool unicast = false;
  503. struct sk_buff *uskb = NULL;
  504. u8 *pdata;
  505. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  506. if (is_broadcast_ether_addr(hdr->addr1)) {
  507. ;/*TODO*/
  508. } else if (is_multicast_ether_addr(hdr->addr1)) {
  509. ;/*TODO*/
  510. } else {
  511. unicast = true;
  512. rtlpriv->stats.rxbytesunicast += skb->len;
  513. }
  514. rtl_is_special_data(hw, skb, false);
  515. if (ieee80211_is_data(fc)) {
  516. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  517. if (unicast)
  518. rtlpriv->link_info.num_rx_inperiod++;
  519. }
  520. /* for sw lps */
  521. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  522. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  523. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  524. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  525. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  526. return;
  527. if (unlikely(!rtl_action_proc(hw, skb, false)))
  528. return;
  529. uskb = dev_alloc_skb(skb->len + 128);
  530. if (!uskb)
  531. return; /* exit if allocation failed */
  532. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  533. pdata = (u8 *)skb_put(uskb, skb->len);
  534. memcpy(pdata, skb->data, skb->len);
  535. ieee80211_rx_irqsafe(hw, uskb);
  536. }
  537. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  538. {
  539. struct rtl_priv *rtlpriv = rtl_priv(hw);
  540. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  541. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  542. struct ieee80211_rx_status rx_status = { 0 };
  543. unsigned int count = rtlpci->rxringcount;
  544. u8 own;
  545. u8 tmp_one;
  546. u32 bufferaddress;
  547. struct rtl_stats stats = {
  548. .signal = 0,
  549. .noise = -98,
  550. .rate = 0,
  551. };
  552. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  553. /*RX NORMAL PKT */
  554. while (count--) {
  555. /*rx descriptor */
  556. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  557. index];
  558. /*rx pkt */
  559. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  560. index];
  561. struct sk_buff *new_skb = NULL;
  562. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  563. false, HW_DESC_OWN);
  564. /*wait data to be filled by hardware */
  565. if (own)
  566. break;
  567. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  568. &rx_status,
  569. (u8 *) pdesc, skb);
  570. if (stats.crc || stats.hwerror)
  571. goto done;
  572. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  573. if (unlikely(!new_skb)) {
  574. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  575. "can't alloc skb for rx\n");
  576. goto done;
  577. }
  578. pci_unmap_single(rtlpci->pdev,
  579. *((dma_addr_t *) skb->cb),
  580. rtlpci->rxbuffersize,
  581. PCI_DMA_FROMDEVICE);
  582. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  583. HW_DESC_RXPKT_LEN));
  584. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  585. /*
  586. * NOTICE This can not be use for mac80211,
  587. * this is done in mac80211 code,
  588. * if you done here sec DHCP will fail
  589. * skb_trim(skb, skb->len - 4);
  590. */
  591. _rtl_receive_one(hw, skb, rx_status);
  592. if (((rtlpriv->link_info.num_rx_inperiod +
  593. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  594. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  595. schedule_work(&rtlpriv->works.lps_leave_work);
  596. }
  597. dev_kfree_skb_any(skb);
  598. skb = new_skb;
  599. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  600. *((dma_addr_t *) skb->cb) =
  601. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  602. rtlpci->rxbuffersize,
  603. PCI_DMA_FROMDEVICE);
  604. done:
  605. bufferaddress = (*((dma_addr_t *)skb->cb));
  606. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  607. return;
  608. tmp_one = 1;
  609. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  610. HW_DESC_RXBUFF_ADDR,
  611. (u8 *)&bufferaddress);
  612. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  613. HW_DESC_RXPKT_LEN,
  614. (u8 *)&rtlpci->rxbuffersize);
  615. if (index == rtlpci->rxringcount - 1)
  616. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  617. HW_DESC_RXERO,
  618. &tmp_one);
  619. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  620. &tmp_one);
  621. index = (index + 1) % rtlpci->rxringcount;
  622. }
  623. rtlpci->rx_ring[rx_queue_idx].idx = index;
  624. }
  625. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  626. {
  627. struct ieee80211_hw *hw = dev_id;
  628. struct rtl_priv *rtlpriv = rtl_priv(hw);
  629. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  630. unsigned long flags;
  631. u32 inta = 0;
  632. u32 intb = 0;
  633. irqreturn_t ret = IRQ_HANDLED;
  634. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  635. /*read ISR: 4/8bytes */
  636. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  637. /*Shared IRQ or HW disappared */
  638. if (!inta || inta == 0xffff) {
  639. ret = IRQ_NONE;
  640. goto done;
  641. }
  642. /*<1> beacon related */
  643. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  644. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  645. "beacon ok interrupt!\n");
  646. }
  647. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  648. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  649. "beacon err interrupt!\n");
  650. }
  651. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  652. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  653. }
  654. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  655. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  656. "prepare beacon for interrupt!\n");
  657. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  658. }
  659. /*<3> Tx related */
  660. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  661. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  662. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  663. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  664. "Manage ok interrupt!\n");
  665. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  666. }
  667. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  668. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  669. "HIGH_QUEUE ok interrupt!\n");
  670. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  671. }
  672. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  673. rtlpriv->link_info.num_tx_inperiod++;
  674. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  675. "BK Tx OK interrupt!\n");
  676. _rtl_pci_tx_isr(hw, BK_QUEUE);
  677. }
  678. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  679. rtlpriv->link_info.num_tx_inperiod++;
  680. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  681. "BE TX OK interrupt!\n");
  682. _rtl_pci_tx_isr(hw, BE_QUEUE);
  683. }
  684. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  685. rtlpriv->link_info.num_tx_inperiod++;
  686. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  687. "VI TX OK interrupt!\n");
  688. _rtl_pci_tx_isr(hw, VI_QUEUE);
  689. }
  690. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  691. rtlpriv->link_info.num_tx_inperiod++;
  692. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  693. "Vo TX OK interrupt!\n");
  694. _rtl_pci_tx_isr(hw, VO_QUEUE);
  695. }
  696. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  697. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  698. rtlpriv->link_info.num_tx_inperiod++;
  699. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  700. "CMD TX OK interrupt!\n");
  701. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  702. }
  703. }
  704. /*<2> Rx related */
  705. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  706. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  707. _rtl_pci_rx_interrupt(hw);
  708. }
  709. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  710. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  711. "rx descriptor unavailable!\n");
  712. _rtl_pci_rx_interrupt(hw);
  713. }
  714. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  715. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  716. _rtl_pci_rx_interrupt(hw);
  717. }
  718. if (rtlpriv->rtlhal.earlymode_enable)
  719. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  720. done:
  721. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  722. return ret;
  723. }
  724. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  725. {
  726. _rtl_pci_tx_chk_waitq(hw);
  727. }
  728. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  729. {
  730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  731. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  732. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  733. struct rtl8192_tx_ring *ring = NULL;
  734. struct ieee80211_hdr *hdr = NULL;
  735. struct ieee80211_tx_info *info = NULL;
  736. struct sk_buff *pskb = NULL;
  737. struct rtl_tx_desc *pdesc = NULL;
  738. struct rtl_tcb_desc tcb_desc;
  739. u8 temp_one = 1;
  740. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  741. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  742. pskb = __skb_dequeue(&ring->queue);
  743. if (pskb) {
  744. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  745. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  746. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  747. pskb->len, PCI_DMA_TODEVICE);
  748. kfree_skb(pskb);
  749. }
  750. /*NB: the beacon data buffer must be 32-bit aligned. */
  751. pskb = ieee80211_beacon_get(hw, mac->vif);
  752. if (pskb == NULL)
  753. return;
  754. hdr = rtl_get_hdr(pskb);
  755. info = IEEE80211_SKB_CB(pskb);
  756. pdesc = &ring->desc[0];
  757. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  758. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  759. __skb_queue_tail(&ring->queue, pskb);
  760. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  761. &temp_one);
  762. return;
  763. }
  764. static void rtl_lps_leave_work_callback(struct work_struct *work)
  765. {
  766. struct rtl_works *rtlworks =
  767. container_of(work, struct rtl_works, lps_leave_work);
  768. struct ieee80211_hw *hw = rtlworks->hw;
  769. rtl_lps_leave(hw);
  770. }
  771. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  772. {
  773. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  774. u8 i;
  775. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  776. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  777. /*
  778. *we just alloc 2 desc for beacon queue,
  779. *because we just need first desc in hw beacon.
  780. */
  781. rtlpci->txringcount[BEACON_QUEUE] = 2;
  782. /*
  783. *BE queue need more descriptor for performance
  784. *consideration or, No more tx desc will happen,
  785. *and may cause mac80211 mem leakage.
  786. */
  787. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  788. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  789. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  790. }
  791. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  792. struct pci_dev *pdev)
  793. {
  794. struct rtl_priv *rtlpriv = rtl_priv(hw);
  795. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  796. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  797. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  798. rtlpci->up_first_time = true;
  799. rtlpci->being_init_adapter = false;
  800. rtlhal->hw = hw;
  801. rtlpci->pdev = pdev;
  802. /*Tx/Rx related var */
  803. _rtl_pci_init_trx_var(hw);
  804. /*IBSS*/ mac->beacon_interval = 100;
  805. /*AMPDU*/
  806. mac->min_space_cfg = 0;
  807. mac->max_mss_density = 0;
  808. /*set sane AMPDU defaults */
  809. mac->current_ampdu_density = 7;
  810. mac->current_ampdu_factor = 3;
  811. /*QOS*/
  812. rtlpci->acm_method = eAcmWay2_SW;
  813. /*task */
  814. tasklet_init(&rtlpriv->works.irq_tasklet,
  815. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  816. (unsigned long)hw);
  817. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  818. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  819. (unsigned long)hw);
  820. INIT_WORK(&rtlpriv->works.lps_leave_work, rtl_lps_leave_work_callback);
  821. }
  822. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  823. unsigned int prio, unsigned int entries)
  824. {
  825. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  826. struct rtl_priv *rtlpriv = rtl_priv(hw);
  827. struct rtl_tx_desc *ring;
  828. dma_addr_t dma;
  829. u32 nextdescaddress;
  830. int i;
  831. ring = pci_alloc_consistent(rtlpci->pdev,
  832. sizeof(*ring) * entries, &dma);
  833. if (!ring || (unsigned long)ring & 0xFF) {
  834. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  835. "Cannot allocate TX ring (prio = %d)\n", prio);
  836. return -ENOMEM;
  837. }
  838. memset(ring, 0, sizeof(*ring) * entries);
  839. rtlpci->tx_ring[prio].desc = ring;
  840. rtlpci->tx_ring[prio].dma = dma;
  841. rtlpci->tx_ring[prio].idx = 0;
  842. rtlpci->tx_ring[prio].entries = entries;
  843. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  844. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  845. prio, ring);
  846. for (i = 0; i < entries; i++) {
  847. nextdescaddress = (u32) dma +
  848. ((i + 1) % entries) *
  849. sizeof(*ring);
  850. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  851. true, HW_DESC_TX_NEXTDESC_ADDR,
  852. (u8 *)&nextdescaddress);
  853. }
  854. return 0;
  855. }
  856. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  857. {
  858. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  859. struct rtl_priv *rtlpriv = rtl_priv(hw);
  860. struct rtl_rx_desc *entry = NULL;
  861. int i, rx_queue_idx;
  862. u8 tmp_one = 1;
  863. /*
  864. *rx_queue_idx 0:RX_MPDU_QUEUE
  865. *rx_queue_idx 1:RX_CMD_QUEUE
  866. */
  867. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  868. rx_queue_idx++) {
  869. rtlpci->rx_ring[rx_queue_idx].desc =
  870. pci_alloc_consistent(rtlpci->pdev,
  871. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  872. desc) * rtlpci->rxringcount,
  873. &rtlpci->rx_ring[rx_queue_idx].dma);
  874. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  875. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  876. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  877. "Cannot allocate RX ring\n");
  878. return -ENOMEM;
  879. }
  880. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  881. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  882. rtlpci->rxringcount);
  883. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  884. /* If amsdu_8k is disabled, set buffersize to 4096. This
  885. * change will reduce memory fragmentation.
  886. */
  887. if (rtlpci->rxbuffersize > 4096 &&
  888. rtlpriv->rtlhal.disable_amsdu_8k)
  889. rtlpci->rxbuffersize = 4096;
  890. for (i = 0; i < rtlpci->rxringcount; i++) {
  891. struct sk_buff *skb =
  892. dev_alloc_skb(rtlpci->rxbuffersize);
  893. u32 bufferaddress;
  894. if (!skb)
  895. return 0;
  896. kmemleak_not_leak(skb);
  897. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  898. /*skb->dev = dev; */
  899. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  900. /*
  901. *just set skb->cb to mapping addr
  902. *for pci_unmap_single use
  903. */
  904. *((dma_addr_t *) skb->cb) =
  905. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  906. rtlpci->rxbuffersize,
  907. PCI_DMA_FROMDEVICE);
  908. bufferaddress = (*((dma_addr_t *)skb->cb));
  909. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  910. dev_kfree_skb_any(skb);
  911. return 1;
  912. }
  913. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  914. HW_DESC_RXBUFF_ADDR,
  915. (u8 *)&bufferaddress);
  916. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  917. HW_DESC_RXPKT_LEN,
  918. (u8 *)&rtlpci->
  919. rxbuffersize);
  920. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  921. HW_DESC_RXOWN,
  922. &tmp_one);
  923. }
  924. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  925. HW_DESC_RXERO, &tmp_one);
  926. }
  927. return 0;
  928. }
  929. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  930. unsigned int prio)
  931. {
  932. struct rtl_priv *rtlpriv = rtl_priv(hw);
  933. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  934. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  935. while (skb_queue_len(&ring->queue)) {
  936. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  937. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  938. pci_unmap_single(rtlpci->pdev,
  939. rtlpriv->cfg->
  940. ops->get_desc((u8 *) entry, true,
  941. HW_DESC_TXBUFF_ADDR),
  942. skb->len, PCI_DMA_TODEVICE);
  943. kfree_skb(skb);
  944. ring->idx = (ring->idx + 1) % ring->entries;
  945. }
  946. if (ring->desc) {
  947. pci_free_consistent(rtlpci->pdev,
  948. sizeof(*ring->desc) * ring->entries,
  949. ring->desc, ring->dma);
  950. ring->desc = NULL;
  951. }
  952. }
  953. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  954. {
  955. int i, rx_queue_idx;
  956. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  957. /*rx_queue_idx 1:RX_CMD_QUEUE */
  958. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  959. rx_queue_idx++) {
  960. for (i = 0; i < rtlpci->rxringcount; i++) {
  961. struct sk_buff *skb =
  962. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  963. if (!skb)
  964. continue;
  965. pci_unmap_single(rtlpci->pdev,
  966. *((dma_addr_t *) skb->cb),
  967. rtlpci->rxbuffersize,
  968. PCI_DMA_FROMDEVICE);
  969. kfree_skb(skb);
  970. }
  971. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  972. pci_free_consistent(rtlpci->pdev,
  973. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  974. desc) * rtlpci->rxringcount,
  975. rtlpci->rx_ring[rx_queue_idx].desc,
  976. rtlpci->rx_ring[rx_queue_idx].dma);
  977. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  978. }
  979. }
  980. }
  981. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  982. {
  983. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  984. int ret;
  985. int i;
  986. ret = _rtl_pci_init_rx_ring(hw);
  987. if (ret)
  988. return ret;
  989. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  990. ret = _rtl_pci_init_tx_ring(hw, i,
  991. rtlpci->txringcount[i]);
  992. if (ret)
  993. goto err_free_rings;
  994. }
  995. return 0;
  996. err_free_rings:
  997. _rtl_pci_free_rx_ring(rtlpci);
  998. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  999. if (rtlpci->tx_ring[i].desc)
  1000. _rtl_pci_free_tx_ring(hw, i);
  1001. return 1;
  1002. }
  1003. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1004. {
  1005. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1006. u32 i;
  1007. /*free rx rings */
  1008. _rtl_pci_free_rx_ring(rtlpci);
  1009. /*free tx rings */
  1010. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1011. _rtl_pci_free_tx_ring(hw, i);
  1012. return 0;
  1013. }
  1014. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1015. {
  1016. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1017. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1018. int i, rx_queue_idx;
  1019. unsigned long flags;
  1020. u8 tmp_one = 1;
  1021. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1022. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1023. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1024. rx_queue_idx++) {
  1025. /*
  1026. *force the rx_ring[RX_MPDU_QUEUE/
  1027. *RX_CMD_QUEUE].idx to the first one
  1028. */
  1029. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1030. struct rtl_rx_desc *entry = NULL;
  1031. for (i = 0; i < rtlpci->rxringcount; i++) {
  1032. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1033. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1034. false,
  1035. HW_DESC_RXOWN,
  1036. &tmp_one);
  1037. }
  1038. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1039. }
  1040. }
  1041. /*
  1042. *after reset, release previous pending packet,
  1043. *and force the tx idx to the first one
  1044. */
  1045. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1046. if (rtlpci->tx_ring[i].desc) {
  1047. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1048. while (skb_queue_len(&ring->queue)) {
  1049. struct rtl_tx_desc *entry;
  1050. struct sk_buff *skb;
  1051. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1052. flags);
  1053. entry = &ring->desc[ring->idx];
  1054. skb = __skb_dequeue(&ring->queue);
  1055. pci_unmap_single(rtlpci->pdev,
  1056. rtlpriv->cfg->ops->
  1057. get_desc((u8 *)
  1058. entry,
  1059. true,
  1060. HW_DESC_TXBUFF_ADDR),
  1061. skb->len, PCI_DMA_TODEVICE);
  1062. ring->idx = (ring->idx + 1) % ring->entries;
  1063. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1064. flags);
  1065. kfree_skb(skb);
  1066. }
  1067. ring->idx = 0;
  1068. }
  1069. }
  1070. return 0;
  1071. }
  1072. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1073. struct ieee80211_sta *sta,
  1074. struct sk_buff *skb)
  1075. {
  1076. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1077. struct rtl_sta_info *sta_entry = NULL;
  1078. u8 tid = rtl_get_tid(skb);
  1079. __le16 fc = rtl_get_fc(skb);
  1080. if (!sta)
  1081. return false;
  1082. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1083. if (!rtlpriv->rtlhal.earlymode_enable)
  1084. return false;
  1085. if (ieee80211_is_nullfunc(fc))
  1086. return false;
  1087. if (ieee80211_is_qos_nullfunc(fc))
  1088. return false;
  1089. if (ieee80211_is_pspoll(fc))
  1090. return false;
  1091. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1092. return false;
  1093. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1094. return false;
  1095. if (tid > 7)
  1096. return false;
  1097. /* maybe every tid should be checked */
  1098. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1099. return false;
  1100. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1101. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1102. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1103. return true;
  1104. }
  1105. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1106. struct ieee80211_sta *sta,
  1107. struct sk_buff *skb,
  1108. struct rtl_tcb_desc *ptcb_desc)
  1109. {
  1110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1111. struct rtl_sta_info *sta_entry = NULL;
  1112. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1113. struct rtl8192_tx_ring *ring;
  1114. struct rtl_tx_desc *pdesc;
  1115. u8 idx;
  1116. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1117. unsigned long flags;
  1118. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1119. __le16 fc = rtl_get_fc(skb);
  1120. u8 *pda_addr = hdr->addr1;
  1121. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1122. /*ssn */
  1123. u8 tid = 0;
  1124. u16 seq_number = 0;
  1125. u8 own;
  1126. u8 temp_one = 1;
  1127. if (ieee80211_is_mgmt(fc))
  1128. rtl_tx_mgmt_proc(hw, skb);
  1129. if (rtlpriv->psc.sw_ps_enabled) {
  1130. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1131. !ieee80211_has_pm(fc))
  1132. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1133. }
  1134. rtl_action_proc(hw, skb, true);
  1135. if (is_multicast_ether_addr(pda_addr))
  1136. rtlpriv->stats.txbytesmulticast += skb->len;
  1137. else if (is_broadcast_ether_addr(pda_addr))
  1138. rtlpriv->stats.txbytesbroadcast += skb->len;
  1139. else
  1140. rtlpriv->stats.txbytesunicast += skb->len;
  1141. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1142. ring = &rtlpci->tx_ring[hw_queue];
  1143. if (hw_queue != BEACON_QUEUE)
  1144. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1145. ring->entries;
  1146. else
  1147. idx = 0;
  1148. pdesc = &ring->desc[idx];
  1149. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1150. true, HW_DESC_OWN);
  1151. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1152. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1153. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1154. hw_queue, ring->idx, idx,
  1155. skb_queue_len(&ring->queue));
  1156. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1157. return skb->len;
  1158. }
  1159. if (ieee80211_is_data_qos(fc)) {
  1160. tid = rtl_get_tid(skb);
  1161. if (sta) {
  1162. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1163. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1164. IEEE80211_SCTL_SEQ) >> 4;
  1165. seq_number += 1;
  1166. if (!ieee80211_has_morefrags(hdr->frame_control))
  1167. sta_entry->tids[tid].seq_number = seq_number;
  1168. }
  1169. }
  1170. if (ieee80211_is_data(fc))
  1171. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1172. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1173. info, sta, skb, hw_queue, ptcb_desc);
  1174. __skb_queue_tail(&ring->queue, skb);
  1175. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1176. HW_DESC_OWN, &temp_one);
  1177. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1178. hw_queue != BEACON_QUEUE) {
  1179. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1180. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1181. hw_queue, ring->idx, idx,
  1182. skb_queue_len(&ring->queue));
  1183. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1184. }
  1185. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1186. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1187. return 0;
  1188. }
  1189. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1190. {
  1191. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1192. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1193. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1194. u16 i = 0;
  1195. int queue_id;
  1196. struct rtl8192_tx_ring *ring;
  1197. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1198. u32 queue_len;
  1199. ring = &pcipriv->dev.tx_ring[queue_id];
  1200. queue_len = skb_queue_len(&ring->queue);
  1201. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1202. queue_id == TXCMD_QUEUE) {
  1203. queue_id--;
  1204. continue;
  1205. } else {
  1206. msleep(20);
  1207. i++;
  1208. }
  1209. /* we just wait 1s for all queues */
  1210. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1211. is_hal_stop(rtlhal) || i >= 200)
  1212. return;
  1213. }
  1214. }
  1215. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1216. {
  1217. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1218. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1219. _rtl_pci_deinit_trx_ring(hw);
  1220. synchronize_irq(rtlpci->pdev->irq);
  1221. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1222. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1223. flush_workqueue(rtlpriv->works.rtl_wq);
  1224. destroy_workqueue(rtlpriv->works.rtl_wq);
  1225. }
  1226. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1227. {
  1228. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1229. int err;
  1230. _rtl_pci_init_struct(hw, pdev);
  1231. err = _rtl_pci_init_trx_ring(hw);
  1232. if (err) {
  1233. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1234. "tx ring initialization failed\n");
  1235. return err;
  1236. }
  1237. return 0;
  1238. }
  1239. static int rtl_pci_start(struct ieee80211_hw *hw)
  1240. {
  1241. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1242. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1243. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1244. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1245. int err;
  1246. rtl_pci_reset_trx_ring(hw);
  1247. rtlpci->driver_is_goingto_unload = false;
  1248. err = rtlpriv->cfg->ops->hw_init(hw);
  1249. if (err) {
  1250. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1251. "Failed to config hardware!\n");
  1252. return err;
  1253. }
  1254. rtlpriv->cfg->ops->enable_interrupt(hw);
  1255. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1256. rtl_init_rx_config(hw);
  1257. /*should be after adapter start and interrupt enable. */
  1258. set_hal_start(rtlhal);
  1259. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1260. rtlpci->up_first_time = false;
  1261. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1262. return 0;
  1263. }
  1264. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1265. {
  1266. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1267. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1268. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1269. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1270. unsigned long flags;
  1271. u8 RFInProgressTimeOut = 0;
  1272. /*
  1273. *should be before disable interrupt&adapter
  1274. *and will do it immediately.
  1275. */
  1276. set_hal_stop(rtlhal);
  1277. rtlpriv->cfg->ops->disable_interrupt(hw);
  1278. cancel_work_sync(&rtlpriv->works.lps_leave_work);
  1279. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1280. while (ppsc->rfchange_inprogress) {
  1281. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1282. if (RFInProgressTimeOut > 100) {
  1283. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1284. break;
  1285. }
  1286. mdelay(1);
  1287. RFInProgressTimeOut++;
  1288. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1289. }
  1290. ppsc->rfchange_inprogress = true;
  1291. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1292. rtlpci->driver_is_goingto_unload = true;
  1293. rtlpriv->cfg->ops->hw_disable(hw);
  1294. /* some things are not needed if firmware not available */
  1295. if (!rtlpriv->max_fw_size)
  1296. return;
  1297. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1298. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1299. ppsc->rfchange_inprogress = false;
  1300. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1301. rtl_pci_enable_aspm(hw);
  1302. }
  1303. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1304. struct ieee80211_hw *hw)
  1305. {
  1306. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1307. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1308. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1309. struct pci_dev *bridge_pdev = pdev->bus->self;
  1310. u16 venderid;
  1311. u16 deviceid;
  1312. u8 revisionid;
  1313. u16 irqline;
  1314. u8 tmp;
  1315. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1316. venderid = pdev->vendor;
  1317. deviceid = pdev->device;
  1318. pci_read_config_byte(pdev, 0x8, &revisionid);
  1319. pci_read_config_word(pdev, 0x3C, &irqline);
  1320. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1321. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1322. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1323. * the correct driver is r8192e_pci, thus this routine should
  1324. * return false.
  1325. */
  1326. if (deviceid == RTL_PCI_8192SE_DID &&
  1327. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1328. return false;
  1329. if (deviceid == RTL_PCI_8192_DID ||
  1330. deviceid == RTL_PCI_0044_DID ||
  1331. deviceid == RTL_PCI_0047_DID ||
  1332. deviceid == RTL_PCI_8192SE_DID ||
  1333. deviceid == RTL_PCI_8174_DID ||
  1334. deviceid == RTL_PCI_8173_DID ||
  1335. deviceid == RTL_PCI_8172_DID ||
  1336. deviceid == RTL_PCI_8171_DID) {
  1337. switch (revisionid) {
  1338. case RTL_PCI_REVISION_ID_8192PCIE:
  1339. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1340. "8192 PCI-E is found - vid/did=%x/%x\n",
  1341. venderid, deviceid);
  1342. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1343. return false;
  1344. case RTL_PCI_REVISION_ID_8192SE:
  1345. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1346. "8192SE is found - vid/did=%x/%x\n",
  1347. venderid, deviceid);
  1348. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1349. break;
  1350. default:
  1351. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1352. "Err: Unknown device - vid/did=%x/%x\n",
  1353. venderid, deviceid);
  1354. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1355. break;
  1356. }
  1357. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1358. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1359. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1360. "8723AE PCI-E is found - "
  1361. "vid/did=%x/%x\n", venderid, deviceid);
  1362. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1363. deviceid == RTL_PCI_8192CE_DID ||
  1364. deviceid == RTL_PCI_8191CE_DID ||
  1365. deviceid == RTL_PCI_8188CE_DID) {
  1366. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1368. "8192C PCI-E is found - vid/did=%x/%x\n",
  1369. venderid, deviceid);
  1370. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1371. deviceid == RTL_PCI_8192DE_DID2) {
  1372. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1373. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1374. "8192D PCI-E is found - vid/did=%x/%x\n",
  1375. venderid, deviceid);
  1376. } else {
  1377. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1378. "Err: Unknown device - vid/did=%x/%x\n",
  1379. venderid, deviceid);
  1380. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1381. }
  1382. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1383. if (revisionid == 0 || revisionid == 1) {
  1384. if (revisionid == 0) {
  1385. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1386. "Find 92DE MAC0\n");
  1387. rtlhal->interfaceindex = 0;
  1388. } else if (revisionid == 1) {
  1389. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1390. "Find 92DE MAC1\n");
  1391. rtlhal->interfaceindex = 1;
  1392. }
  1393. } else {
  1394. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1395. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1396. venderid, deviceid, revisionid);
  1397. rtlhal->interfaceindex = 0;
  1398. }
  1399. }
  1400. /*find bus info */
  1401. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1402. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1403. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1404. if (bridge_pdev) {
  1405. /*find bridge info if available */
  1406. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1407. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1408. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1409. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1410. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1411. "Pci Bridge Vendor is found index: %d\n",
  1412. tmp);
  1413. break;
  1414. }
  1415. }
  1416. }
  1417. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1418. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1419. pcipriv->ndis_adapter.pcibridge_busnum =
  1420. bridge_pdev->bus->number;
  1421. pcipriv->ndis_adapter.pcibridge_devnum =
  1422. PCI_SLOT(bridge_pdev->devfn);
  1423. pcipriv->ndis_adapter.pcibridge_funcnum =
  1424. PCI_FUNC(bridge_pdev->devfn);
  1425. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1426. pci_pcie_cap(bridge_pdev);
  1427. pcipriv->ndis_adapter.num4bytes =
  1428. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1429. rtl_pci_get_linkcontrol_field(hw);
  1430. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1431. PCI_BRIDGE_VENDOR_AMD) {
  1432. pcipriv->ndis_adapter.amd_l1_patch =
  1433. rtl_pci_get_amd_l1_patch(hw);
  1434. }
  1435. }
  1436. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1437. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1438. pcipriv->ndis_adapter.busnumber,
  1439. pcipriv->ndis_adapter.devnumber,
  1440. pcipriv->ndis_adapter.funcnumber,
  1441. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1442. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1443. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1444. pcipriv->ndis_adapter.pcibridge_busnum,
  1445. pcipriv->ndis_adapter.pcibridge_devnum,
  1446. pcipriv->ndis_adapter.pcibridge_funcnum,
  1447. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1448. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1449. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1450. pcipriv->ndis_adapter.amd_l1_patch);
  1451. rtl_pci_parse_configuration(pdev, hw);
  1452. return true;
  1453. }
  1454. int rtl_pci_probe(struct pci_dev *pdev,
  1455. const struct pci_device_id *id)
  1456. {
  1457. struct ieee80211_hw *hw = NULL;
  1458. struct rtl_priv *rtlpriv = NULL;
  1459. struct rtl_pci_priv *pcipriv = NULL;
  1460. struct rtl_pci *rtlpci;
  1461. unsigned long pmem_start, pmem_len, pmem_flags;
  1462. int err;
  1463. err = pci_enable_device(pdev);
  1464. if (err) {
  1465. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1466. pci_name(pdev));
  1467. return err;
  1468. }
  1469. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1470. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1471. RT_ASSERT(false,
  1472. "Unable to obtain 32bit DMA for consistent allocations\n");
  1473. err = -ENOMEM;
  1474. goto fail1;
  1475. }
  1476. }
  1477. pci_set_master(pdev);
  1478. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1479. sizeof(struct rtl_priv), &rtl_ops);
  1480. if (!hw) {
  1481. RT_ASSERT(false,
  1482. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1483. err = -ENOMEM;
  1484. goto fail1;
  1485. }
  1486. SET_IEEE80211_DEV(hw, &pdev->dev);
  1487. pci_set_drvdata(pdev, hw);
  1488. rtlpriv = hw->priv;
  1489. pcipriv = (void *)rtlpriv->priv;
  1490. pcipriv->dev.pdev = pdev;
  1491. init_completion(&rtlpriv->firmware_loading_complete);
  1492. /* init cfg & intf_ops */
  1493. rtlpriv->rtlhal.interface = INTF_PCI;
  1494. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1495. rtlpriv->intf_ops = &rtl_pci_ops;
  1496. /*
  1497. *init dbgp flags before all
  1498. *other functions, because we will
  1499. *use it in other funtions like
  1500. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1501. *you can not use these macro
  1502. *before this
  1503. */
  1504. rtl_dbgp_flag_init(hw);
  1505. /* MEM map */
  1506. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1507. if (err) {
  1508. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1509. goto fail1;
  1510. }
  1511. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1512. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1513. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1514. /*shared mem start */
  1515. rtlpriv->io.pci_mem_start =
  1516. (unsigned long)pci_iomap(pdev,
  1517. rtlpriv->cfg->bar_id, pmem_len);
  1518. if (rtlpriv->io.pci_mem_start == 0) {
  1519. RT_ASSERT(false, "Can't map PCI mem\n");
  1520. err = -ENOMEM;
  1521. goto fail2;
  1522. }
  1523. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1524. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1525. pmem_start, pmem_len, pmem_flags,
  1526. rtlpriv->io.pci_mem_start);
  1527. /* Disable Clk Request */
  1528. pci_write_config_byte(pdev, 0x81, 0);
  1529. /* leave D3 mode */
  1530. pci_write_config_byte(pdev, 0x44, 0);
  1531. pci_write_config_byte(pdev, 0x04, 0x06);
  1532. pci_write_config_byte(pdev, 0x04, 0x07);
  1533. /* find adapter */
  1534. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1535. err = -ENODEV;
  1536. goto fail3;
  1537. }
  1538. /* Init IO handler */
  1539. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1540. /*like read eeprom and so on */
  1541. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1542. /*aspm */
  1543. rtl_pci_init_aspm(hw);
  1544. /* Init mac80211 sw */
  1545. err = rtl_init_core(hw);
  1546. if (err) {
  1547. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1548. "Can't allocate sw for mac80211\n");
  1549. goto fail3;
  1550. }
  1551. /* Init PCI sw */
  1552. err = rtl_pci_init(hw, pdev);
  1553. if (err) {
  1554. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1555. goto fail3;
  1556. }
  1557. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1558. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1559. err = -ENODEV;
  1560. goto fail3;
  1561. }
  1562. rtlpriv->cfg->ops->init_sw_leds(hw);
  1563. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1564. if (err) {
  1565. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1566. "failed to create sysfs device attributes\n");
  1567. goto fail3;
  1568. }
  1569. rtlpci = rtl_pcidev(pcipriv);
  1570. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1571. IRQF_SHARED, KBUILD_MODNAME, hw);
  1572. if (err) {
  1573. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1574. "%s: failed to register IRQ handler\n",
  1575. wiphy_name(hw->wiphy));
  1576. goto fail3;
  1577. }
  1578. rtlpci->irq_alloc = 1;
  1579. return 0;
  1580. fail3:
  1581. rtl_deinit_core(hw);
  1582. _rtl_pci_io_handler_release(hw);
  1583. if (rtlpriv->io.pci_mem_start != 0)
  1584. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1585. fail2:
  1586. pci_release_regions(pdev);
  1587. complete(&rtlpriv->firmware_loading_complete);
  1588. fail1:
  1589. if (hw)
  1590. ieee80211_free_hw(hw);
  1591. pci_set_drvdata(pdev, NULL);
  1592. pci_disable_device(pdev);
  1593. return err;
  1594. }
  1595. EXPORT_SYMBOL(rtl_pci_probe);
  1596. void rtl_pci_disconnect(struct pci_dev *pdev)
  1597. {
  1598. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1599. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1600. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1601. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1602. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1603. /* just in case driver is removed before firmware callback */
  1604. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1605. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1606. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1607. /*ieee80211_unregister_hw will call ops_stop */
  1608. if (rtlmac->mac80211_registered == 1) {
  1609. ieee80211_unregister_hw(hw);
  1610. rtlmac->mac80211_registered = 0;
  1611. } else {
  1612. rtl_deinit_deferred_work(hw);
  1613. rtlpriv->intf_ops->adapter_stop(hw);
  1614. }
  1615. rtlpriv->cfg->ops->disable_interrupt(hw);
  1616. /*deinit rfkill */
  1617. rtl_deinit_rfkill(hw);
  1618. rtl_pci_deinit(hw);
  1619. rtl_deinit_core(hw);
  1620. _rtl_pci_io_handler_release(hw);
  1621. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1622. if (rtlpci->irq_alloc) {
  1623. free_irq(rtlpci->pdev->irq, hw);
  1624. rtlpci->irq_alloc = 0;
  1625. }
  1626. if (rtlpriv->io.pci_mem_start != 0) {
  1627. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1628. pci_release_regions(pdev);
  1629. }
  1630. pci_disable_device(pdev);
  1631. rtl_pci_disable_aspm(hw);
  1632. pci_set_drvdata(pdev, NULL);
  1633. ieee80211_free_hw(hw);
  1634. }
  1635. EXPORT_SYMBOL(rtl_pci_disconnect);
  1636. #ifdef CONFIG_PM_SLEEP
  1637. /***************************************
  1638. kernel pci power state define:
  1639. PCI_D0 ((pci_power_t __force) 0)
  1640. PCI_D1 ((pci_power_t __force) 1)
  1641. PCI_D2 ((pci_power_t __force) 2)
  1642. PCI_D3hot ((pci_power_t __force) 3)
  1643. PCI_D3cold ((pci_power_t __force) 4)
  1644. PCI_UNKNOWN ((pci_power_t __force) 5)
  1645. This function is called when system
  1646. goes into suspend state mac80211 will
  1647. call rtl_mac_stop() from the mac80211
  1648. suspend function first, So there is
  1649. no need to call hw_disable here.
  1650. ****************************************/
  1651. int rtl_pci_suspend(struct device *dev)
  1652. {
  1653. struct pci_dev *pdev = to_pci_dev(dev);
  1654. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1655. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1656. rtlpriv->cfg->ops->hw_suspend(hw);
  1657. rtl_deinit_rfkill(hw);
  1658. return 0;
  1659. }
  1660. EXPORT_SYMBOL(rtl_pci_suspend);
  1661. int rtl_pci_resume(struct device *dev)
  1662. {
  1663. struct pci_dev *pdev = to_pci_dev(dev);
  1664. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1666. rtlpriv->cfg->ops->hw_resume(hw);
  1667. rtl_init_rfkill(hw);
  1668. return 0;
  1669. }
  1670. EXPORT_SYMBOL(rtl_pci_resume);
  1671. #endif /* CONFIG_PM_SLEEP */
  1672. struct rtl_intf_ops rtl_pci_ops = {
  1673. .read_efuse_byte = read_efuse_byte,
  1674. .adapter_start = rtl_pci_start,
  1675. .adapter_stop = rtl_pci_stop,
  1676. .adapter_tx = rtl_pci_tx,
  1677. .flush = rtl_pci_flush,
  1678. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1679. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1680. .disable_aspm = rtl_pci_disable_aspm,
  1681. .enable_aspm = rtl_pci_enable_aspm,
  1682. };