rt2800.h 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. * RF5360 2.4G 1T1R
  49. * RF5370 2.4G 1T1R
  50. * RF5390 2.4G 1T1R
  51. */
  52. #define RF2820 0x0001
  53. #define RF2850 0x0002
  54. #define RF2720 0x0003
  55. #define RF2750 0x0004
  56. #define RF3020 0x0005
  57. #define RF2020 0x0006
  58. #define RF3021 0x0007
  59. #define RF3022 0x0008
  60. #define RF3052 0x0009
  61. #define RF2853 0x000a
  62. #define RF3320 0x000b
  63. #define RF3322 0x000c
  64. #define RF3053 0x000d
  65. #define RF3290 0x3290
  66. #define RF5360 0x5360
  67. #define RF5370 0x5370
  68. #define RF5372 0x5372
  69. #define RF5390 0x5390
  70. #define RF5392 0x5392
  71. /*
  72. * Chipset revisions.
  73. */
  74. #define REV_RT2860C 0x0100
  75. #define REV_RT2860D 0x0101
  76. #define REV_RT2872E 0x0200
  77. #define REV_RT3070E 0x0200
  78. #define REV_RT3070F 0x0201
  79. #define REV_RT3071E 0x0211
  80. #define REV_RT3090E 0x0211
  81. #define REV_RT3390E 0x0211
  82. #define REV_RT5390F 0x0502
  83. #define REV_RT5390R 0x1502
  84. /*
  85. * Signal information.
  86. * Default offset is required for RSSI <-> dBm conversion.
  87. */
  88. #define DEFAULT_RSSI_OFFSET 120
  89. /*
  90. * Register layout information.
  91. */
  92. #define CSR_REG_BASE 0x1000
  93. #define CSR_REG_SIZE 0x0800
  94. #define EEPROM_BASE 0x0000
  95. #define EEPROM_SIZE 0x0110
  96. #define BBP_BASE 0x0000
  97. #define BBP_SIZE 0x00ff
  98. #define RF_BASE 0x0004
  99. #define RF_SIZE 0x0010
  100. #define RFCSR_BASE 0x0000
  101. #define RFCSR_SIZE 0x0040
  102. /*
  103. * Number of TX queues.
  104. */
  105. #define NUM_TX_QUEUES 4
  106. /*
  107. * Registers.
  108. */
  109. /*
  110. * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number.
  111. */
  112. #define MAC_CSR0_3290 0x0000
  113. /*
  114. * E2PROM_CSR: PCI EEPROM control register.
  115. * RELOAD: Write 1 to reload eeprom content.
  116. * TYPE: 0: 93c46, 1:93c66.
  117. * LOAD_STATUS: 1:loading, 0:done.
  118. */
  119. #define E2PROM_CSR 0x0004
  120. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  121. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  122. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  123. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  124. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  125. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  126. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  127. /*
  128. * CMB_CTRL_CFG
  129. */
  130. #define CMB_CTRL 0x0020
  131. #define AUX_OPT_BIT0 FIELD32(0x00000001)
  132. #define AUX_OPT_BIT1 FIELD32(0x00000002)
  133. #define AUX_OPT_BIT2 FIELD32(0x00000004)
  134. #define AUX_OPT_BIT3 FIELD32(0x00000008)
  135. #define AUX_OPT_BIT4 FIELD32(0x00000010)
  136. #define AUX_OPT_BIT5 FIELD32(0x00000020)
  137. #define AUX_OPT_BIT6 FIELD32(0x00000040)
  138. #define AUX_OPT_BIT7 FIELD32(0x00000080)
  139. #define AUX_OPT_BIT8 FIELD32(0x00000100)
  140. #define AUX_OPT_BIT9 FIELD32(0x00000200)
  141. #define AUX_OPT_BIT10 FIELD32(0x00000400)
  142. #define AUX_OPT_BIT11 FIELD32(0x00000800)
  143. #define AUX_OPT_BIT12 FIELD32(0x00001000)
  144. #define AUX_OPT_BIT13 FIELD32(0x00002000)
  145. #define AUX_OPT_BIT14 FIELD32(0x00004000)
  146. #define AUX_OPT_BIT15 FIELD32(0x00008000)
  147. #define LDO25_LEVEL FIELD32(0x00030000)
  148. #define LDO25_LARGEA FIELD32(0x00040000)
  149. #define LDO25_FRC_ON FIELD32(0x00080000)
  150. #define CMB_RSV FIELD32(0x00300000)
  151. #define XTAL_RDY FIELD32(0x00400000)
  152. #define PLL_LD FIELD32(0x00800000)
  153. #define LDO_CORE_LEVEL FIELD32(0x0F000000)
  154. #define LDO_BGSEL FIELD32(0x30000000)
  155. #define LDO3_EN FIELD32(0x40000000)
  156. #define LDO0_EN FIELD32(0x80000000)
  157. /*
  158. * EFUSE_CSR_3290: RT3290 EEPROM
  159. */
  160. #define EFUSE_CTRL_3290 0x0024
  161. /*
  162. * EFUSE_DATA3 of 3290
  163. */
  164. #define EFUSE_DATA3_3290 0x0028
  165. /*
  166. * EFUSE_DATA2 of 3290
  167. */
  168. #define EFUSE_DATA2_3290 0x002c
  169. /*
  170. * EFUSE_DATA1 of 3290
  171. */
  172. #define EFUSE_DATA1_3290 0x0030
  173. /*
  174. * EFUSE_DATA0 of 3290
  175. */
  176. #define EFUSE_DATA0_3290 0x0034
  177. /*
  178. * OSC_CTRL_CFG
  179. * Ring oscillator configuration
  180. */
  181. #define OSC_CTRL 0x0038
  182. #define OSC_REF_CYCLE FIELD32(0x00001fff)
  183. #define OSC_RSV FIELD32(0x0000e000)
  184. #define OSC_CAL_CNT FIELD32(0x0fff0000)
  185. #define OSC_CAL_ACK FIELD32(0x10000000)
  186. #define OSC_CLK_32K_VLD FIELD32(0x20000000)
  187. #define OSC_CAL_REQ FIELD32(0x40000000)
  188. #define OSC_ROSC_EN FIELD32(0x80000000)
  189. /*
  190. * COEX_CFG_0
  191. */
  192. #define COEX_CFG0 0x0040
  193. #define COEX_CFG_ANT FIELD32(0xff000000)
  194. /*
  195. * COEX_CFG_1
  196. */
  197. #define COEX_CFG1 0x0044
  198. /*
  199. * COEX_CFG_2
  200. */
  201. #define COEX_CFG2 0x0048
  202. #define BT_COEX_CFG1 FIELD32(0xff000000)
  203. #define BT_COEX_CFG0 FIELD32(0x00ff0000)
  204. #define WL_COEX_CFG1 FIELD32(0x0000ff00)
  205. #define WL_COEX_CFG0 FIELD32(0x000000ff)
  206. /*
  207. * PLL_CTRL_CFG
  208. * PLL configuration register
  209. */
  210. #define PLL_CTRL 0x0050
  211. #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
  212. #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
  213. #define PLL_CONTROL FIELD32(0x00070000)
  214. #define PLL_LPF_R1 FIELD32(0x00080000)
  215. #define PLL_LPF_C1_CTRL FIELD32(0x00300000)
  216. #define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
  217. #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
  218. #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
  219. #define PLL_LOCK_CTRL FIELD32(0x70000000)
  220. #define PLL_VBGBK_EN FIELD32(0x80000000)
  221. /*
  222. * WLAN_CTRL_CFG
  223. * RT3290 wlan configuration
  224. */
  225. #define WLAN_FUN_CTRL 0x0080
  226. #define WLAN_EN FIELD32(0x00000001)
  227. #define WLAN_CLK_EN FIELD32(0x00000002)
  228. #define WLAN_RSV1 FIELD32(0x00000004)
  229. #define WLAN_RESET FIELD32(0x00000008)
  230. #define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
  231. #define FRC_WL_ANT_SET FIELD32(0x00000020)
  232. #define INV_TR_SW0 FIELD32(0x00000040)
  233. #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
  234. #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
  235. #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
  236. #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
  237. #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
  238. #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
  239. #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
  240. #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
  241. #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
  242. #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
  243. #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
  244. #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
  245. #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
  246. #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
  247. #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
  248. #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
  249. #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
  250. #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
  251. #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
  252. #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
  253. #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
  254. #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
  255. #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
  256. #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
  257. #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
  258. #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
  259. #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
  260. /*
  261. * AUX_CTRL: Aux/PCI-E related configuration
  262. */
  263. #define AUX_CTRL 0x10c
  264. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  265. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  266. /*
  267. * OPT_14: Unknown register used by rt3xxx devices.
  268. */
  269. #define OPT_14_CSR 0x0114
  270. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  271. /*
  272. * INT_SOURCE_CSR: Interrupt source register.
  273. * Write one to clear corresponding bit.
  274. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  275. */
  276. #define INT_SOURCE_CSR 0x0200
  277. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  278. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  279. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  280. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  281. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  282. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  283. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  284. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  285. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  286. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  287. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  288. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  289. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  290. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  291. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  292. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  293. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  294. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  295. /*
  296. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  297. */
  298. #define INT_MASK_CSR 0x0204
  299. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  300. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  301. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  302. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  303. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  304. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  305. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  306. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  307. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  308. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  309. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  310. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  311. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  312. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  313. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  314. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  315. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  316. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  317. /*
  318. * WPDMA_GLO_CFG
  319. */
  320. #define WPDMA_GLO_CFG 0x0208
  321. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  322. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  323. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  324. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  325. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  326. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  327. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  328. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  329. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  330. /*
  331. * WPDMA_RST_IDX
  332. */
  333. #define WPDMA_RST_IDX 0x020c
  334. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  335. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  336. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  337. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  338. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  339. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  340. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  341. /*
  342. * DELAY_INT_CFG
  343. */
  344. #define DELAY_INT_CFG 0x0210
  345. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  346. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  347. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  348. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  349. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  350. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  351. /*
  352. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  353. * AIFSN0: AC_VO
  354. * AIFSN1: AC_VI
  355. * AIFSN2: AC_BE
  356. * AIFSN3: AC_BK
  357. */
  358. #define WMM_AIFSN_CFG 0x0214
  359. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  360. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  361. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  362. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  363. /*
  364. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  365. * CWMIN0: AC_VO
  366. * CWMIN1: AC_VI
  367. * CWMIN2: AC_BE
  368. * CWMIN3: AC_BK
  369. */
  370. #define WMM_CWMIN_CFG 0x0218
  371. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  372. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  373. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  374. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  375. /*
  376. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  377. * CWMAX0: AC_VO
  378. * CWMAX1: AC_VI
  379. * CWMAX2: AC_BE
  380. * CWMAX3: AC_BK
  381. */
  382. #define WMM_CWMAX_CFG 0x021c
  383. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  384. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  385. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  386. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  387. /*
  388. * AC_TXOP0: AC_VO/AC_VI TXOP register
  389. * AC0TXOP: AC_VO in unit of 32us
  390. * AC1TXOP: AC_VI in unit of 32us
  391. */
  392. #define WMM_TXOP0_CFG 0x0220
  393. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  394. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  395. /*
  396. * AC_TXOP1: AC_BE/AC_BK TXOP register
  397. * AC2TXOP: AC_BE in unit of 32us
  398. * AC3TXOP: AC_BK in unit of 32us
  399. */
  400. #define WMM_TXOP1_CFG 0x0224
  401. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  402. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  403. /*
  404. * GPIO_CTRL:
  405. * GPIO_CTRL_VALx: GPIO value
  406. * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input
  407. */
  408. #define GPIO_CTRL 0x0228
  409. #define GPIO_CTRL_VAL0 FIELD32(0x00000001)
  410. #define GPIO_CTRL_VAL1 FIELD32(0x00000002)
  411. #define GPIO_CTRL_VAL2 FIELD32(0x00000004)
  412. #define GPIO_CTRL_VAL3 FIELD32(0x00000008)
  413. #define GPIO_CTRL_VAL4 FIELD32(0x00000010)
  414. #define GPIO_CTRL_VAL5 FIELD32(0x00000020)
  415. #define GPIO_CTRL_VAL6 FIELD32(0x00000040)
  416. #define GPIO_CTRL_VAL7 FIELD32(0x00000080)
  417. #define GPIO_CTRL_DIR0 FIELD32(0x00000100)
  418. #define GPIO_CTRL_DIR1 FIELD32(0x00000200)
  419. #define GPIO_CTRL_DIR2 FIELD32(0x00000400)
  420. #define GPIO_CTRL_DIR3 FIELD32(0x00000800)
  421. #define GPIO_CTRL_DIR4 FIELD32(0x00001000)
  422. #define GPIO_CTRL_DIR5 FIELD32(0x00002000)
  423. #define GPIO_CTRL_DIR6 FIELD32(0x00004000)
  424. #define GPIO_CTRL_DIR7 FIELD32(0x00008000)
  425. #define GPIO_CTRL_VAL8 FIELD32(0x00010000)
  426. #define GPIO_CTRL_VAL9 FIELD32(0x00020000)
  427. #define GPIO_CTRL_VAL10 FIELD32(0x00040000)
  428. #define GPIO_CTRL_DIR8 FIELD32(0x01000000)
  429. #define GPIO_CTRL_DIR9 FIELD32(0x02000000)
  430. #define GPIO_CTRL_DIR10 FIELD32(0x04000000)
  431. /*
  432. * MCU_CMD_CFG
  433. */
  434. #define MCU_CMD_CFG 0x022c
  435. /*
  436. * AC_VO register offsets
  437. */
  438. #define TX_BASE_PTR0 0x0230
  439. #define TX_MAX_CNT0 0x0234
  440. #define TX_CTX_IDX0 0x0238
  441. #define TX_DTX_IDX0 0x023c
  442. /*
  443. * AC_VI register offsets
  444. */
  445. #define TX_BASE_PTR1 0x0240
  446. #define TX_MAX_CNT1 0x0244
  447. #define TX_CTX_IDX1 0x0248
  448. #define TX_DTX_IDX1 0x024c
  449. /*
  450. * AC_BE register offsets
  451. */
  452. #define TX_BASE_PTR2 0x0250
  453. #define TX_MAX_CNT2 0x0254
  454. #define TX_CTX_IDX2 0x0258
  455. #define TX_DTX_IDX2 0x025c
  456. /*
  457. * AC_BK register offsets
  458. */
  459. #define TX_BASE_PTR3 0x0260
  460. #define TX_MAX_CNT3 0x0264
  461. #define TX_CTX_IDX3 0x0268
  462. #define TX_DTX_IDX3 0x026c
  463. /*
  464. * HCCA register offsets
  465. */
  466. #define TX_BASE_PTR4 0x0270
  467. #define TX_MAX_CNT4 0x0274
  468. #define TX_CTX_IDX4 0x0278
  469. #define TX_DTX_IDX4 0x027c
  470. /*
  471. * MGMT register offsets
  472. */
  473. #define TX_BASE_PTR5 0x0280
  474. #define TX_MAX_CNT5 0x0284
  475. #define TX_CTX_IDX5 0x0288
  476. #define TX_DTX_IDX5 0x028c
  477. /*
  478. * RX register offsets
  479. */
  480. #define RX_BASE_PTR 0x0290
  481. #define RX_MAX_CNT 0x0294
  482. #define RX_CRX_IDX 0x0298
  483. #define RX_DRX_IDX 0x029c
  484. /*
  485. * USB_DMA_CFG
  486. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  487. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  488. * PHY_CLEAR: phy watch dog enable.
  489. * TX_CLEAR: Clear USB DMA TX path.
  490. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  491. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  492. * RX_BULK_EN: Enable USB DMA Rx.
  493. * TX_BULK_EN: Enable USB DMA Tx.
  494. * EP_OUT_VALID: OUT endpoint data valid.
  495. * RX_BUSY: USB DMA RX FSM busy.
  496. * TX_BUSY: USB DMA TX FSM busy.
  497. */
  498. #define USB_DMA_CFG 0x02a0
  499. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  500. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  501. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  502. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  503. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  504. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  505. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  506. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  507. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  508. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  509. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  510. /*
  511. * US_CYC_CNT
  512. * BT_MODE_EN: Bluetooth mode enable
  513. * CLOCK CYCLE: Clock cycle count in 1us.
  514. * PCI:0x21, PCIE:0x7d, USB:0x1e
  515. */
  516. #define US_CYC_CNT 0x02a4
  517. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  518. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  519. /*
  520. * PBF_SYS_CTRL
  521. * HOST_RAM_WRITE: enable Host program ram write selection
  522. */
  523. #define PBF_SYS_CTRL 0x0400
  524. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  525. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  526. /*
  527. * HOST-MCU shared memory
  528. */
  529. #define HOST_CMD_CSR 0x0404
  530. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  531. /*
  532. * PBF registers
  533. * Most are for debug. Driver doesn't touch PBF register.
  534. */
  535. #define PBF_CFG 0x0408
  536. #define PBF_MAX_PCNT 0x040c
  537. #define PBF_CTRL 0x0410
  538. #define PBF_INT_STA 0x0414
  539. #define PBF_INT_ENA 0x0418
  540. /*
  541. * BCN_OFFSET0:
  542. */
  543. #define BCN_OFFSET0 0x042c
  544. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  545. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  546. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  547. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  548. /*
  549. * BCN_OFFSET1:
  550. */
  551. #define BCN_OFFSET1 0x0430
  552. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  553. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  554. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  555. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  556. /*
  557. * TXRXQ_PCNT: PBF register
  558. * PCNT_TX0Q: Page count for TX hardware queue 0
  559. * PCNT_TX1Q: Page count for TX hardware queue 1
  560. * PCNT_TX2Q: Page count for TX hardware queue 2
  561. * PCNT_RX0Q: Page count for RX hardware queue
  562. */
  563. #define TXRXQ_PCNT 0x0438
  564. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  565. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  566. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  567. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  568. /*
  569. * PBF register
  570. * Debug. Driver doesn't touch PBF register.
  571. */
  572. #define PBF_DBG 0x043c
  573. /*
  574. * RF registers
  575. */
  576. #define RF_CSR_CFG 0x0500
  577. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  578. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  579. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  580. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  581. /*
  582. * EFUSE_CSR: RT30x0 EEPROM
  583. */
  584. #define EFUSE_CTRL 0x0580
  585. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  586. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  587. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  588. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  589. /*
  590. * EFUSE_DATA0
  591. */
  592. #define EFUSE_DATA0 0x0590
  593. /*
  594. * EFUSE_DATA1
  595. */
  596. #define EFUSE_DATA1 0x0594
  597. /*
  598. * EFUSE_DATA2
  599. */
  600. #define EFUSE_DATA2 0x0598
  601. /*
  602. * EFUSE_DATA3
  603. */
  604. #define EFUSE_DATA3 0x059c
  605. /*
  606. * LDO_CFG0
  607. */
  608. #define LDO_CFG0 0x05d4
  609. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  610. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  611. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  612. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  613. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  614. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  615. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  616. /*
  617. * GPIO_SWITCH
  618. */
  619. #define GPIO_SWITCH 0x05dc
  620. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  621. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  622. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  623. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  624. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  625. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  626. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  627. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  628. /*
  629. * MAC Control/Status Registers(CSR).
  630. * Some values are set in TU, whereas 1 TU == 1024 us.
  631. */
  632. /*
  633. * MAC_CSR0: ASIC revision number.
  634. * ASIC_REV: 0
  635. * ASIC_VER: 2860 or 2870
  636. */
  637. #define MAC_CSR0 0x1000
  638. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  639. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  640. /*
  641. * MAC_SYS_CTRL:
  642. */
  643. #define MAC_SYS_CTRL 0x1004
  644. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  645. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  646. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  647. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  648. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  649. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  650. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  651. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  652. /*
  653. * MAC_ADDR_DW0: STA MAC register 0
  654. */
  655. #define MAC_ADDR_DW0 0x1008
  656. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  657. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  658. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  659. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  660. /*
  661. * MAC_ADDR_DW1: STA MAC register 1
  662. * UNICAST_TO_ME_MASK:
  663. * Used to mask off bits from byte 5 of the MAC address
  664. * to determine the UNICAST_TO_ME bit for RX frames.
  665. * The full mask is complemented by BSS_ID_MASK:
  666. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  667. */
  668. #define MAC_ADDR_DW1 0x100c
  669. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  670. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  671. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  672. /*
  673. * MAC_BSSID_DW0: BSSID register 0
  674. */
  675. #define MAC_BSSID_DW0 0x1010
  676. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  677. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  678. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  679. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  680. /*
  681. * MAC_BSSID_DW1: BSSID register 1
  682. * BSS_ID_MASK:
  683. * 0: 1-BSSID mode (BSS index = 0)
  684. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  685. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  686. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  687. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  688. * BSSID. This will make sure that those bits will be ignored
  689. * when determining the MY_BSS of RX frames.
  690. */
  691. #define MAC_BSSID_DW1 0x1014
  692. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  693. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  694. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  695. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  696. /*
  697. * MAX_LEN_CFG: Maximum frame length register.
  698. * MAX_MPDU: rt2860b max 16k bytes
  699. * MAX_PSDU: Maximum PSDU length
  700. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  701. */
  702. #define MAX_LEN_CFG 0x1018
  703. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  704. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  705. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  706. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  707. /*
  708. * BBP_CSR_CFG: BBP serial control register
  709. * VALUE: Register value to program into BBP
  710. * REG_NUM: Selected BBP register
  711. * READ_CONTROL: 0 write BBP, 1 read BBP
  712. * BUSY: ASIC is busy executing BBP commands
  713. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  714. * BBP_RW_MODE: 0 serial, 1 parallel
  715. */
  716. #define BBP_CSR_CFG 0x101c
  717. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  718. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  719. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  720. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  721. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  722. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  723. /*
  724. * RF_CSR_CFG0: RF control register
  725. * REGID_AND_VALUE: Register value to program into RF
  726. * BITWIDTH: Selected RF register
  727. * STANDBYMODE: 0 high when standby, 1 low when standby
  728. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  729. * BUSY: ASIC is busy executing RF commands
  730. */
  731. #define RF_CSR_CFG0 0x1020
  732. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  733. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  734. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  735. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  736. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  737. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  738. /*
  739. * RF_CSR_CFG1: RF control register
  740. * REGID_AND_VALUE: Register value to program into RF
  741. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  742. * 0: 3 system clock cycle (37.5usec)
  743. * 1: 5 system clock cycle (62.5usec)
  744. */
  745. #define RF_CSR_CFG1 0x1024
  746. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  747. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  748. /*
  749. * RF_CSR_CFG2: RF control register
  750. * VALUE: Register value to program into RF
  751. */
  752. #define RF_CSR_CFG2 0x1028
  753. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  754. /*
  755. * LED_CFG: LED control
  756. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  757. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  758. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  759. * color LED's:
  760. * 0: off
  761. * 1: blinking upon TX2
  762. * 2: periodic slow blinking
  763. * 3: always on
  764. * LED polarity:
  765. * 0: active low
  766. * 1: active high
  767. */
  768. #define LED_CFG 0x102c
  769. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  770. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  771. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  772. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  773. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  774. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  775. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  776. /*
  777. * AMPDU_BA_WINSIZE: Force BlockAck window size
  778. * FORCE_WINSIZE_ENABLE:
  779. * 0: Disable forcing of BlockAck window size
  780. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  781. * window size values in the TXWI
  782. * FORCE_WINSIZE: BlockAck window size
  783. */
  784. #define AMPDU_BA_WINSIZE 0x1040
  785. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  786. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  787. /*
  788. * XIFS_TIME_CFG: MAC timing
  789. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  790. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  791. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  792. * when MAC doesn't reference BBP signal BBRXEND
  793. * EIFS: unit 1us
  794. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  795. *
  796. */
  797. #define XIFS_TIME_CFG 0x1100
  798. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  799. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  800. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  801. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  802. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  803. /*
  804. * BKOFF_SLOT_CFG:
  805. */
  806. #define BKOFF_SLOT_CFG 0x1104
  807. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  808. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  809. /*
  810. * NAV_TIME_CFG:
  811. */
  812. #define NAV_TIME_CFG 0x1108
  813. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  814. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  815. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  816. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  817. /*
  818. * CH_TIME_CFG: count as channel busy
  819. * EIFS_BUSY: Count EIFS as channel busy
  820. * NAV_BUSY: Count NAS as channel busy
  821. * RX_BUSY: Count RX as channel busy
  822. * TX_BUSY: Count TX as channel busy
  823. * TMR_EN: Enable channel statistics timer
  824. */
  825. #define CH_TIME_CFG 0x110c
  826. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  827. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  828. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  829. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  830. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  831. /*
  832. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  833. */
  834. #define PBF_LIFE_TIMER 0x1110
  835. /*
  836. * BCN_TIME_CFG:
  837. * BEACON_INTERVAL: in unit of 1/16 TU
  838. * TSF_TICKING: Enable TSF auto counting
  839. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  840. * BEACON_GEN: Enable beacon generator
  841. */
  842. #define BCN_TIME_CFG 0x1114
  843. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  844. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  845. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  846. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  847. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  848. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  849. /*
  850. * TBTT_SYNC_CFG:
  851. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  852. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  853. */
  854. #define TBTT_SYNC_CFG 0x1118
  855. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  856. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  857. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  858. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  859. /*
  860. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  861. */
  862. #define TSF_TIMER_DW0 0x111c
  863. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  864. /*
  865. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  866. */
  867. #define TSF_TIMER_DW1 0x1120
  868. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  869. /*
  870. * TBTT_TIMER: TImer remains till next TBTT, read-only
  871. */
  872. #define TBTT_TIMER 0x1124
  873. /*
  874. * INT_TIMER_CFG: timer configuration
  875. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  876. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  877. */
  878. #define INT_TIMER_CFG 0x1128
  879. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  880. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  881. /*
  882. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  883. */
  884. #define INT_TIMER_EN 0x112c
  885. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  886. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  887. /*
  888. * CH_IDLE_STA: channel idle time (in us)
  889. */
  890. #define CH_IDLE_STA 0x1130
  891. /*
  892. * CH_BUSY_STA: channel busy time on primary channel (in us)
  893. */
  894. #define CH_BUSY_STA 0x1134
  895. /*
  896. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  897. */
  898. #define CH_BUSY_STA_SEC 0x1138
  899. /*
  900. * MAC_STATUS_CFG:
  901. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  902. * if 1 or higher one of the 2 registers is busy.
  903. */
  904. #define MAC_STATUS_CFG 0x1200
  905. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  906. /*
  907. * PWR_PIN_CFG:
  908. */
  909. #define PWR_PIN_CFG 0x1204
  910. /*
  911. * AUTOWAKEUP_CFG: Manual power control / status register
  912. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  913. * AUTOWAKE: 0:sleep, 1:awake
  914. */
  915. #define AUTOWAKEUP_CFG 0x1208
  916. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  917. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  918. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  919. /*
  920. * EDCA_AC0_CFG:
  921. */
  922. #define EDCA_AC0_CFG 0x1300
  923. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  924. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  925. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  926. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  927. /*
  928. * EDCA_AC1_CFG:
  929. */
  930. #define EDCA_AC1_CFG 0x1304
  931. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  932. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  933. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  934. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  935. /*
  936. * EDCA_AC2_CFG:
  937. */
  938. #define EDCA_AC2_CFG 0x1308
  939. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  940. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  941. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  942. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  943. /*
  944. * EDCA_AC3_CFG:
  945. */
  946. #define EDCA_AC3_CFG 0x130c
  947. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  948. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  949. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  950. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  951. /*
  952. * EDCA_TID_AC_MAP:
  953. */
  954. #define EDCA_TID_AC_MAP 0x1310
  955. /*
  956. * TX_PWR_CFG:
  957. */
  958. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  959. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  960. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  961. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  962. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  963. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  964. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  965. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  966. /*
  967. * TX_PWR_CFG_0:
  968. */
  969. #define TX_PWR_CFG_0 0x1314
  970. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  971. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  972. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  973. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  974. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  975. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  976. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  977. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  978. /*
  979. * TX_PWR_CFG_1:
  980. */
  981. #define TX_PWR_CFG_1 0x1318
  982. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  983. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  984. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  985. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  986. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  987. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  988. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  989. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  990. /*
  991. * TX_PWR_CFG_2:
  992. */
  993. #define TX_PWR_CFG_2 0x131c
  994. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  995. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  996. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  997. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  998. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  999. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  1000. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  1001. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  1002. /*
  1003. * TX_PWR_CFG_3:
  1004. */
  1005. #define TX_PWR_CFG_3 0x1320
  1006. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  1007. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  1008. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  1009. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  1010. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  1011. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  1012. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  1013. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  1014. /*
  1015. * TX_PWR_CFG_4:
  1016. */
  1017. #define TX_PWR_CFG_4 0x1324
  1018. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  1019. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  1020. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  1021. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  1022. /*
  1023. * TX_PIN_CFG:
  1024. */
  1025. #define TX_PIN_CFG 0x1328
  1026. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  1027. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  1028. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  1029. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  1030. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  1031. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  1032. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  1033. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  1034. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  1035. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  1036. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  1037. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  1038. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  1039. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  1040. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  1041. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  1042. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  1043. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  1044. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  1045. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  1046. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  1047. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  1048. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  1049. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  1050. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  1051. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  1052. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  1053. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  1054. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  1055. /*
  1056. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  1057. */
  1058. #define TX_BAND_CFG 0x132c
  1059. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  1060. #define TX_BAND_CFG_A FIELD32(0x00000002)
  1061. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  1062. /*
  1063. * TX_SW_CFG0:
  1064. */
  1065. #define TX_SW_CFG0 0x1330
  1066. /*
  1067. * TX_SW_CFG1:
  1068. */
  1069. #define TX_SW_CFG1 0x1334
  1070. /*
  1071. * TX_SW_CFG2:
  1072. */
  1073. #define TX_SW_CFG2 0x1338
  1074. /*
  1075. * TXOP_THRES_CFG:
  1076. */
  1077. #define TXOP_THRES_CFG 0x133c
  1078. /*
  1079. * TXOP_CTRL_CFG:
  1080. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  1081. * AC_TRUN_EN: Enable/Disable truncation for AC change
  1082. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  1083. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  1084. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  1085. * RESERVED_TRUN_EN: Reserved
  1086. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  1087. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  1088. * transmissions if extension CCA is clear).
  1089. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  1090. * EXT_CWMIN: CwMin for extension channel backoff
  1091. * 0: Disabled
  1092. *
  1093. */
  1094. #define TXOP_CTRL_CFG 0x1340
  1095. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  1096. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  1097. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  1098. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  1099. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  1100. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  1101. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  1102. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  1103. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  1104. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  1105. /*
  1106. * TX_RTS_CFG:
  1107. * RTS_THRES: unit:byte
  1108. * RTS_FBK_EN: enable rts rate fallback
  1109. */
  1110. #define TX_RTS_CFG 0x1344
  1111. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  1112. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  1113. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  1114. /*
  1115. * TX_TIMEOUT_CFG:
  1116. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  1117. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  1118. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  1119. * it is recommended that:
  1120. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  1121. */
  1122. #define TX_TIMEOUT_CFG 0x1348
  1123. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  1124. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  1125. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  1126. /*
  1127. * TX_RTY_CFG:
  1128. * SHORT_RTY_LIMIT: short retry limit
  1129. * LONG_RTY_LIMIT: long retry limit
  1130. * LONG_RTY_THRE: Long retry threshoold
  1131. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  1132. * 0:expired by retry limit, 1: expired by mpdu life timer
  1133. * AGG_RTY_MODE: Aggregate MPDU retry mode
  1134. * 0:expired by retry limit, 1: expired by mpdu life timer
  1135. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  1136. */
  1137. #define TX_RTY_CFG 0x134c
  1138. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  1139. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  1140. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  1141. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  1142. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  1143. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  1144. /*
  1145. * TX_LINK_CFG:
  1146. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1147. * MFB_ENABLE: TX apply remote MFB 1:enable
  1148. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1149. * 0: not apply remote remote unsolicit (MFS=7)
  1150. * TX_MRQ_EN: MCS request TX enable
  1151. * TX_RDG_EN: RDG TX enable
  1152. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1153. * REMOTE_MFB: remote MCS feedback
  1154. * REMOTE_MFS: remote MCS feedback sequence number
  1155. */
  1156. #define TX_LINK_CFG 0x1350
  1157. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1158. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1159. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1160. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1161. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1162. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1163. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1164. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1165. /*
  1166. * HT_FBK_CFG0:
  1167. */
  1168. #define HT_FBK_CFG0 0x1354
  1169. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1170. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1171. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1172. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1173. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1174. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1175. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1176. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1177. /*
  1178. * HT_FBK_CFG1:
  1179. */
  1180. #define HT_FBK_CFG1 0x1358
  1181. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1182. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1183. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1184. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1185. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1186. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1187. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1188. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1189. /*
  1190. * LG_FBK_CFG0:
  1191. */
  1192. #define LG_FBK_CFG0 0x135c
  1193. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1194. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1195. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1196. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1197. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1198. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1199. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1200. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1201. /*
  1202. * LG_FBK_CFG1:
  1203. */
  1204. #define LG_FBK_CFG1 0x1360
  1205. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1206. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1207. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1208. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1209. /*
  1210. * CCK_PROT_CFG: CCK Protection
  1211. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1212. * PROTECT_CTRL: Protection control frame type for CCK TX
  1213. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1214. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1215. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1216. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1217. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1218. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1219. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1220. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1221. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1222. * RTS_TH_EN: RTS threshold enable on CCK TX
  1223. */
  1224. #define CCK_PROT_CFG 0x1364
  1225. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1226. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1227. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1228. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1229. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1230. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1231. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1232. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1233. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1234. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1235. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1236. /*
  1237. * OFDM_PROT_CFG: OFDM Protection
  1238. */
  1239. #define OFDM_PROT_CFG 0x1368
  1240. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1241. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1242. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1243. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1244. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1245. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1246. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1247. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1248. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1249. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1250. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1251. /*
  1252. * MM20_PROT_CFG: MM20 Protection
  1253. */
  1254. #define MM20_PROT_CFG 0x136c
  1255. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1256. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1257. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1258. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1259. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1260. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1261. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1262. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1263. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1264. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1265. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1266. /*
  1267. * MM40_PROT_CFG: MM40 Protection
  1268. */
  1269. #define MM40_PROT_CFG 0x1370
  1270. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1271. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1272. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1273. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1274. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1275. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1276. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1277. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1278. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1279. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1280. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1281. /*
  1282. * GF20_PROT_CFG: GF20 Protection
  1283. */
  1284. #define GF20_PROT_CFG 0x1374
  1285. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1286. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1287. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1288. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1289. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1290. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1291. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1292. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1293. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1294. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1295. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1296. /*
  1297. * GF40_PROT_CFG: GF40 Protection
  1298. */
  1299. #define GF40_PROT_CFG 0x1378
  1300. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1301. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1302. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1303. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1304. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1305. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1306. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1307. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1308. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1309. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1310. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1311. /*
  1312. * EXP_CTS_TIME:
  1313. */
  1314. #define EXP_CTS_TIME 0x137c
  1315. /*
  1316. * EXP_ACK_TIME:
  1317. */
  1318. #define EXP_ACK_TIME 0x1380
  1319. /*
  1320. * RX_FILTER_CFG: RX configuration register.
  1321. */
  1322. #define RX_FILTER_CFG 0x1400
  1323. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1324. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1325. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1326. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1327. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1328. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1329. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1330. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1331. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1332. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1333. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1334. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1335. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1336. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1337. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1338. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1339. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1340. /*
  1341. * AUTO_RSP_CFG:
  1342. * AUTORESPONDER: 0: disable, 1: enable
  1343. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1344. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1345. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1346. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1347. * DUAL_CTS_EN: Power bit value in control frame
  1348. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1349. */
  1350. #define AUTO_RSP_CFG 0x1404
  1351. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1352. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1353. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1354. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1355. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1356. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1357. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1358. /*
  1359. * LEGACY_BASIC_RATE:
  1360. */
  1361. #define LEGACY_BASIC_RATE 0x1408
  1362. /*
  1363. * HT_BASIC_RATE:
  1364. */
  1365. #define HT_BASIC_RATE 0x140c
  1366. /*
  1367. * HT_CTRL_CFG:
  1368. */
  1369. #define HT_CTRL_CFG 0x1410
  1370. /*
  1371. * SIFS_COST_CFG:
  1372. */
  1373. #define SIFS_COST_CFG 0x1414
  1374. /*
  1375. * RX_PARSER_CFG:
  1376. * Set NAV for all received frames
  1377. */
  1378. #define RX_PARSER_CFG 0x1418
  1379. /*
  1380. * TX_SEC_CNT0:
  1381. */
  1382. #define TX_SEC_CNT0 0x1500
  1383. /*
  1384. * RX_SEC_CNT0:
  1385. */
  1386. #define RX_SEC_CNT0 0x1504
  1387. /*
  1388. * CCMP_FC_MUTE:
  1389. */
  1390. #define CCMP_FC_MUTE 0x1508
  1391. /*
  1392. * TXOP_HLDR_ADDR0:
  1393. */
  1394. #define TXOP_HLDR_ADDR0 0x1600
  1395. /*
  1396. * TXOP_HLDR_ADDR1:
  1397. */
  1398. #define TXOP_HLDR_ADDR1 0x1604
  1399. /*
  1400. * TXOP_HLDR_ET:
  1401. */
  1402. #define TXOP_HLDR_ET 0x1608
  1403. /*
  1404. * QOS_CFPOLL_RA_DW0:
  1405. */
  1406. #define QOS_CFPOLL_RA_DW0 0x160c
  1407. /*
  1408. * QOS_CFPOLL_RA_DW1:
  1409. */
  1410. #define QOS_CFPOLL_RA_DW1 0x1610
  1411. /*
  1412. * QOS_CFPOLL_QC:
  1413. */
  1414. #define QOS_CFPOLL_QC 0x1614
  1415. /*
  1416. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1417. */
  1418. #define RX_STA_CNT0 0x1700
  1419. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1420. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1421. /*
  1422. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1423. */
  1424. #define RX_STA_CNT1 0x1704
  1425. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1426. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1427. /*
  1428. * RX_STA_CNT2:
  1429. */
  1430. #define RX_STA_CNT2 0x1708
  1431. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1432. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1433. /*
  1434. * TX_STA_CNT0: TX Beacon count
  1435. */
  1436. #define TX_STA_CNT0 0x170c
  1437. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1438. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1439. /*
  1440. * TX_STA_CNT1: TX tx count
  1441. */
  1442. #define TX_STA_CNT1 0x1710
  1443. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1444. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1445. /*
  1446. * TX_STA_CNT2: TX tx count
  1447. */
  1448. #define TX_STA_CNT2 0x1714
  1449. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1450. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1451. /*
  1452. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1453. *
  1454. * This register is implemented as FIFO with 16 entries in the HW. Each
  1455. * register read fetches the next tx result. If the FIFO is full because
  1456. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1457. * triggered, the hw seems to simply drop further tx results.
  1458. *
  1459. * VALID: 1: this tx result is valid
  1460. * 0: no valid tx result -> driver should stop reading
  1461. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1462. * to match a frame with its tx result (even though the PID is
  1463. * only 4 bits wide).
  1464. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1465. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1466. * This identification number is calculated by ((idx % 3) + 1).
  1467. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1468. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1469. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1470. * WCID: The wireless client ID.
  1471. * MCS: The tx rate used during the last transmission of this frame, be it
  1472. * successful or not.
  1473. * PHYMODE: The phymode used for the transmission.
  1474. */
  1475. #define TX_STA_FIFO 0x1718
  1476. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1477. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1478. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1479. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1480. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1481. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1482. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1483. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1484. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1485. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1486. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1487. /*
  1488. * TX_AGG_CNT: Debug counter
  1489. */
  1490. #define TX_AGG_CNT 0x171c
  1491. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1492. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1493. /*
  1494. * TX_AGG_CNT0:
  1495. */
  1496. #define TX_AGG_CNT0 0x1720
  1497. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1498. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1499. /*
  1500. * TX_AGG_CNT1:
  1501. */
  1502. #define TX_AGG_CNT1 0x1724
  1503. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1504. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1505. /*
  1506. * TX_AGG_CNT2:
  1507. */
  1508. #define TX_AGG_CNT2 0x1728
  1509. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1510. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1511. /*
  1512. * TX_AGG_CNT3:
  1513. */
  1514. #define TX_AGG_CNT3 0x172c
  1515. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1516. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1517. /*
  1518. * TX_AGG_CNT4:
  1519. */
  1520. #define TX_AGG_CNT4 0x1730
  1521. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1522. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1523. /*
  1524. * TX_AGG_CNT5:
  1525. */
  1526. #define TX_AGG_CNT5 0x1734
  1527. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1528. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1529. /*
  1530. * TX_AGG_CNT6:
  1531. */
  1532. #define TX_AGG_CNT6 0x1738
  1533. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1534. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1535. /*
  1536. * TX_AGG_CNT7:
  1537. */
  1538. #define TX_AGG_CNT7 0x173c
  1539. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1540. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1541. /*
  1542. * MPDU_DENSITY_CNT:
  1543. * TX_ZERO_DEL: TX zero length delimiter count
  1544. * RX_ZERO_DEL: RX zero length delimiter count
  1545. */
  1546. #define MPDU_DENSITY_CNT 0x1740
  1547. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1548. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1549. /*
  1550. * Security key table memory.
  1551. *
  1552. * The pairwise key table shares some memory with the beacon frame
  1553. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1554. * are used we should only use the reduced pairwise key table which
  1555. * has a maximum of 222 entries.
  1556. *
  1557. * ---------------------------------------------
  1558. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1559. * | | Table | Key Table |
  1560. * | | Size: 256 * 32 | Size: 222 * 32 |
  1561. * |0x5BC0 | |-------------------
  1562. * | | | Beacon 6 |
  1563. * |0x5DC0 | |-------------------
  1564. * | | | Beacon 7 |
  1565. * |0x5FC0 | |-------------------
  1566. * |0x5FFF | |
  1567. * --------------------------
  1568. *
  1569. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1570. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1571. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1572. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1573. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1574. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1575. */
  1576. #define MAC_WCID_BASE 0x1800
  1577. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1578. #define MAC_IVEIV_TABLE_BASE 0x6000
  1579. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1580. #define SHARED_KEY_TABLE_BASE 0x6c00
  1581. #define SHARED_KEY_MODE_BASE 0x7000
  1582. #define MAC_WCID_ENTRY(__idx) \
  1583. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1584. #define PAIRWISE_KEY_ENTRY(__idx) \
  1585. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1586. #define MAC_IVEIV_ENTRY(__idx) \
  1587. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1588. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1589. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1590. #define SHARED_KEY_ENTRY(__idx) \
  1591. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1592. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1593. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1594. struct mac_wcid_entry {
  1595. u8 mac[6];
  1596. u8 reserved[2];
  1597. } __packed;
  1598. struct hw_key_entry {
  1599. u8 key[16];
  1600. u8 tx_mic[8];
  1601. u8 rx_mic[8];
  1602. } __packed;
  1603. struct mac_iveiv_entry {
  1604. u8 iv[8];
  1605. } __packed;
  1606. /*
  1607. * MAC_WCID_ATTRIBUTE:
  1608. */
  1609. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1610. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1611. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1612. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1613. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1614. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1615. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1616. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1617. /*
  1618. * SHARED_KEY_MODE:
  1619. */
  1620. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1621. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1622. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1623. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1624. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1625. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1626. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1627. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1628. /*
  1629. * HOST-MCU communication
  1630. */
  1631. /*
  1632. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1633. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1634. */
  1635. #define H2M_MAILBOX_CSR 0x7010
  1636. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1637. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1638. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1639. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1640. /*
  1641. * H2M_MAILBOX_CID:
  1642. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1643. * If all slots are occupied status will be dropped.
  1644. */
  1645. #define H2M_MAILBOX_CID 0x7014
  1646. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1647. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1648. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1649. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1650. /*
  1651. * H2M_MAILBOX_STATUS:
  1652. * Command status will be saved to same slot as command id.
  1653. */
  1654. #define H2M_MAILBOX_STATUS 0x701c
  1655. /*
  1656. * H2M_INT_SRC:
  1657. */
  1658. #define H2M_INT_SRC 0x7024
  1659. /*
  1660. * H2M_BBP_AGENT:
  1661. */
  1662. #define H2M_BBP_AGENT 0x7028
  1663. /*
  1664. * MCU_LEDCS: LED control for MCU Mailbox.
  1665. */
  1666. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1667. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1668. /*
  1669. * HW_CS_CTS_BASE:
  1670. * Carrier-sense CTS frame base address.
  1671. * It's where mac stores carrier-sense frame for carrier-sense function.
  1672. */
  1673. #define HW_CS_CTS_BASE 0x7700
  1674. /*
  1675. * HW_DFS_CTS_BASE:
  1676. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1677. */
  1678. #define HW_DFS_CTS_BASE 0x7780
  1679. /*
  1680. * TXRX control registers - base address 0x3000
  1681. */
  1682. /*
  1683. * TXRX_CSR1:
  1684. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1685. */
  1686. #define TXRX_CSR1 0x77d0
  1687. /*
  1688. * HW_DEBUG_SETTING_BASE:
  1689. * since NULL frame won't be that long (256 byte)
  1690. * We steal 16 tail bytes to save debugging settings
  1691. */
  1692. #define HW_DEBUG_SETTING_BASE 0x77f0
  1693. #define HW_DEBUG_SETTING_BASE2 0x7770
  1694. /*
  1695. * HW_BEACON_BASE
  1696. * In order to support maximum 8 MBSS and its maximum length
  1697. * is 512 bytes for each beacon
  1698. * Three section discontinue memory segments will be used.
  1699. * 1. The original region for BCN 0~3
  1700. * 2. Extract memory from FCE table for BCN 4~5
  1701. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1702. * It occupied those memory of wcid 238~253 for BCN 6
  1703. * and wcid 222~237 for BCN 7 (see Security key table memory
  1704. * for more info).
  1705. *
  1706. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1707. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1708. */
  1709. #define HW_BEACON_BASE0 0x7800
  1710. #define HW_BEACON_BASE1 0x7a00
  1711. #define HW_BEACON_BASE2 0x7c00
  1712. #define HW_BEACON_BASE3 0x7e00
  1713. #define HW_BEACON_BASE4 0x7200
  1714. #define HW_BEACON_BASE5 0x7400
  1715. #define HW_BEACON_BASE6 0x5dc0
  1716. #define HW_BEACON_BASE7 0x5bc0
  1717. #define HW_BEACON_OFFSET(__index) \
  1718. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1719. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1720. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1721. /*
  1722. * BBP registers.
  1723. * The wordsize of the BBP is 8 bits.
  1724. */
  1725. /*
  1726. * BBP 1: TX Antenna & Power Control
  1727. * POWER_CTRL:
  1728. * 0 - normal,
  1729. * 1 - drop tx power by 6dBm,
  1730. * 2 - drop tx power by 12dBm,
  1731. * 3 - increase tx power by 6dBm
  1732. */
  1733. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1734. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1735. /*
  1736. * BBP 3: RX Antenna
  1737. */
  1738. #define BBP3_RX_ADC FIELD8(0x03)
  1739. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1740. #define BBP3_HT40_MINUS FIELD8(0x20)
  1741. #define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
  1742. #define BBP3_ADC_INIT_MODE FIELD8(0x80)
  1743. /*
  1744. * BBP 4: Bandwidth
  1745. */
  1746. #define BBP4_TX_BF FIELD8(0x01)
  1747. #define BBP4_BANDWIDTH FIELD8(0x18)
  1748. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  1749. /*
  1750. * BBP 47: Bandwidth
  1751. */
  1752. #define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
  1753. #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
  1754. #define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
  1755. #define BBP47_TSSI_ADC6 FIELD8(0x80)
  1756. /*
  1757. * BBP 49
  1758. */
  1759. #define BBP49_UPDATE_FLAG FIELD8(0x01)
  1760. /*
  1761. * BBP 109
  1762. */
  1763. #define BBP109_TX0_POWER FIELD8(0x0f)
  1764. #define BBP109_TX1_POWER FIELD8(0xf0)
  1765. /*
  1766. * BBP 138: Unknown
  1767. */
  1768. #define BBP138_RX_ADC1 FIELD8(0x02)
  1769. #define BBP138_RX_ADC2 FIELD8(0x04)
  1770. #define BBP138_TX_DAC1 FIELD8(0x20)
  1771. #define BBP138_TX_DAC2 FIELD8(0x40)
  1772. /*
  1773. * BBP 152: Rx Ant
  1774. */
  1775. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  1776. /*
  1777. * RFCSR registers
  1778. * The wordsize of the RFCSR is 8 bits.
  1779. */
  1780. /*
  1781. * RFCSR 1:
  1782. */
  1783. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1784. #define RFCSR1_PLL_PD FIELD8(0x02)
  1785. #define RFCSR1_RX0_PD FIELD8(0x04)
  1786. #define RFCSR1_TX0_PD FIELD8(0x08)
  1787. #define RFCSR1_RX1_PD FIELD8(0x10)
  1788. #define RFCSR1_TX1_PD FIELD8(0x20)
  1789. #define RFCSR1_RX2_PD FIELD8(0x40)
  1790. #define RFCSR1_TX2_PD FIELD8(0x80)
  1791. /*
  1792. * RFCSR 2:
  1793. */
  1794. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  1795. /*
  1796. * RFCSR 3:
  1797. */
  1798. #define RFCSR3_K FIELD8(0x0f)
  1799. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  1800. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70)
  1801. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80)
  1802. /* Bits for RF3290/RF5360/RF5370/RF5372/RF5390/RF5392 */
  1803. #define RFCSR3_VCOCAL_EN FIELD8(0x80)
  1804. /*
  1805. * FRCSR 5:
  1806. */
  1807. #define RFCSR5_R1 FIELD8(0x0c)
  1808. /*
  1809. * RFCSR 6:
  1810. */
  1811. #define RFCSR6_R1 FIELD8(0x03)
  1812. #define RFCSR6_R2 FIELD8(0x40)
  1813. #define RFCSR6_TXDIV FIELD8(0x0c)
  1814. /*
  1815. * RFCSR 7:
  1816. */
  1817. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1818. #define RFCSR7_BIT1 FIELD8(0x02)
  1819. #define RFCSR7_BIT2 FIELD8(0x04)
  1820. #define RFCSR7_BIT3 FIELD8(0x08)
  1821. #define RFCSR7_BIT4 FIELD8(0x10)
  1822. #define RFCSR7_BIT5 FIELD8(0x20)
  1823. #define RFCSR7_BITS67 FIELD8(0xc0)
  1824. /*
  1825. * RFCSR 11:
  1826. */
  1827. #define RFCSR11_R FIELD8(0x03)
  1828. /*
  1829. * RFCSR 12:
  1830. */
  1831. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1832. #define RFCSR12_DR0 FIELD8(0xe0)
  1833. /*
  1834. * RFCSR 13:
  1835. */
  1836. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1837. #define RFCSR13_DR0 FIELD8(0xe0)
  1838. /*
  1839. * RFCSR 15:
  1840. */
  1841. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1842. /*
  1843. * RFCSR 16:
  1844. */
  1845. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  1846. /*
  1847. * RFCSR 17:
  1848. */
  1849. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1850. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1851. #define RFCSR17_R FIELD8(0x20)
  1852. #define RFCSR17_CODE FIELD8(0x7f)
  1853. /*
  1854. * RFCSR 20:
  1855. */
  1856. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1857. /*
  1858. * RFCSR 21:
  1859. */
  1860. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1861. /*
  1862. * RFCSR 22:
  1863. */
  1864. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1865. /*
  1866. * RFCSR 23:
  1867. */
  1868. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1869. /*
  1870. * RFCSR 24:
  1871. */
  1872. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  1873. #define RFCSR24_TX_H20M FIELD8(0x20)
  1874. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  1875. /*
  1876. * RFCSR 27:
  1877. */
  1878. #define RFCSR27_R1 FIELD8(0x03)
  1879. #define RFCSR27_R2 FIELD8(0x04)
  1880. #define RFCSR27_R3 FIELD8(0x30)
  1881. #define RFCSR27_R4 FIELD8(0x40)
  1882. /*
  1883. * RFCSR 29:
  1884. */
  1885. #define RFCSR29_ADC6_TEST FIELD8(0x01)
  1886. #define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
  1887. #define RFCSR29_RSSI_RESET FIELD8(0x04)
  1888. #define RFCSR29_RSSI_ON FIELD8(0x08)
  1889. #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
  1890. #define RFCSR29_RSSI_GAIN FIELD8(0xc0)
  1891. /*
  1892. * RFCSR 30:
  1893. */
  1894. #define RFCSR30_TX_H20M FIELD8(0x02)
  1895. #define RFCSR30_RX_H20M FIELD8(0x04)
  1896. #define RFCSR30_RX_VCM FIELD8(0x18)
  1897. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1898. /*
  1899. * RFCSR 31:
  1900. */
  1901. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1902. #define RFCSR31_RX_H20M FIELD8(0x20)
  1903. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  1904. /*
  1905. * RFCSR 38:
  1906. */
  1907. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  1908. /*
  1909. * RFCSR 39:
  1910. */
  1911. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  1912. /*
  1913. * RFCSR 49:
  1914. */
  1915. #define RFCSR49_TX FIELD8(0x3f)
  1916. /*
  1917. * RFCSR 50:
  1918. */
  1919. #define RFCSR50_TX FIELD8(0x3f)
  1920. /*
  1921. * RF registers
  1922. */
  1923. /*
  1924. * RF 2
  1925. */
  1926. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1927. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1928. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1929. /*
  1930. * RF 3
  1931. */
  1932. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1933. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1934. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1935. /*
  1936. * RF 4
  1937. */
  1938. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1939. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1940. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1941. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1942. #define RF4_HT40 FIELD32(0x00200000)
  1943. /*
  1944. * EEPROM content.
  1945. * The wordsize of the EEPROM is 16 bits.
  1946. */
  1947. /*
  1948. * Chip ID
  1949. */
  1950. #define EEPROM_CHIP_ID 0x0000
  1951. /*
  1952. * EEPROM Version
  1953. */
  1954. #define EEPROM_VERSION 0x0001
  1955. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1956. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1957. /*
  1958. * HW MAC address.
  1959. */
  1960. #define EEPROM_MAC_ADDR_0 0x0002
  1961. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1962. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1963. #define EEPROM_MAC_ADDR_1 0x0003
  1964. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1965. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1966. #define EEPROM_MAC_ADDR_2 0x0004
  1967. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1968. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1969. /*
  1970. * EEPROM NIC Configuration 0
  1971. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1972. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  1973. * RF_TYPE: RFIC type
  1974. */
  1975. #define EEPROM_NIC_CONF0 0x001a
  1976. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  1977. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  1978. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  1979. /*
  1980. * EEPROM NIC Configuration 1
  1981. * HW_RADIO: 0: disable, 1: enable
  1982. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  1983. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  1984. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  1985. * CARDBUS_ACCEL: 0: enable, 1: disable
  1986. * BW40M_SB_2G: 0: disable, 1: enable
  1987. * BW40M_SB_5G: 0: disable, 1: enable
  1988. * WPS_PBC: 0: disable, 1: enable
  1989. * BW40M_2G: 0: enable, 1: disable
  1990. * BW40M_5G: 0: enable, 1: disable
  1991. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  1992. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  1993. * 10: Main antenna, 11: Aux antenna
  1994. * INTERNAL_TX_ALC: 0: disable, 1: enable
  1995. * BT_COEXIST: 0: disable, 1: enable
  1996. * DAC_TEST: 0: disable, 1: enable
  1997. */
  1998. #define EEPROM_NIC_CONF1 0x001b
  1999. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  2000. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  2001. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  2002. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  2003. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  2004. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  2005. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  2006. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  2007. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  2008. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  2009. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  2010. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  2011. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  2012. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  2013. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  2014. /*
  2015. * EEPROM frequency
  2016. */
  2017. #define EEPROM_FREQ 0x001d
  2018. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  2019. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  2020. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  2021. /*
  2022. * EEPROM LED
  2023. * POLARITY_RDY_G: Polarity RDY_G setting.
  2024. * POLARITY_RDY_A: Polarity RDY_A setting.
  2025. * POLARITY_ACT: Polarity ACT setting.
  2026. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  2027. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  2028. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  2029. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  2030. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  2031. * LED_MODE: Led mode.
  2032. */
  2033. #define EEPROM_LED_AG_CONF 0x001e
  2034. #define EEPROM_LED_ACT_CONF 0x001f
  2035. #define EEPROM_LED_POLARITY 0x0020
  2036. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  2037. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  2038. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  2039. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  2040. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  2041. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  2042. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  2043. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  2044. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  2045. /*
  2046. * EEPROM NIC Configuration 2
  2047. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2048. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2049. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  2050. */
  2051. #define EEPROM_NIC_CONF2 0x0021
  2052. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  2053. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  2054. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  2055. /*
  2056. * EEPROM LNA
  2057. */
  2058. #define EEPROM_LNA 0x0022
  2059. #define EEPROM_LNA_BG FIELD16(0x00ff)
  2060. #define EEPROM_LNA_A0 FIELD16(0xff00)
  2061. /*
  2062. * EEPROM RSSI BG offset
  2063. */
  2064. #define EEPROM_RSSI_BG 0x0023
  2065. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  2066. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  2067. /*
  2068. * EEPROM RSSI BG2 offset
  2069. */
  2070. #define EEPROM_RSSI_BG2 0x0024
  2071. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  2072. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  2073. /*
  2074. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  2075. */
  2076. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  2077. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  2078. /*
  2079. * EEPROM RSSI A offset
  2080. */
  2081. #define EEPROM_RSSI_A 0x0025
  2082. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  2083. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  2084. /*
  2085. * EEPROM RSSI A2 offset
  2086. */
  2087. #define EEPROM_RSSI_A2 0x0026
  2088. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  2089. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  2090. /*
  2091. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  2092. */
  2093. #define EEPROM_TXMIXER_GAIN_A 0x0026
  2094. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  2095. /*
  2096. * EEPROM EIRP Maximum TX power values(unit: dbm)
  2097. */
  2098. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  2099. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  2100. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  2101. /*
  2102. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  2103. * This is delta in 40MHZ.
  2104. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  2105. * TYPE: 1: Plus the delta value, 0: minus the delta value
  2106. * ENABLE: enable tx power compensation for 40BW
  2107. */
  2108. #define EEPROM_TXPOWER_DELTA 0x0028
  2109. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  2110. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  2111. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  2112. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  2113. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  2114. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  2115. /*
  2116. * EEPROM TXPOWER 802.11BG
  2117. */
  2118. #define EEPROM_TXPOWER_BG1 0x0029
  2119. #define EEPROM_TXPOWER_BG2 0x0030
  2120. #define EEPROM_TXPOWER_BG_SIZE 7
  2121. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  2122. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  2123. /*
  2124. * EEPROM temperature compensation boundaries 802.11BG
  2125. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2126. * reduced by (agc_step * -4)
  2127. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2128. * reduced by (agc_step * -3)
  2129. */
  2130. #define EEPROM_TSSI_BOUND_BG1 0x0037
  2131. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  2132. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  2133. /*
  2134. * EEPROM temperature compensation boundaries 802.11BG
  2135. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2136. * reduced by (agc_step * -2)
  2137. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2138. * reduced by (agc_step * -1)
  2139. */
  2140. #define EEPROM_TSSI_BOUND_BG2 0x0038
  2141. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  2142. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  2143. /*
  2144. * EEPROM temperature compensation boundaries 802.11BG
  2145. * REF: Reference TSSI value, no tx power changes needed
  2146. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2147. * increased by (agc_step * 1)
  2148. */
  2149. #define EEPROM_TSSI_BOUND_BG3 0x0039
  2150. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  2151. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  2152. /*
  2153. * EEPROM temperature compensation boundaries 802.11BG
  2154. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2155. * increased by (agc_step * 2)
  2156. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2157. * increased by (agc_step * 3)
  2158. */
  2159. #define EEPROM_TSSI_BOUND_BG4 0x003a
  2160. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  2161. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  2162. /*
  2163. * EEPROM temperature compensation boundaries 802.11BG
  2164. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2165. * increased by (agc_step * 4)
  2166. * AGC_STEP: Temperature compensation step.
  2167. */
  2168. #define EEPROM_TSSI_BOUND_BG5 0x003b
  2169. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2170. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2171. /*
  2172. * EEPROM TXPOWER 802.11A
  2173. */
  2174. #define EEPROM_TXPOWER_A1 0x003c
  2175. #define EEPROM_TXPOWER_A2 0x0053
  2176. #define EEPROM_TXPOWER_A_SIZE 6
  2177. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2178. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2179. /*
  2180. * EEPROM temperature compensation boundaries 802.11A
  2181. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2182. * reduced by (agc_step * -4)
  2183. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2184. * reduced by (agc_step * -3)
  2185. */
  2186. #define EEPROM_TSSI_BOUND_A1 0x006a
  2187. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2188. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2189. /*
  2190. * EEPROM temperature compensation boundaries 802.11A
  2191. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2192. * reduced by (agc_step * -2)
  2193. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2194. * reduced by (agc_step * -1)
  2195. */
  2196. #define EEPROM_TSSI_BOUND_A2 0x006b
  2197. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2198. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2199. /*
  2200. * EEPROM temperature compensation boundaries 802.11A
  2201. * REF: Reference TSSI value, no tx power changes needed
  2202. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2203. * increased by (agc_step * 1)
  2204. */
  2205. #define EEPROM_TSSI_BOUND_A3 0x006c
  2206. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2207. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2208. /*
  2209. * EEPROM temperature compensation boundaries 802.11A
  2210. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2211. * increased by (agc_step * 2)
  2212. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2213. * increased by (agc_step * 3)
  2214. */
  2215. #define EEPROM_TSSI_BOUND_A4 0x006d
  2216. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2217. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2218. /*
  2219. * EEPROM temperature compensation boundaries 802.11A
  2220. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2221. * increased by (agc_step * 4)
  2222. * AGC_STEP: Temperature compensation step.
  2223. */
  2224. #define EEPROM_TSSI_BOUND_A5 0x006e
  2225. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2226. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2227. /*
  2228. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2229. */
  2230. #define EEPROM_TXPOWER_BYRATE 0x006f
  2231. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2232. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2233. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2234. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2235. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2236. /*
  2237. * EEPROM BBP.
  2238. */
  2239. #define EEPROM_BBP_START 0x0078
  2240. #define EEPROM_BBP_SIZE 16
  2241. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2242. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2243. /*
  2244. * MCU mailbox commands.
  2245. * MCU_SLEEP - go to power-save mode.
  2246. * arg1: 1: save as much power as possible, 0: save less power.
  2247. * status: 1: success, 2: already asleep,
  2248. * 3: maybe MAC is busy so can't finish this task.
  2249. * MCU_RADIO_OFF
  2250. * arg0: 0: do power-saving, NOT turn off radio.
  2251. */
  2252. #define MCU_SLEEP 0x30
  2253. #define MCU_WAKEUP 0x31
  2254. #define MCU_RADIO_OFF 0x35
  2255. #define MCU_CURRENT 0x36
  2256. #define MCU_LED 0x50
  2257. #define MCU_LED_STRENGTH 0x51
  2258. #define MCU_LED_AG_CONF 0x52
  2259. #define MCU_LED_ACT_CONF 0x53
  2260. #define MCU_LED_LED_POLARITY 0x54
  2261. #define MCU_RADAR 0x60
  2262. #define MCU_BOOT_SIGNAL 0x72
  2263. #define MCU_ANT_SELECT 0X73
  2264. #define MCU_BBP_SIGNAL 0x80
  2265. #define MCU_POWER_SAVE 0x83
  2266. #define MCU_BAND_SELECT 0x91
  2267. /*
  2268. * MCU mailbox tokens
  2269. */
  2270. #define TOKEN_SLEEP 1
  2271. #define TOKEN_RADIO_OFF 2
  2272. #define TOKEN_WAKEUP 3
  2273. /*
  2274. * DMA descriptor defines.
  2275. */
  2276. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  2277. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  2278. /*
  2279. * TX WI structure
  2280. */
  2281. /*
  2282. * Word0
  2283. * FRAG: 1 To inform TKIP engine this is a fragment.
  2284. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2285. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2286. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2287. * duplicate the frame to both channels).
  2288. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2289. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2290. * aggregate consecutive frames with the same RA and QoS TID. If
  2291. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2292. * directly after a frame B with AMPDU=1, frame A might still
  2293. * get aggregated into the AMPDU started by frame B. So, setting
  2294. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2295. * MPDU, it can still end up in an AMPDU if the previous frame
  2296. * was tagged as AMPDU.
  2297. */
  2298. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2299. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2300. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2301. #define TXWI_W0_TS FIELD32(0x00000008)
  2302. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2303. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2304. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2305. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2306. #define TXWI_W0_BW FIELD32(0x00800000)
  2307. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2308. #define TXWI_W0_STBC FIELD32(0x06000000)
  2309. #define TXWI_W0_IFS FIELD32(0x08000000)
  2310. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2311. /*
  2312. * Word1
  2313. * ACK: 0: No Ack needed, 1: Ack needed
  2314. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2315. * BW_WIN_SIZE: BA windows size of the recipient
  2316. * WIRELESS_CLI_ID: Client ID for WCID table access
  2317. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2318. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2319. * frame was processed. If multiple frames are aggregated together
  2320. * (AMPDU==1) the reported tx status will always contain the packet
  2321. * id of the first frame. 0: Don't report tx status for this frame.
  2322. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2323. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2324. * This identification number is calculated by ((idx % 3) + 1).
  2325. * The (+1) is required to prevent PACKETID to become 0.
  2326. */
  2327. #define TXWI_W1_ACK FIELD32(0x00000001)
  2328. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2329. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2330. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2331. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2332. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2333. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2334. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2335. /*
  2336. * Word2
  2337. */
  2338. #define TXWI_W2_IV FIELD32(0xffffffff)
  2339. /*
  2340. * Word3
  2341. */
  2342. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2343. /*
  2344. * RX WI structure
  2345. */
  2346. /*
  2347. * Word0
  2348. */
  2349. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2350. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2351. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2352. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2353. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2354. #define RXWI_W0_TID FIELD32(0xf0000000)
  2355. /*
  2356. * Word1
  2357. */
  2358. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2359. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2360. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2361. #define RXWI_W1_BW FIELD32(0x00800000)
  2362. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2363. #define RXWI_W1_STBC FIELD32(0x06000000)
  2364. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2365. /*
  2366. * Word2
  2367. */
  2368. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2369. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2370. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2371. /*
  2372. * Word3
  2373. */
  2374. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2375. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2376. /*
  2377. * Macros for converting txpower from EEPROM to mac80211 value
  2378. * and from mac80211 value to register value.
  2379. */
  2380. #define MIN_G_TXPOWER 0
  2381. #define MIN_A_TXPOWER -7
  2382. #define MAX_G_TXPOWER 31
  2383. #define MAX_A_TXPOWER 15
  2384. #define DEFAULT_TXPOWER 5
  2385. #define TXPOWER_G_FROM_DEV(__txpower) \
  2386. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2387. #define TXPOWER_G_TO_DEV(__txpower) \
  2388. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  2389. #define TXPOWER_A_FROM_DEV(__txpower) \
  2390. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2391. #define TXPOWER_A_TO_DEV(__txpower) \
  2392. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2393. /*
  2394. * Board's maximun TX power limitation
  2395. */
  2396. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2397. /*
  2398. * Number of TBTT intervals after which we have to adjust
  2399. * the hw beacon timer.
  2400. */
  2401. #define BCN_TBTT_OFFSET 64
  2402. /*
  2403. * RT2800 driver data structure
  2404. */
  2405. struct rt2800_drv_data {
  2406. u8 calibration_bw20;
  2407. u8 calibration_bw40;
  2408. u8 bbp25;
  2409. u8 bbp26;
  2410. u8 txmixer_gain_24g;
  2411. u8 txmixer_gain_5g;
  2412. unsigned int tbtt_tick;
  2413. };
  2414. #endif /* RT2800_H */