pcie.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /* @file mwifiex_pcie.h
  2. *
  3. * @brief This file contains definitions for PCI-E interface.
  4. * driver.
  5. *
  6. * Copyright (C) 2011, Marvell International Ltd.
  7. *
  8. * This software file (the "File") is distributed by Marvell International
  9. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  10. * (the "License"). You may use, redistribute and/or modify this File in
  11. * accordance with the terms and conditions of the License, a copy of which
  12. * is available by writing to the Free Software Foundation, Inc.,
  13. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  14. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  15. *
  16. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  17. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  18. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  19. * this warranty disclaimer.
  20. */
  21. #ifndef _MWIFIEX_PCIE_H
  22. #define _MWIFIEX_PCIE_H
  23. #include <linux/pci.h>
  24. #include <linux/pcieport_if.h>
  25. #include <linux/interrupt.h>
  26. #include "main.h"
  27. #define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin"
  28. #define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin"
  29. #define PCIE_VENDOR_ID_MARVELL (0x11ab)
  30. #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
  31. #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38)
  32. /* Constants for Buffer Descriptor (BD) rings */
  33. #define MWIFIEX_MAX_TXRX_BD 0x20
  34. #define MWIFIEX_TXBD_MASK 0x3F
  35. #define MWIFIEX_RXBD_MASK 0x3F
  36. #define MWIFIEX_MAX_EVT_BD 0x04
  37. #define MWIFIEX_EVTBD_MASK 0x07
  38. /* PCIE INTERNAL REGISTERS */
  39. #define PCIE_SCRATCH_0_REG 0xC10
  40. #define PCIE_SCRATCH_1_REG 0xC14
  41. #define PCIE_CPU_INT_EVENT 0xC18
  42. #define PCIE_CPU_INT_STATUS 0xC1C
  43. #define PCIE_HOST_INT_STATUS 0xC30
  44. #define PCIE_HOST_INT_MASK 0xC34
  45. #define PCIE_HOST_INT_STATUS_MASK 0xC3C
  46. #define PCIE_SCRATCH_2_REG 0xC40
  47. #define PCIE_SCRATCH_3_REG 0xC44
  48. #define PCIE_SCRATCH_4_REG 0xCD0
  49. #define PCIE_SCRATCH_5_REG 0xCD4
  50. #define PCIE_SCRATCH_6_REG 0xCD8
  51. #define PCIE_SCRATCH_7_REG 0xCDC
  52. #define PCIE_SCRATCH_8_REG 0xCE0
  53. #define PCIE_SCRATCH_9_REG 0xCE4
  54. #define PCIE_SCRATCH_10_REG 0xCE8
  55. #define PCIE_SCRATCH_11_REG 0xCEC
  56. #define PCIE_SCRATCH_12_REG 0xCF0
  57. #define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C
  58. #define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C
  59. #define CPU_INTR_DNLD_RDY BIT(0)
  60. #define CPU_INTR_DOOR_BELL BIT(1)
  61. #define CPU_INTR_SLEEP_CFM_DONE BIT(2)
  62. #define CPU_INTR_RESET BIT(3)
  63. #define HOST_INTR_DNLD_DONE BIT(0)
  64. #define HOST_INTR_UPLD_RDY BIT(1)
  65. #define HOST_INTR_CMD_DONE BIT(2)
  66. #define HOST_INTR_EVENT_RDY BIT(3)
  67. #define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \
  68. HOST_INTR_UPLD_RDY | \
  69. HOST_INTR_CMD_DONE | \
  70. HOST_INTR_EVENT_RDY)
  71. #define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7)
  72. #define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0)
  73. #define MWIFIEX_BD_FLAG_LAST_DESC BIT(1)
  74. #define MWIFIEX_BD_FLAG_SOP BIT(0)
  75. #define MWIFIEX_BD_FLAG_EOP BIT(1)
  76. #define MWIFIEX_BD_FLAG_XS_SOP BIT(2)
  77. #define MWIFIEX_BD_FLAG_XS_EOP BIT(3)
  78. #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7)
  79. #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10)
  80. #define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16)
  81. #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26)
  82. /* Max retry number of command write */
  83. #define MAX_WRITE_IOMEM_RETRY 2
  84. /* Define PCIE block size for firmware download */
  85. #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256
  86. /* FW awake cookie after FW ready */
  87. #define FW_AWAKE_COOKIE (0xAA55AA55)
  88. struct mwifiex_pcie_card_reg {
  89. u16 cmd_addr_lo;
  90. u16 cmd_addr_hi;
  91. u16 fw_status;
  92. u16 cmd_size;
  93. u16 cmdrsp_addr_lo;
  94. u16 cmdrsp_addr_hi;
  95. u16 tx_rdptr;
  96. u16 tx_wrptr;
  97. u16 rx_rdptr;
  98. u16 rx_wrptr;
  99. u16 evt_rdptr;
  100. u16 evt_wrptr;
  101. u16 drv_rdy;
  102. u16 tx_start_ptr;
  103. u32 tx_mask;
  104. u32 tx_wrap_mask;
  105. u32 rx_mask;
  106. u32 rx_wrap_mask;
  107. u32 tx_rollover_ind;
  108. u32 rx_rollover_ind;
  109. u32 evt_rollover_ind;
  110. u8 ring_flag_sop;
  111. u8 ring_flag_eop;
  112. u8 ring_flag_xs_sop;
  113. u8 ring_flag_xs_eop;
  114. u32 ring_tx_start_ptr;
  115. u8 pfu_enabled;
  116. u8 sleep_cookie;
  117. };
  118. static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = {
  119. .cmd_addr_lo = PCIE_SCRATCH_0_REG,
  120. .cmd_addr_hi = PCIE_SCRATCH_1_REG,
  121. .cmd_size = PCIE_SCRATCH_2_REG,
  122. .fw_status = PCIE_SCRATCH_3_REG,
  123. .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
  124. .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
  125. .tx_rdptr = PCIE_SCRATCH_6_REG,
  126. .tx_wrptr = PCIE_SCRATCH_7_REG,
  127. .rx_rdptr = PCIE_SCRATCH_8_REG,
  128. .rx_wrptr = PCIE_SCRATCH_9_REG,
  129. .evt_rdptr = PCIE_SCRATCH_10_REG,
  130. .evt_wrptr = PCIE_SCRATCH_11_REG,
  131. .drv_rdy = PCIE_SCRATCH_12_REG,
  132. .tx_start_ptr = 0,
  133. .tx_mask = MWIFIEX_TXBD_MASK,
  134. .tx_wrap_mask = 0,
  135. .rx_mask = MWIFIEX_RXBD_MASK,
  136. .rx_wrap_mask = 0,
  137. .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  138. .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  139. .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
  140. .ring_flag_sop = 0,
  141. .ring_flag_eop = 0,
  142. .ring_flag_xs_sop = 0,
  143. .ring_flag_xs_eop = 0,
  144. .ring_tx_start_ptr = 0,
  145. .pfu_enabled = 0,
  146. .sleep_cookie = 1,
  147. };
  148. static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = {
  149. .cmd_addr_lo = PCIE_SCRATCH_0_REG,
  150. .cmd_addr_hi = PCIE_SCRATCH_1_REG,
  151. .cmd_size = PCIE_SCRATCH_2_REG,
  152. .fw_status = PCIE_SCRATCH_3_REG,
  153. .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
  154. .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
  155. .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1,
  156. .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1,
  157. .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1,
  158. .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1,
  159. .evt_rdptr = PCIE_SCRATCH_10_REG,
  160. .evt_wrptr = PCIE_SCRATCH_11_REG,
  161. .drv_rdy = PCIE_SCRATCH_12_REG,
  162. .tx_start_ptr = 16,
  163. .tx_mask = 0x03FF0000,
  164. .tx_wrap_mask = 0x07FF0000,
  165. .rx_mask = 0x000003FF,
  166. .rx_wrap_mask = 0x000007FF,
  167. .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND,
  168. .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND,
  169. .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
  170. .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
  171. .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
  172. .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
  173. .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
  174. .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
  175. .pfu_enabled = 1,
  176. .sleep_cookie = 0,
  177. };
  178. struct mwifiex_pcie_device {
  179. const char *firmware;
  180. const struct mwifiex_pcie_card_reg *reg;
  181. u16 blksz_fw_dl;
  182. };
  183. static const struct mwifiex_pcie_device mwifiex_pcie8766 = {
  184. .firmware = PCIE8766_DEFAULT_FW_NAME,
  185. .reg = &mwifiex_reg_8766,
  186. .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
  187. };
  188. static const struct mwifiex_pcie_device mwifiex_pcie8897 = {
  189. .firmware = PCIE8897_DEFAULT_FW_NAME,
  190. .reg = &mwifiex_reg_8897,
  191. .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
  192. };
  193. struct mwifiex_evt_buf_desc {
  194. u64 paddr;
  195. u16 len;
  196. u16 flags;
  197. } __packed;
  198. struct mwifiex_pcie_buf_desc {
  199. u64 paddr;
  200. u16 len;
  201. u16 flags;
  202. } __packed;
  203. struct mwifiex_pfu_buf_desc {
  204. u16 flags;
  205. u16 offset;
  206. u16 frag_len;
  207. u16 len;
  208. u64 paddr;
  209. u32 reserved;
  210. } __packed;
  211. struct pcie_service_card {
  212. struct pci_dev *dev;
  213. struct mwifiex_adapter *adapter;
  214. struct mwifiex_pcie_device pcie;
  215. u8 txbd_flush;
  216. u32 txbd_wrptr;
  217. u32 txbd_rdptr;
  218. u32 txbd_ring_size;
  219. u8 *txbd_ring_vbase;
  220. dma_addr_t txbd_ring_pbase;
  221. void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
  222. struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
  223. u32 rxbd_wrptr;
  224. u32 rxbd_rdptr;
  225. u32 rxbd_ring_size;
  226. u8 *rxbd_ring_vbase;
  227. dma_addr_t rxbd_ring_pbase;
  228. void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
  229. struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
  230. u32 evtbd_wrptr;
  231. u32 evtbd_rdptr;
  232. u32 evtbd_ring_size;
  233. u8 *evtbd_ring_vbase;
  234. dma_addr_t evtbd_ring_pbase;
  235. void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
  236. struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
  237. struct sk_buff *cmd_buf;
  238. struct sk_buff *cmdrsp_buf;
  239. u8 *sleep_cookie_vbase;
  240. dma_addr_t sleep_cookie_pbase;
  241. void __iomem *pci_mmap;
  242. void __iomem *pci_mmap1;
  243. };
  244. static inline int
  245. mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
  246. {
  247. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  248. switch (card->dev->device) {
  249. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  250. if (((card->txbd_wrptr & reg->tx_mask) ==
  251. (rdptr & reg->tx_mask)) &&
  252. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  253. (rdptr & reg->tx_rollover_ind)))
  254. return 1;
  255. break;
  256. case PCIE_DEVICE_ID_MARVELL_88W8897:
  257. if (((card->txbd_wrptr & reg->tx_mask) ==
  258. (rdptr & reg->tx_mask)) &&
  259. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  260. (rdptr & reg->tx_rollover_ind)))
  261. return 1;
  262. break;
  263. }
  264. return 0;
  265. }
  266. static inline int
  267. mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
  268. {
  269. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  270. switch (card->dev->device) {
  271. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  272. if (((card->txbd_wrptr & reg->tx_mask) !=
  273. (card->txbd_rdptr & reg->tx_mask)) ||
  274. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  275. (card->txbd_rdptr & reg->tx_rollover_ind)))
  276. return 1;
  277. break;
  278. case PCIE_DEVICE_ID_MARVELL_88W8897:
  279. if (((card->txbd_wrptr & reg->tx_mask) !=
  280. (card->txbd_rdptr & reg->tx_mask)) ||
  281. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  282. (card->txbd_rdptr & reg->tx_rollover_ind)))
  283. return 1;
  284. break;
  285. }
  286. return 0;
  287. }
  288. #endif /* _MWIFIEX_PCIE_H */