internal.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_trans_int_pcie_h__
  30. #define __iwl_trans_int_pcie_h__
  31. #include <linux/spinlock.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/wait.h>
  35. #include <linux/pci.h>
  36. #include <linux/timer.h>
  37. #include "iwl-fh.h"
  38. #include "iwl-csr.h"
  39. #include "iwl-trans.h"
  40. #include "iwl-debug.h"
  41. #include "iwl-io.h"
  42. #include "iwl-op-mode.h"
  43. struct iwl_host_cmd;
  44. /*This file includes the declaration that are internal to the
  45. * trans_pcie layer */
  46. struct iwl_rx_mem_buffer {
  47. dma_addr_t page_dma;
  48. struct page *page;
  49. struct list_head list;
  50. };
  51. /**
  52. * struct isr_statistics - interrupt statistics
  53. *
  54. */
  55. struct isr_statistics {
  56. u32 hw;
  57. u32 sw;
  58. u32 err_code;
  59. u32 sch;
  60. u32 alive;
  61. u32 rfkill;
  62. u32 ctkill;
  63. u32 wakeup;
  64. u32 rx;
  65. u32 tx;
  66. u32 unhandled;
  67. };
  68. /**
  69. * struct iwl_rxq - Rx queue
  70. * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
  71. * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
  72. * @pool:
  73. * @queue:
  74. * @read: Shared index to newest available Rx buffer
  75. * @write: Shared index to oldest written Rx packet
  76. * @free_count: Number of pre-allocated buffers in rx_free
  77. * @write_actual:
  78. * @rx_free: list of free SKBs for use
  79. * @rx_used: List of Rx buffers with no SKB
  80. * @need_update: flag to indicate we need to update read/write index
  81. * @rb_stts: driver's pointer to receive buffer status
  82. * @rb_stts_dma: bus address of receive buffer status
  83. * @lock:
  84. *
  85. * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
  86. */
  87. struct iwl_rxq {
  88. __le32 *bd;
  89. dma_addr_t bd_dma;
  90. struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
  91. struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
  92. u32 read;
  93. u32 write;
  94. u32 free_count;
  95. u32 write_actual;
  96. struct list_head rx_free;
  97. struct list_head rx_used;
  98. int need_update;
  99. struct iwl_rb_status *rb_stts;
  100. dma_addr_t rb_stts_dma;
  101. spinlock_t lock;
  102. };
  103. struct iwl_dma_ptr {
  104. dma_addr_t dma;
  105. void *addr;
  106. size_t size;
  107. };
  108. /**
  109. * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
  110. * @index -- current index
  111. * @n_bd -- total number of entries in queue (must be power of 2)
  112. */
  113. static inline int iwl_queue_inc_wrap(int index, int n_bd)
  114. {
  115. return ++index & (n_bd - 1);
  116. }
  117. /**
  118. * iwl_queue_dec_wrap - decrement queue index, wrap back to end
  119. * @index -- current index
  120. * @n_bd -- total number of entries in queue (must be power of 2)
  121. */
  122. static inline int iwl_queue_dec_wrap(int index, int n_bd)
  123. {
  124. return --index & (n_bd - 1);
  125. }
  126. struct iwl_cmd_meta {
  127. /* only for SYNC commands, iff the reply skb is wanted */
  128. struct iwl_host_cmd *source;
  129. u32 flags;
  130. };
  131. /*
  132. * Generic queue structure
  133. *
  134. * Contains common data for Rx and Tx queues.
  135. *
  136. * Note the difference between n_bd and n_window: the hardware
  137. * always assumes 256 descriptors, so n_bd is always 256 (unless
  138. * there might be HW changes in the future). For the normal TX
  139. * queues, n_window, which is the size of the software queue data
  140. * is also 256; however, for the command queue, n_window is only
  141. * 32 since we don't need so many commands pending. Since the HW
  142. * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
  143. * the software buffers (in the variables @meta, @txb in struct
  144. * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
  145. * the same struct) have 256.
  146. * This means that we end up with the following:
  147. * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
  148. * SW entries: | 0 | ... | 31 |
  149. * where N is a number between 0 and 7. This means that the SW
  150. * data is a window overlayed over the HW queue.
  151. */
  152. struct iwl_queue {
  153. int n_bd; /* number of BDs in this queue */
  154. int write_ptr; /* 1-st empty entry (index) host_w*/
  155. int read_ptr; /* last used entry (index) host_r*/
  156. /* use for monitoring and recovering the stuck queue */
  157. dma_addr_t dma_addr; /* physical addr for BD's */
  158. int n_window; /* safe queue window */
  159. u32 id;
  160. int low_mark; /* low watermark, resume queue if free
  161. * space more than this */
  162. int high_mark; /* high watermark, stop queue if free
  163. * space less than this */
  164. };
  165. #define TFD_TX_CMD_SLOTS 256
  166. #define TFD_CMD_SLOTS 32
  167. /*
  168. * The FH will write back to the first TB only, so we need
  169. * to copy some data into the buffer regardless of whether
  170. * it should be mapped or not. This indicates how big the
  171. * first TB must be to include the scratch buffer. Since
  172. * the scratch is 4 bytes at offset 12, it's 16 now. If we
  173. * make it bigger then allocations will be bigger and copy
  174. * slower, so that's probably not useful.
  175. */
  176. #define IWL_HCMD_SCRATCHBUF_SIZE 16
  177. struct iwl_pcie_txq_entry {
  178. struct iwl_device_cmd *cmd;
  179. struct sk_buff *skb;
  180. /* buffer to free after command completes */
  181. const void *free_buf;
  182. struct iwl_cmd_meta meta;
  183. };
  184. struct iwl_pcie_txq_scratch_buf {
  185. struct iwl_cmd_header hdr;
  186. u8 buf[8];
  187. __le32 scratch;
  188. };
  189. /**
  190. * struct iwl_txq - Tx Queue for DMA
  191. * @q: generic Rx/Tx queue descriptor
  192. * @tfds: transmit frame descriptors (DMA memory)
  193. * @scratchbufs: start of command headers, including scratch buffers, for
  194. * the writeback -- this is DMA memory and an array holding one buffer
  195. * for each command on the queue
  196. * @scratchbufs_dma: DMA address for the scratchbufs start
  197. * @entries: transmit entries (driver state)
  198. * @lock: queue lock
  199. * @stuck_timer: timer that fires if queue gets stuck
  200. * @trans_pcie: pointer back to transport (for timer)
  201. * @need_update: indicates need to update read/write index
  202. * @active: stores if queue is active
  203. *
  204. * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
  205. * descriptors) and required locking structures.
  206. */
  207. struct iwl_txq {
  208. struct iwl_queue q;
  209. struct iwl_tfd *tfds;
  210. struct iwl_pcie_txq_scratch_buf *scratchbufs;
  211. dma_addr_t scratchbufs_dma;
  212. struct iwl_pcie_txq_entry *entries;
  213. spinlock_t lock;
  214. struct timer_list stuck_timer;
  215. struct iwl_trans_pcie *trans_pcie;
  216. u8 need_update;
  217. u8 active;
  218. };
  219. static inline dma_addr_t
  220. iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
  221. {
  222. return txq->scratchbufs_dma +
  223. sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
  224. }
  225. /**
  226. * struct iwl_trans_pcie - PCIe transport specific data
  227. * @rxq: all the RX queue data
  228. * @rx_replenish: work that will be called when buffers need to be allocated
  229. * @drv - pointer to iwl_drv
  230. * @trans: pointer to the generic transport area
  231. * @scd_base_addr: scheduler sram base address in SRAM
  232. * @scd_bc_tbls: pointer to the byte count table of the scheduler
  233. * @kw: keep warm address
  234. * @pci_dev: basic pci-network driver stuff
  235. * @hw_base: pci hardware address support
  236. * @ucode_write_complete: indicates that the ucode has been copied.
  237. * @ucode_write_waitq: wait queue for uCode load
  238. * @status - transport specific status flags
  239. * @cmd_queue - command queue number
  240. * @rx_buf_size_8k: 8 kB RX buffer size
  241. * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
  242. * @rx_page_order: page order for receive buffer size
  243. * @wd_timeout: queue watchdog timeout (jiffies)
  244. * @reg_lock: protect hw register access
  245. */
  246. struct iwl_trans_pcie {
  247. struct iwl_rxq rxq;
  248. struct work_struct rx_replenish;
  249. struct iwl_trans *trans;
  250. struct iwl_drv *drv;
  251. /* INT ICT Table */
  252. __le32 *ict_tbl;
  253. dma_addr_t ict_tbl_dma;
  254. int ict_index;
  255. u32 inta;
  256. bool use_ict;
  257. struct isr_statistics isr_stats;
  258. spinlock_t irq_lock;
  259. u32 inta_mask;
  260. u32 scd_base_addr;
  261. struct iwl_dma_ptr scd_bc_tbls;
  262. struct iwl_dma_ptr kw;
  263. struct iwl_txq *txq;
  264. unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  265. unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  266. /* PCI bus related data */
  267. struct pci_dev *pci_dev;
  268. void __iomem *hw_base;
  269. bool ucode_write_complete;
  270. wait_queue_head_t ucode_write_waitq;
  271. wait_queue_head_t wait_command_queue;
  272. unsigned long status;
  273. u8 cmd_queue;
  274. u8 cmd_fifo;
  275. u8 n_no_reclaim_cmds;
  276. u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
  277. bool rx_buf_size_8k;
  278. bool bc_table_dword;
  279. u32 rx_page_order;
  280. const char **command_names;
  281. /* queue watchdog */
  282. unsigned long wd_timeout;
  283. /*protect hw register */
  284. spinlock_t reg_lock;
  285. };
  286. /**
  287. * enum iwl_pcie_status: status of the PCIe transport
  288. * @STATUS_HCMD_ACTIVE: a SYNC command is being processed
  289. * @STATUS_DEVICE_ENABLED: APM is enabled
  290. * @STATUS_TPOWER_PMI: the device might be asleep (need to wake it up)
  291. * @STATUS_INT_ENABLED: interrupts are enabled
  292. * @STATUS_RFKILL: the HW RFkill switch is in KILL position
  293. * @STATUS_FW_ERROR: the fw is in error state
  294. */
  295. enum iwl_pcie_status {
  296. STATUS_HCMD_ACTIVE,
  297. STATUS_DEVICE_ENABLED,
  298. STATUS_TPOWER_PMI,
  299. STATUS_INT_ENABLED,
  300. STATUS_RFKILL,
  301. STATUS_FW_ERROR,
  302. };
  303. #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
  304. ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
  305. static inline struct iwl_trans *
  306. iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
  307. {
  308. return container_of((void *)trans_pcie, struct iwl_trans,
  309. trans_specific);
  310. }
  311. /*
  312. * Convention: trans API functions: iwl_trans_pcie_XXX
  313. * Other functions: iwl_pcie_XXX
  314. */
  315. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  316. const struct pci_device_id *ent,
  317. const struct iwl_cfg *cfg);
  318. void iwl_trans_pcie_free(struct iwl_trans *trans);
  319. /*****************************************************
  320. * RX
  321. ******************************************************/
  322. int iwl_pcie_rx_init(struct iwl_trans *trans);
  323. irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
  324. int iwl_pcie_rx_stop(struct iwl_trans *trans);
  325. void iwl_pcie_rx_free(struct iwl_trans *trans);
  326. /*****************************************************
  327. * ICT - interrupt handling
  328. ******************************************************/
  329. irqreturn_t iwl_pcie_isr_ict(int irq, void *data);
  330. int iwl_pcie_alloc_ict(struct iwl_trans *trans);
  331. void iwl_pcie_free_ict(struct iwl_trans *trans);
  332. void iwl_pcie_reset_ict(struct iwl_trans *trans);
  333. void iwl_pcie_disable_ict(struct iwl_trans *trans);
  334. /*****************************************************
  335. * TX / HCMD
  336. ******************************************************/
  337. int iwl_pcie_tx_init(struct iwl_trans *trans);
  338. void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
  339. int iwl_pcie_tx_stop(struct iwl_trans *trans);
  340. void iwl_pcie_tx_free(struct iwl_trans *trans);
  341. void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
  342. int sta_id, int tid, int frame_limit, u16 ssn);
  343. void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
  344. int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  345. struct iwl_device_cmd *dev_cmd, int txq_id);
  346. void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_txq *txq);
  347. int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
  348. void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
  349. struct iwl_rx_cmd_buffer *rxb, int handler_status);
  350. void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  351. struct sk_buff_head *skbs);
  352. void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
  353. /*****************************************************
  354. * Error handling
  355. ******************************************************/
  356. int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf);
  357. void iwl_pcie_dump_csr(struct iwl_trans *trans);
  358. /*****************************************************
  359. * Helpers
  360. ******************************************************/
  361. static inline void iwl_disable_interrupts(struct iwl_trans *trans)
  362. {
  363. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  364. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  365. /* disable interrupts from uCode/NIC to host */
  366. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  367. /* acknowledge/clear/reset any interrupts still pending
  368. * from uCode or flow handler (Rx/Tx DMA) */
  369. iwl_write32(trans, CSR_INT, 0xffffffff);
  370. iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
  371. IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
  372. }
  373. static inline void iwl_enable_interrupts(struct iwl_trans *trans)
  374. {
  375. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  376. IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
  377. set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  378. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  379. }
  380. static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
  381. {
  382. IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
  383. iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
  384. }
  385. static inline void iwl_wake_queue(struct iwl_trans *trans,
  386. struct iwl_txq *txq)
  387. {
  388. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  389. if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
  390. IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
  391. iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
  392. }
  393. }
  394. static inline void iwl_stop_queue(struct iwl_trans *trans,
  395. struct iwl_txq *txq)
  396. {
  397. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  398. if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
  399. iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
  400. IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
  401. } else
  402. IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
  403. txq->q.id);
  404. }
  405. static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
  406. {
  407. return q->write_ptr >= q->read_ptr ?
  408. (i >= q->read_ptr && i < q->write_ptr) :
  409. !(i < q->read_ptr && i >= q->write_ptr);
  410. }
  411. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
  412. {
  413. return index & (q->n_window - 1);
  414. }
  415. static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
  416. u8 cmd)
  417. {
  418. if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
  419. return "UNKNOWN";
  420. return trans_pcie->command_names[cmd];
  421. }
  422. static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
  423. {
  424. return !(iwl_read32(trans, CSR_GP_CNTRL) &
  425. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
  426. }
  427. #endif /* __iwl_trans_int_pcie_h__ */