sdio_chip.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. /* ***** SDIO interface chip backplane handle functions ***** */
  17. #include <linux/types.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/mmc/card.h>
  20. #include <linux/ssb/ssb_regs.h>
  21. #include <linux/bcma/bcma.h>
  22. #include <chipcommon.h>
  23. #include <brcm_hw_ids.h>
  24. #include <brcmu_wifi.h>
  25. #include <brcmu_utils.h>
  26. #include <soc.h>
  27. #include "dhd_dbg.h"
  28. #include "sdio_host.h"
  29. #include "sdio_chip.h"
  30. /* chip core base & ramsize */
  31. /* bcm4329 */
  32. /* SDIO device core, ID 0x829 */
  33. #define BCM4329_CORE_BUS_BASE 0x18011000
  34. /* internal memory core, ID 0x80e */
  35. #define BCM4329_CORE_SOCRAM_BASE 0x18003000
  36. /* ARM Cortex M3 core, ID 0x82a */
  37. #define BCM4329_CORE_ARM_BASE 0x18002000
  38. #define BCM4329_RAMSIZE 0x48000
  39. #define SBCOREREV(sbidh) \
  40. ((((sbidh) & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT) | \
  41. ((sbidh) & SSB_IDHIGH_RCLO))
  42. /* SOC Interconnect types (aka chip types) */
  43. #define SOCI_SB 0
  44. #define SOCI_AI 1
  45. /* EROM CompIdentB */
  46. #define CIB_REV_MASK 0xff000000
  47. #define CIB_REV_SHIFT 24
  48. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  49. /* SDIO Pad drive strength to select value mappings */
  50. struct sdiod_drive_str {
  51. u8 strength; /* Pad Drive Strength in mA */
  52. u8 sel; /* Chip-specific select value */
  53. };
  54. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  55. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  56. {32, 0x6},
  57. {26, 0x7},
  58. {22, 0x4},
  59. {16, 0x5},
  60. {12, 0x2},
  61. {8, 0x3},
  62. {4, 0x0},
  63. {0, 0x1}
  64. };
  65. u8
  66. brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid)
  67. {
  68. u8 idx;
  69. for (idx = 0; idx < BRCMF_MAX_CORENUM; idx++)
  70. if (coreid == ci->c_inf[idx].id)
  71. return idx;
  72. return BRCMF_MAX_CORENUM;
  73. }
  74. static u32
  75. brcmf_sdio_sb_corerev(struct brcmf_sdio_dev *sdiodev,
  76. struct chip_info *ci, u16 coreid)
  77. {
  78. u32 regdata;
  79. u8 idx;
  80. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  81. regdata = brcmf_sdio_regrl(sdiodev,
  82. CORE_SB(ci->c_inf[idx].base, sbidhigh),
  83. NULL);
  84. return SBCOREREV(regdata);
  85. }
  86. static u32
  87. brcmf_sdio_ai_corerev(struct brcmf_sdio_dev *sdiodev,
  88. struct chip_info *ci, u16 coreid)
  89. {
  90. u8 idx;
  91. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  92. return (ci->c_inf[idx].cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
  93. }
  94. static bool
  95. brcmf_sdio_sb_iscoreup(struct brcmf_sdio_dev *sdiodev,
  96. struct chip_info *ci, u16 coreid)
  97. {
  98. u32 regdata;
  99. u8 idx;
  100. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  101. regdata = brcmf_sdio_regrl(sdiodev,
  102. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  103. NULL);
  104. regdata &= (SSB_TMSLOW_RESET | SSB_TMSLOW_REJECT |
  105. SSB_IMSTATE_REJECT | SSB_TMSLOW_CLOCK);
  106. return (SSB_TMSLOW_CLOCK == regdata);
  107. }
  108. static bool
  109. brcmf_sdio_ai_iscoreup(struct brcmf_sdio_dev *sdiodev,
  110. struct chip_info *ci, u16 coreid)
  111. {
  112. u32 regdata;
  113. u8 idx;
  114. bool ret;
  115. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  116. regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  117. NULL);
  118. ret = (regdata & (BCMA_IOCTL_FGC | BCMA_IOCTL_CLK)) == BCMA_IOCTL_CLK;
  119. regdata = brcmf_sdio_regrl(sdiodev,
  120. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  121. NULL);
  122. ret = ret && ((regdata & BCMA_RESET_CTL_RESET) == 0);
  123. return ret;
  124. }
  125. static void
  126. brcmf_sdio_sb_coredisable(struct brcmf_sdio_dev *sdiodev,
  127. struct chip_info *ci, u16 coreid)
  128. {
  129. u32 regdata, base;
  130. u8 idx;
  131. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  132. base = ci->c_inf[idx].base;
  133. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow), NULL);
  134. if (regdata & SSB_TMSLOW_RESET)
  135. return;
  136. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow), NULL);
  137. if ((regdata & SSB_TMSLOW_CLOCK) != 0) {
  138. /*
  139. * set target reject and spin until busy is clear
  140. * (preserve core-specific bits)
  141. */
  142. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
  143. NULL);
  144. brcmf_sdio_regwl(sdiodev, CORE_SB(base, sbtmstatelow),
  145. regdata | SSB_TMSLOW_REJECT, NULL);
  146. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
  147. NULL);
  148. udelay(1);
  149. SPINWAIT((brcmf_sdio_regrl(sdiodev,
  150. CORE_SB(base, sbtmstatehigh),
  151. NULL) &
  152. SSB_TMSHIGH_BUSY), 100000);
  153. regdata = brcmf_sdio_regrl(sdiodev,
  154. CORE_SB(base, sbtmstatehigh),
  155. NULL);
  156. if (regdata & SSB_TMSHIGH_BUSY)
  157. brcmf_err("core state still busy\n");
  158. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbidlow),
  159. NULL);
  160. if (regdata & SSB_IDLOW_INITIATOR) {
  161. regdata = brcmf_sdio_regrl(sdiodev,
  162. CORE_SB(base, sbimstate),
  163. NULL);
  164. regdata |= SSB_IMSTATE_REJECT;
  165. brcmf_sdio_regwl(sdiodev, CORE_SB(base, sbimstate),
  166. regdata, NULL);
  167. regdata = brcmf_sdio_regrl(sdiodev,
  168. CORE_SB(base, sbimstate),
  169. NULL);
  170. udelay(1);
  171. SPINWAIT((brcmf_sdio_regrl(sdiodev,
  172. CORE_SB(base, sbimstate),
  173. NULL) &
  174. SSB_IMSTATE_BUSY), 100000);
  175. }
  176. /* set reset and reject while enabling the clocks */
  177. regdata = SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  178. SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET;
  179. brcmf_sdio_regwl(sdiodev, CORE_SB(base, sbtmstatelow),
  180. regdata, NULL);
  181. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbtmstatelow),
  182. NULL);
  183. udelay(10);
  184. /* clear the initiator reject bit */
  185. regdata = brcmf_sdio_regrl(sdiodev, CORE_SB(base, sbidlow),
  186. NULL);
  187. if (regdata & SSB_IDLOW_INITIATOR) {
  188. regdata = brcmf_sdio_regrl(sdiodev,
  189. CORE_SB(base, sbimstate),
  190. NULL);
  191. regdata &= ~SSB_IMSTATE_REJECT;
  192. brcmf_sdio_regwl(sdiodev, CORE_SB(base, sbimstate),
  193. regdata, NULL);
  194. }
  195. }
  196. /* leave reset and reject asserted */
  197. brcmf_sdio_regwl(sdiodev, CORE_SB(base, sbtmstatelow),
  198. (SSB_TMSLOW_REJECT | SSB_TMSLOW_RESET), NULL);
  199. udelay(1);
  200. }
  201. static void
  202. brcmf_sdio_ai_coredisable(struct brcmf_sdio_dev *sdiodev,
  203. struct chip_info *ci, u16 coreid)
  204. {
  205. u8 idx;
  206. u32 regdata;
  207. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  208. /* if core is already in reset, just return */
  209. regdata = brcmf_sdio_regrl(sdiodev,
  210. ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  211. NULL);
  212. if ((regdata & BCMA_RESET_CTL_RESET) != 0)
  213. return;
  214. brcmf_sdio_regwl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL, 0, NULL);
  215. regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  216. NULL);
  217. udelay(10);
  218. brcmf_sdio_regwl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  219. BCMA_RESET_CTL_RESET, NULL);
  220. udelay(1);
  221. }
  222. static void
  223. brcmf_sdio_sb_resetcore(struct brcmf_sdio_dev *sdiodev,
  224. struct chip_info *ci, u16 coreid)
  225. {
  226. u32 regdata;
  227. u8 idx;
  228. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  229. /*
  230. * Must do the disable sequence first to work for
  231. * arbitrary current core state.
  232. */
  233. brcmf_sdio_sb_coredisable(sdiodev, ci, coreid);
  234. /*
  235. * Now do the initialization sequence.
  236. * set reset while enabling the clock and
  237. * forcing them on throughout the core
  238. */
  239. brcmf_sdio_regwl(sdiodev,
  240. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  241. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET,
  242. NULL);
  243. regdata = brcmf_sdio_regrl(sdiodev,
  244. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  245. NULL);
  246. udelay(1);
  247. /* clear any serror */
  248. regdata = brcmf_sdio_regrl(sdiodev,
  249. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh),
  250. NULL);
  251. if (regdata & SSB_TMSHIGH_SERR)
  252. brcmf_sdio_regwl(sdiodev,
  253. CORE_SB(ci->c_inf[idx].base, sbtmstatehigh),
  254. 0, NULL);
  255. regdata = brcmf_sdio_regrl(sdiodev,
  256. CORE_SB(ci->c_inf[idx].base, sbimstate),
  257. NULL);
  258. if (regdata & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO))
  259. brcmf_sdio_regwl(sdiodev,
  260. CORE_SB(ci->c_inf[idx].base, sbimstate),
  261. regdata & ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO),
  262. NULL);
  263. /* clear reset and allow it to propagate throughout the core */
  264. brcmf_sdio_regwl(sdiodev, CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  265. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK, NULL);
  266. regdata = brcmf_sdio_regrl(sdiodev,
  267. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  268. NULL);
  269. udelay(1);
  270. /* leave clock enabled */
  271. brcmf_sdio_regwl(sdiodev, CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  272. SSB_TMSLOW_CLOCK, NULL);
  273. regdata = brcmf_sdio_regrl(sdiodev,
  274. CORE_SB(ci->c_inf[idx].base, sbtmstatelow),
  275. NULL);
  276. udelay(1);
  277. }
  278. static void
  279. brcmf_sdio_ai_resetcore(struct brcmf_sdio_dev *sdiodev,
  280. struct chip_info *ci, u16 coreid)
  281. {
  282. u8 idx;
  283. u32 regdata;
  284. idx = brcmf_sdio_chip_getinfidx(ci, coreid);
  285. /* must disable first to work for arbitrary current core state */
  286. brcmf_sdio_ai_coredisable(sdiodev, ci, coreid);
  287. /* now do initialization sequence */
  288. brcmf_sdio_regwl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  289. BCMA_IOCTL_FGC | BCMA_IOCTL_CLK, NULL);
  290. regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  291. NULL);
  292. brcmf_sdio_regwl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_RESET_CTL,
  293. 0, NULL);
  294. udelay(1);
  295. brcmf_sdio_regwl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  296. BCMA_IOCTL_CLK, NULL);
  297. regdata = brcmf_sdio_regrl(sdiodev, ci->c_inf[idx].wrapbase+BCMA_IOCTL,
  298. NULL);
  299. udelay(1);
  300. }
  301. static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
  302. struct chip_info *ci, u32 regs)
  303. {
  304. u32 regdata;
  305. /*
  306. * Get CC core rev
  307. * Chipid is assume to be at offset 0 from regs arg
  308. * For different chiptypes or old sdio hosts w/o chipcommon,
  309. * other ways of recognition should be added here.
  310. */
  311. ci->c_inf[0].id = BCMA_CORE_CHIPCOMMON;
  312. ci->c_inf[0].base = regs;
  313. regdata = brcmf_sdio_regrl(sdiodev,
  314. CORE_CC_REG(ci->c_inf[0].base, chipid),
  315. NULL);
  316. ci->chip = regdata & CID_ID_MASK;
  317. ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
  318. ci->socitype = (regdata & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
  319. brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
  320. /* Address of cores for new chips should be added here */
  321. switch (ci->chip) {
  322. case BCM43241_CHIP_ID:
  323. ci->c_inf[0].wrapbase = 0x18100000;
  324. ci->c_inf[0].cib = 0x2a084411;
  325. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  326. ci->c_inf[1].base = 0x18002000;
  327. ci->c_inf[1].wrapbase = 0x18102000;
  328. ci->c_inf[1].cib = 0x0e004211;
  329. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  330. ci->c_inf[2].base = 0x18004000;
  331. ci->c_inf[2].wrapbase = 0x18104000;
  332. ci->c_inf[2].cib = 0x14080401;
  333. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  334. ci->c_inf[3].base = 0x18003000;
  335. ci->c_inf[3].wrapbase = 0x18103000;
  336. ci->c_inf[3].cib = 0x07004211;
  337. ci->ramsize = 0x90000;
  338. break;
  339. case BCM4329_CHIP_ID:
  340. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  341. ci->c_inf[1].base = BCM4329_CORE_BUS_BASE;
  342. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  343. ci->c_inf[2].base = BCM4329_CORE_SOCRAM_BASE;
  344. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  345. ci->c_inf[3].base = BCM4329_CORE_ARM_BASE;
  346. ci->ramsize = BCM4329_RAMSIZE;
  347. break;
  348. case BCM4330_CHIP_ID:
  349. ci->c_inf[0].wrapbase = 0x18100000;
  350. ci->c_inf[0].cib = 0x27004211;
  351. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  352. ci->c_inf[1].base = 0x18002000;
  353. ci->c_inf[1].wrapbase = 0x18102000;
  354. ci->c_inf[1].cib = 0x07004211;
  355. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  356. ci->c_inf[2].base = 0x18004000;
  357. ci->c_inf[2].wrapbase = 0x18104000;
  358. ci->c_inf[2].cib = 0x0d080401;
  359. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  360. ci->c_inf[3].base = 0x18003000;
  361. ci->c_inf[3].wrapbase = 0x18103000;
  362. ci->c_inf[3].cib = 0x03004211;
  363. ci->ramsize = 0x48000;
  364. break;
  365. case BCM4334_CHIP_ID:
  366. ci->c_inf[0].wrapbase = 0x18100000;
  367. ci->c_inf[0].cib = 0x29004211;
  368. ci->c_inf[1].id = BCMA_CORE_SDIO_DEV;
  369. ci->c_inf[1].base = 0x18002000;
  370. ci->c_inf[1].wrapbase = 0x18102000;
  371. ci->c_inf[1].cib = 0x0d004211;
  372. ci->c_inf[2].id = BCMA_CORE_INTERNAL_MEM;
  373. ci->c_inf[2].base = 0x18004000;
  374. ci->c_inf[2].wrapbase = 0x18104000;
  375. ci->c_inf[2].cib = 0x13080401;
  376. ci->c_inf[3].id = BCMA_CORE_ARM_CM3;
  377. ci->c_inf[3].base = 0x18003000;
  378. ci->c_inf[3].wrapbase = 0x18103000;
  379. ci->c_inf[3].cib = 0x07004211;
  380. ci->ramsize = 0x80000;
  381. break;
  382. default:
  383. brcmf_err("chipid 0x%x is not supported\n", ci->chip);
  384. return -ENODEV;
  385. }
  386. switch (ci->socitype) {
  387. case SOCI_SB:
  388. ci->iscoreup = brcmf_sdio_sb_iscoreup;
  389. ci->corerev = brcmf_sdio_sb_corerev;
  390. ci->coredisable = brcmf_sdio_sb_coredisable;
  391. ci->resetcore = brcmf_sdio_sb_resetcore;
  392. break;
  393. case SOCI_AI:
  394. ci->iscoreup = brcmf_sdio_ai_iscoreup;
  395. ci->corerev = brcmf_sdio_ai_corerev;
  396. ci->coredisable = brcmf_sdio_ai_coredisable;
  397. ci->resetcore = brcmf_sdio_ai_resetcore;
  398. break;
  399. default:
  400. brcmf_err("socitype %u not supported\n", ci->socitype);
  401. return -ENODEV;
  402. }
  403. return 0;
  404. }
  405. static int
  406. brcmf_sdio_chip_buscoreprep(struct brcmf_sdio_dev *sdiodev)
  407. {
  408. int err = 0;
  409. u8 clkval, clkset;
  410. /* Try forcing SDIO core to do ALPAvail request only */
  411. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  412. brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  413. if (err) {
  414. brcmf_err("error writing for HT off\n");
  415. return err;
  416. }
  417. /* If register supported, wait for ALPAvail and then force ALP */
  418. /* This may take up to 15 milliseconds */
  419. clkval = brcmf_sdio_regrb(sdiodev,
  420. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  421. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  422. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  423. clkset, clkval);
  424. return -EACCES;
  425. }
  426. SPINWAIT(((clkval = brcmf_sdio_regrb(sdiodev,
  427. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  428. !SBSDIO_ALPAV(clkval)),
  429. PMU_MAX_TRANSITION_DLY);
  430. if (!SBSDIO_ALPAV(clkval)) {
  431. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  432. clkval);
  433. return -EBUSY;
  434. }
  435. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  436. brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  437. udelay(65);
  438. /* Also, disable the extra SDIO pull-ups */
  439. brcmf_sdio_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  440. return 0;
  441. }
  442. static void
  443. brcmf_sdio_chip_buscoresetup(struct brcmf_sdio_dev *sdiodev,
  444. struct chip_info *ci)
  445. {
  446. u32 base = ci->c_inf[0].base;
  447. /* get chipcommon rev */
  448. ci->c_inf[0].rev = ci->corerev(sdiodev, ci, ci->c_inf[0].id);
  449. /* get chipcommon capabilites */
  450. ci->c_inf[0].caps = brcmf_sdio_regrl(sdiodev,
  451. CORE_CC_REG(base, capabilities),
  452. NULL);
  453. /* get pmu caps & rev */
  454. if (ci->c_inf[0].caps & CC_CAP_PMU) {
  455. ci->pmucaps =
  456. brcmf_sdio_regrl(sdiodev,
  457. CORE_CC_REG(base, pmucapabilities),
  458. NULL);
  459. ci->pmurev = ci->pmucaps & PCAP_REV_MASK;
  460. }
  461. ci->c_inf[1].rev = ci->corerev(sdiodev, ci, ci->c_inf[1].id);
  462. brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
  463. ci->c_inf[0].rev, ci->pmurev,
  464. ci->c_inf[1].rev, ci->c_inf[1].id);
  465. /*
  466. * Make sure any on-chip ARM is off (in case strapping is wrong),
  467. * or downloaded code was already running.
  468. */
  469. ci->coredisable(sdiodev, ci, BCMA_CORE_ARM_CM3);
  470. }
  471. int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  472. struct chip_info **ci_ptr, u32 regs)
  473. {
  474. int ret;
  475. struct chip_info *ci;
  476. brcmf_dbg(TRACE, "Enter\n");
  477. /* alloc chip_info_t */
  478. ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
  479. if (!ci)
  480. return -ENOMEM;
  481. ret = brcmf_sdio_chip_buscoreprep(sdiodev);
  482. if (ret != 0)
  483. goto err;
  484. ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
  485. if (ret != 0)
  486. goto err;
  487. brcmf_sdio_chip_buscoresetup(sdiodev, ci);
  488. brcmf_sdio_regwl(sdiodev, CORE_CC_REG(ci->c_inf[0].base, gpiopullup),
  489. 0, NULL);
  490. brcmf_sdio_regwl(sdiodev, CORE_CC_REG(ci->c_inf[0].base, gpiopulldown),
  491. 0, NULL);
  492. *ci_ptr = ci;
  493. return 0;
  494. err:
  495. kfree(ci);
  496. return ret;
  497. }
  498. void
  499. brcmf_sdio_chip_detach(struct chip_info **ci_ptr)
  500. {
  501. brcmf_dbg(TRACE, "Enter\n");
  502. kfree(*ci_ptr);
  503. *ci_ptr = NULL;
  504. }
  505. static char *brcmf_sdio_chip_name(uint chipid, char *buf, uint len)
  506. {
  507. const char *fmt;
  508. fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
  509. snprintf(buf, len, fmt, chipid);
  510. return buf;
  511. }
  512. void
  513. brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  514. struct chip_info *ci, u32 drivestrength)
  515. {
  516. struct sdiod_drive_str *str_tab = NULL;
  517. u32 str_mask = 0;
  518. u32 str_shift = 0;
  519. char chn[8];
  520. u32 base = ci->c_inf[0].base;
  521. if (!(ci->c_inf[0].caps & CC_CAP_PMU))
  522. return;
  523. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  524. case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
  525. str_tab = (struct sdiod_drive_str *)&sdiod_drvstr_tab1_1v8;
  526. str_mask = 0x00003800;
  527. str_shift = 11;
  528. break;
  529. default:
  530. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  531. brcmf_sdio_chip_name(ci->chip, chn, 8),
  532. ci->chiprev, ci->pmurev);
  533. break;
  534. }
  535. if (str_tab != NULL) {
  536. u32 drivestrength_sel = 0;
  537. u32 cc_data_temp;
  538. int i;
  539. for (i = 0; str_tab[i].strength != 0; i++) {
  540. if (drivestrength >= str_tab[i].strength) {
  541. drivestrength_sel = str_tab[i].sel;
  542. break;
  543. }
  544. }
  545. brcmf_sdio_regwl(sdiodev, CORE_CC_REG(base, chipcontrol_addr),
  546. 1, NULL);
  547. cc_data_temp =
  548. brcmf_sdio_regrl(sdiodev,
  549. CORE_CC_REG(base, chipcontrol_addr),
  550. NULL);
  551. cc_data_temp &= ~str_mask;
  552. drivestrength_sel <<= str_shift;
  553. cc_data_temp |= drivestrength_sel;
  554. brcmf_sdio_regwl(sdiodev, CORE_CC_REG(base, chipcontrol_addr),
  555. cc_data_temp, NULL);
  556. brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
  557. drivestrength, cc_data_temp);
  558. }
  559. }