phy_n.c 162 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "radio_2057.h"
  28. #include "main.h"
  29. struct nphy_txgains {
  30. u16 txgm[2];
  31. u16 pga[2];
  32. u16 pad[2];
  33. u16 ipa[2];
  34. };
  35. struct nphy_iqcal_params {
  36. u16 txgm;
  37. u16 pga;
  38. u16 pad;
  39. u16 ipa;
  40. u16 cal_gain;
  41. u16 ncorr[5];
  42. };
  43. struct nphy_iq_est {
  44. s32 iq0_prod;
  45. u32 i0_pwr;
  46. u32 q0_pwr;
  47. s32 iq1_prod;
  48. u32 i1_pwr;
  49. u32 q1_pwr;
  50. };
  51. enum b43_nphy_rf_sequence {
  52. B43_RFSEQ_RX2TX,
  53. B43_RFSEQ_TX2RX,
  54. B43_RFSEQ_RESET2RX,
  55. B43_RFSEQ_UPDATE_GAINH,
  56. B43_RFSEQ_UPDATE_GAINL,
  57. B43_RFSEQ_UPDATE_GAINU,
  58. };
  59. enum b43_nphy_rssi_type {
  60. B43_NPHY_RSSI_X = 0,
  61. B43_NPHY_RSSI_Y,
  62. B43_NPHY_RSSI_Z,
  63. B43_NPHY_RSSI_PWRDET,
  64. B43_NPHY_RSSI_TSSI_I,
  65. B43_NPHY_RSSI_TSSI_Q,
  66. B43_NPHY_RSSI_TBD,
  67. };
  68. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  69. {
  70. enum ieee80211_band band = b43_current_band(dev->wl);
  71. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  72. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  73. }
  74. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  75. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  76. {
  77. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  78. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  79. }
  80. /**************************************************
  81. * RF (just without b43_nphy_rf_control_intc_override)
  82. **************************************************/
  83. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  84. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  85. enum b43_nphy_rf_sequence seq)
  86. {
  87. static const u16 trigger[] = {
  88. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  89. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  90. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  91. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  92. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  93. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  94. };
  95. int i;
  96. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  97. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  98. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  99. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  100. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  101. for (i = 0; i < 200; i++) {
  102. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  103. goto ok;
  104. msleep(1);
  105. }
  106. b43err(dev->wl, "RF sequence status timeout\n");
  107. ok:
  108. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  109. }
  110. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
  111. static void b43_nphy_rf_control_override_rev7(struct b43_wldev *dev, u16 field,
  112. u16 value, u8 core, bool off,
  113. u8 override)
  114. {
  115. const struct nphy_rf_control_override_rev7 *e;
  116. u16 en_addrs[3][2] = {
  117. { 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
  118. };
  119. u16 en_addr;
  120. u16 en_mask = field;
  121. u16 val_addr;
  122. u8 i;
  123. /* Remember: we can get NULL! */
  124. e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
  125. for (i = 0; i < 2; i++) {
  126. if (override >= ARRAY_SIZE(en_addrs)) {
  127. b43err(dev->wl, "Invalid override value %d\n", override);
  128. return;
  129. }
  130. en_addr = en_addrs[override][i];
  131. val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
  132. if (off) {
  133. b43_phy_mask(dev, en_addr, ~en_mask);
  134. if (e) /* Do it safer, better than wl */
  135. b43_phy_mask(dev, val_addr, ~e->val_mask);
  136. } else {
  137. if (!core || (core & (1 << i))) {
  138. b43_phy_set(dev, en_addr, en_mask);
  139. if (e)
  140. b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
  141. }
  142. }
  143. }
  144. }
  145. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  146. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  147. u16 value, u8 core, bool off)
  148. {
  149. int i;
  150. u8 index = fls(field);
  151. u8 addr, en_addr, val_addr;
  152. /* we expect only one bit set */
  153. B43_WARN_ON(field & (~(1 << (index - 1))));
  154. if (dev->phy.rev >= 3) {
  155. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  156. for (i = 0; i < 2; i++) {
  157. if (index == 0 || index == 16) {
  158. b43err(dev->wl,
  159. "Unsupported RF Ctrl Override call\n");
  160. return;
  161. }
  162. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  163. en_addr = B43_PHY_N((i == 0) ?
  164. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  165. val_addr = B43_PHY_N((i == 0) ?
  166. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  167. if (off) {
  168. b43_phy_mask(dev, en_addr, ~(field));
  169. b43_phy_mask(dev, val_addr,
  170. ~(rf_ctrl->val_mask));
  171. } else {
  172. if (core == 0 || ((1 << i) & core)) {
  173. b43_phy_set(dev, en_addr, field);
  174. b43_phy_maskset(dev, val_addr,
  175. ~(rf_ctrl->val_mask),
  176. (value << rf_ctrl->val_shift));
  177. }
  178. }
  179. }
  180. } else {
  181. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  182. if (off) {
  183. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  184. value = 0;
  185. } else {
  186. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  187. }
  188. for (i = 0; i < 2; i++) {
  189. if (index <= 1 || index == 16) {
  190. b43err(dev->wl,
  191. "Unsupported RF Ctrl Override call\n");
  192. return;
  193. }
  194. if (index == 2 || index == 10 ||
  195. (index >= 13 && index <= 15)) {
  196. core = 1;
  197. }
  198. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  199. addr = B43_PHY_N((i == 0) ?
  200. rf_ctrl->addr0 : rf_ctrl->addr1);
  201. if ((1 << i) & core)
  202. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  203. (value << rf_ctrl->shift));
  204. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  205. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  206. B43_NPHY_RFCTL_CMD_START);
  207. udelay(1);
  208. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  209. }
  210. }
  211. }
  212. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  213. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  214. u16 value, u8 core)
  215. {
  216. u8 i, j;
  217. u16 reg, tmp, val;
  218. B43_WARN_ON(dev->phy.rev < 3);
  219. B43_WARN_ON(field > 4);
  220. for (i = 0; i < 2; i++) {
  221. if ((core == 1 && i == 1) || (core == 2 && !i))
  222. continue;
  223. reg = (i == 0) ?
  224. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  225. b43_phy_set(dev, reg, 0x400);
  226. switch (field) {
  227. case 0:
  228. b43_phy_write(dev, reg, 0);
  229. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  230. break;
  231. case 1:
  232. if (!i) {
  233. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  234. 0xFC3F, (value << 6));
  235. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  236. 0xFFFE, 1);
  237. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  238. B43_NPHY_RFCTL_CMD_START);
  239. for (j = 0; j < 100; j++) {
  240. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  241. j = 0;
  242. break;
  243. }
  244. udelay(10);
  245. }
  246. if (j)
  247. b43err(dev->wl,
  248. "intc override timeout\n");
  249. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  250. 0xFFFE);
  251. } else {
  252. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  253. 0xFC3F, (value << 6));
  254. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  255. 0xFFFE, 1);
  256. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  257. B43_NPHY_RFCTL_CMD_RXTX);
  258. for (j = 0; j < 100; j++) {
  259. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  260. j = 0;
  261. break;
  262. }
  263. udelay(10);
  264. }
  265. if (j)
  266. b43err(dev->wl,
  267. "intc override timeout\n");
  268. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  269. 0xFFFE);
  270. }
  271. break;
  272. case 2:
  273. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  274. tmp = 0x0020;
  275. val = value << 5;
  276. } else {
  277. tmp = 0x0010;
  278. val = value << 4;
  279. }
  280. b43_phy_maskset(dev, reg, ~tmp, val);
  281. break;
  282. case 3:
  283. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  284. tmp = 0x0001;
  285. val = value;
  286. } else {
  287. tmp = 0x0004;
  288. val = value << 2;
  289. }
  290. b43_phy_maskset(dev, reg, ~tmp, val);
  291. break;
  292. case 4:
  293. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  294. tmp = 0x0002;
  295. val = value << 1;
  296. } else {
  297. tmp = 0x0008;
  298. val = value << 3;
  299. }
  300. b43_phy_maskset(dev, reg, ~tmp, val);
  301. break;
  302. }
  303. }
  304. }
  305. /**************************************************
  306. * Various PHY ops
  307. **************************************************/
  308. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  309. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  310. const u16 *clip_st)
  311. {
  312. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  313. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  314. }
  315. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  316. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  317. {
  318. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  319. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  320. }
  321. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  322. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  323. {
  324. u16 tmp;
  325. if (dev->dev->core_rev == 16)
  326. b43_mac_suspend(dev);
  327. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  328. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  329. B43_NPHY_CLASSCTL_WAITEDEN);
  330. tmp &= ~mask;
  331. tmp |= (val & mask);
  332. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  333. if (dev->dev->core_rev == 16)
  334. b43_mac_enable(dev);
  335. return tmp;
  336. }
  337. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  338. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  339. {
  340. u16 bbcfg;
  341. b43_phy_force_clock(dev, 1);
  342. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  343. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  344. udelay(1);
  345. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  346. b43_phy_force_clock(dev, 0);
  347. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  348. }
  349. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  350. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  351. {
  352. struct b43_phy *phy = &dev->phy;
  353. struct b43_phy_n *nphy = phy->n;
  354. if (enable) {
  355. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  356. if (nphy->deaf_count++ == 0) {
  357. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  358. b43_nphy_classifier(dev, 0x7, 0);
  359. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  360. b43_nphy_write_clip_detection(dev, clip);
  361. }
  362. b43_nphy_reset_cca(dev);
  363. } else {
  364. if (--nphy->deaf_count == 0) {
  365. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  366. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  367. }
  368. }
  369. }
  370. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  371. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  372. {
  373. struct b43_phy_n *nphy = dev->phy.n;
  374. u8 i;
  375. s16 tmp;
  376. u16 data[4];
  377. s16 gain[2];
  378. u16 minmax[2];
  379. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  380. if (nphy->hang_avoid)
  381. b43_nphy_stay_in_carrier_search(dev, 1);
  382. if (nphy->gain_boost) {
  383. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  384. gain[0] = 6;
  385. gain[1] = 6;
  386. } else {
  387. tmp = 40370 - 315 * dev->phy.channel;
  388. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  389. tmp = 23242 - 224 * dev->phy.channel;
  390. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  391. }
  392. } else {
  393. gain[0] = 0;
  394. gain[1] = 0;
  395. }
  396. for (i = 0; i < 2; i++) {
  397. if (nphy->elna_gain_config) {
  398. data[0] = 19 + gain[i];
  399. data[1] = 25 + gain[i];
  400. data[2] = 25 + gain[i];
  401. data[3] = 25 + gain[i];
  402. } else {
  403. data[0] = lna_gain[0] + gain[i];
  404. data[1] = lna_gain[1] + gain[i];
  405. data[2] = lna_gain[2] + gain[i];
  406. data[3] = lna_gain[3] + gain[i];
  407. }
  408. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  409. minmax[i] = 23 + gain[i];
  410. }
  411. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  412. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  413. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  414. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  415. if (nphy->hang_avoid)
  416. b43_nphy_stay_in_carrier_search(dev, 0);
  417. }
  418. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  419. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  420. u8 *events, u8 *delays, u8 length)
  421. {
  422. struct b43_phy_n *nphy = dev->phy.n;
  423. u8 i;
  424. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  425. u16 offset1 = cmd << 4;
  426. u16 offset2 = offset1 + 0x80;
  427. if (nphy->hang_avoid)
  428. b43_nphy_stay_in_carrier_search(dev, true);
  429. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  430. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  431. for (i = length; i < 16; i++) {
  432. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  433. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  434. }
  435. if (nphy->hang_avoid)
  436. b43_nphy_stay_in_carrier_search(dev, false);
  437. }
  438. /**************************************************
  439. * Radio 0x2057
  440. **************************************************/
  441. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rcal */
  442. static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
  443. {
  444. struct b43_phy *phy = &dev->phy;
  445. u16 tmp;
  446. if (phy->radio_rev == 5) {
  447. b43_phy_mask(dev, 0x342, ~0x2);
  448. udelay(10);
  449. b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
  450. b43_radio_maskset(dev, 0x1ca, ~0x2, 0x1);
  451. }
  452. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
  453. udelay(10);
  454. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x3);
  455. if (!b43_radio_wait_value(dev, R2057_RCCAL_N1_1, 1, 1, 100, 1000000)) {
  456. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  457. return 0;
  458. }
  459. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
  460. tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
  461. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
  462. if (phy->radio_rev == 5) {
  463. b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
  464. b43_radio_mask(dev, 0x1ca, ~0x2);
  465. }
  466. if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
  467. b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
  468. b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
  469. tmp << 2);
  470. }
  471. return tmp & 0x3e;
  472. }
  473. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rccal */
  474. static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
  475. {
  476. struct b43_phy *phy = &dev->phy;
  477. bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  478. phy->radio_rev == 6);
  479. u16 tmp;
  480. if (special) {
  481. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
  482. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
  483. } else {
  484. b43_radio_write(dev, 0x1AE, 0x61);
  485. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE1);
  486. }
  487. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  488. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  489. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  490. 5000000))
  491. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  492. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  493. if (special) {
  494. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
  495. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  496. } else {
  497. b43_radio_write(dev, 0x1AE, 0x69);
  498. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
  499. }
  500. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  501. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  502. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  503. 5000000))
  504. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  505. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  506. if (special) {
  507. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
  508. b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
  509. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  510. } else {
  511. b43_radio_write(dev, 0x1AE, 0x73);
  512. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  513. b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
  514. }
  515. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  516. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  517. 5000000)) {
  518. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  519. return 0;
  520. }
  521. tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
  522. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  523. return tmp;
  524. }
  525. static void b43_radio_2057_init_pre(struct b43_wldev *dev)
  526. {
  527. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  528. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  529. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
  530. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  531. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
  532. }
  533. static void b43_radio_2057_init_post(struct b43_wldev *dev)
  534. {
  535. b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
  536. b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
  537. b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
  538. mdelay(2);
  539. b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
  540. b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
  541. if (dev->phy.n->init_por) {
  542. b43_radio_2057_rcal(dev);
  543. b43_radio_2057_rccal(dev);
  544. }
  545. b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
  546. dev->phy.n->init_por = false;
  547. }
  548. /* http://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
  549. static void b43_radio_2057_init(struct b43_wldev *dev)
  550. {
  551. b43_radio_2057_init_pre(dev);
  552. r2057_upload_inittabs(dev);
  553. b43_radio_2057_init_post(dev);
  554. }
  555. /**************************************************
  556. * Radio 0x2056
  557. **************************************************/
  558. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  559. const struct b43_nphy_channeltab_entry_rev3 *e)
  560. {
  561. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  562. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  563. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  564. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  565. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  566. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  567. e->radio_syn_pll_loopfilter1);
  568. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  569. e->radio_syn_pll_loopfilter2);
  570. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  571. e->radio_syn_pll_loopfilter3);
  572. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  573. e->radio_syn_pll_loopfilter4);
  574. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  575. e->radio_syn_pll_loopfilter5);
  576. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  577. e->radio_syn_reserved_addr27);
  578. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  579. e->radio_syn_reserved_addr28);
  580. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  581. e->radio_syn_reserved_addr29);
  582. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  583. e->radio_syn_logen_vcobuf1);
  584. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  585. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  586. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  587. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  588. e->radio_rx0_lnaa_tune);
  589. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  590. e->radio_rx0_lnag_tune);
  591. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  592. e->radio_tx0_intpaa_boost_tune);
  593. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  594. e->radio_tx0_intpag_boost_tune);
  595. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  596. e->radio_tx0_pada_boost_tune);
  597. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  598. e->radio_tx0_padg_boost_tune);
  599. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  600. e->radio_tx0_pgaa_boost_tune);
  601. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  602. e->radio_tx0_pgag_boost_tune);
  603. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  604. e->radio_tx0_mixa_boost_tune);
  605. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  606. e->radio_tx0_mixg_boost_tune);
  607. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  608. e->radio_rx1_lnaa_tune);
  609. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  610. e->radio_rx1_lnag_tune);
  611. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  612. e->radio_tx1_intpaa_boost_tune);
  613. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  614. e->radio_tx1_intpag_boost_tune);
  615. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  616. e->radio_tx1_pada_boost_tune);
  617. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  618. e->radio_tx1_padg_boost_tune);
  619. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  620. e->radio_tx1_pgaa_boost_tune);
  621. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  622. e->radio_tx1_pgag_boost_tune);
  623. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  624. e->radio_tx1_mixa_boost_tune);
  625. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  626. e->radio_tx1_mixg_boost_tune);
  627. }
  628. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  629. static void b43_radio_2056_setup(struct b43_wldev *dev,
  630. const struct b43_nphy_channeltab_entry_rev3 *e)
  631. {
  632. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  633. enum ieee80211_band band = b43_current_band(dev->wl);
  634. u16 offset;
  635. u8 i;
  636. u16 bias, cbias;
  637. u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
  638. u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
  639. B43_WARN_ON(dev->phy.rev < 3);
  640. b43_chantab_radio_2056_upload(dev, e);
  641. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  642. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  643. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  644. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  645. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  646. if (dev->dev->chip_id == 0x4716) {
  647. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  648. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  649. } else {
  650. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  651. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  652. }
  653. }
  654. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  655. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  656. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  657. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  658. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  659. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  660. }
  661. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  662. for (i = 0; i < 2; i++) {
  663. offset = i ? B2056_TX1 : B2056_TX0;
  664. if (dev->phy.rev >= 5) {
  665. b43_radio_write(dev,
  666. offset | B2056_TX_PADG_IDAC, 0xcc);
  667. if (dev->dev->chip_id == 0x4716) {
  668. bias = 0x40;
  669. cbias = 0x45;
  670. pag_boost = 0x5;
  671. pgag_boost = 0x33;
  672. mixg_boost = 0x55;
  673. } else {
  674. bias = 0x25;
  675. cbias = 0x20;
  676. pag_boost = 0x4;
  677. pgag_boost = 0x03;
  678. mixg_boost = 0x65;
  679. }
  680. padg_boost = 0x77;
  681. b43_radio_write(dev,
  682. offset | B2056_TX_INTPAG_IMAIN_STAT,
  683. bias);
  684. b43_radio_write(dev,
  685. offset | B2056_TX_INTPAG_IAUX_STAT,
  686. bias);
  687. b43_radio_write(dev,
  688. offset | B2056_TX_INTPAG_CASCBIAS,
  689. cbias);
  690. b43_radio_write(dev,
  691. offset | B2056_TX_INTPAG_BOOST_TUNE,
  692. pag_boost);
  693. b43_radio_write(dev,
  694. offset | B2056_TX_PGAG_BOOST_TUNE,
  695. pgag_boost);
  696. b43_radio_write(dev,
  697. offset | B2056_TX_PADG_BOOST_TUNE,
  698. padg_boost);
  699. b43_radio_write(dev,
  700. offset | B2056_TX_MIXG_BOOST_TUNE,
  701. mixg_boost);
  702. } else {
  703. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  704. b43_radio_write(dev,
  705. offset | B2056_TX_INTPAG_IMAIN_STAT,
  706. bias);
  707. b43_radio_write(dev,
  708. offset | B2056_TX_INTPAG_IAUX_STAT,
  709. bias);
  710. b43_radio_write(dev,
  711. offset | B2056_TX_INTPAG_CASCBIAS,
  712. 0x30);
  713. }
  714. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  715. }
  716. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  717. u16 freq = dev->phy.channel_freq;
  718. if (freq < 5100) {
  719. paa_boost = 0xA;
  720. pada_boost = 0x77;
  721. pgaa_boost = 0xF;
  722. mixa_boost = 0xF;
  723. } else if (freq < 5340) {
  724. paa_boost = 0x8;
  725. pada_boost = 0x77;
  726. pgaa_boost = 0xFB;
  727. mixa_boost = 0xF;
  728. } else if (freq < 5650) {
  729. paa_boost = 0x0;
  730. pada_boost = 0x77;
  731. pgaa_boost = 0xB;
  732. mixa_boost = 0xF;
  733. } else {
  734. paa_boost = 0x0;
  735. pada_boost = 0x77;
  736. if (freq != 5825)
  737. pgaa_boost = -(freq - 18) / 36 + 168;
  738. else
  739. pgaa_boost = 6;
  740. mixa_boost = 0xF;
  741. }
  742. for (i = 0; i < 2; i++) {
  743. offset = i ? B2056_TX1 : B2056_TX0;
  744. b43_radio_write(dev,
  745. offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
  746. b43_radio_write(dev,
  747. offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
  748. b43_radio_write(dev,
  749. offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
  750. b43_radio_write(dev,
  751. offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
  752. b43_radio_write(dev,
  753. offset | B2056_TX_TXSPARE1, 0x30);
  754. b43_radio_write(dev,
  755. offset | B2056_TX_PA_SPARE2, 0xee);
  756. b43_radio_write(dev,
  757. offset | B2056_TX_PADA_CASCBIAS, 0x03);
  758. b43_radio_write(dev,
  759. offset | B2056_TX_INTPAA_IAUX_STAT, 0x50);
  760. b43_radio_write(dev,
  761. offset | B2056_TX_INTPAA_IMAIN_STAT, 0x50);
  762. b43_radio_write(dev,
  763. offset | B2056_TX_INTPAA_CASCBIAS, 0x30);
  764. }
  765. }
  766. udelay(50);
  767. /* VCO calibration */
  768. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  769. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  770. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  771. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  772. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  773. udelay(300);
  774. }
  775. static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
  776. {
  777. struct b43_phy *phy = &dev->phy;
  778. u16 mast2, tmp;
  779. if (phy->rev != 3)
  780. return 0;
  781. mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
  782. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
  783. udelay(10);
  784. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  785. udelay(10);
  786. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
  787. if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
  788. 1000000)) {
  789. b43err(dev->wl, "Radio recalibration timeout\n");
  790. return 0;
  791. }
  792. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  793. tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
  794. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
  795. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
  796. return tmp & 0x1f;
  797. }
  798. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  799. {
  800. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  801. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  802. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  803. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  804. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  805. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  806. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  807. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  808. B43_NPHY_RFCTL_CMD_CHIP0PU);
  809. }
  810. static void b43_radio_init2056_post(struct b43_wldev *dev)
  811. {
  812. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  813. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  814. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  815. msleep(1);
  816. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  817. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  818. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  819. if (dev->phy.n->init_por)
  820. b43_radio_2056_rcal(dev);
  821. }
  822. /*
  823. * Initialize a Broadcom 2056 N-radio
  824. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  825. */
  826. static void b43_radio_init2056(struct b43_wldev *dev)
  827. {
  828. b43_radio_init2056_pre(dev);
  829. b2056_upload_inittabs(dev, 0, 0);
  830. b43_radio_init2056_post(dev);
  831. dev->phy.n->init_por = false;
  832. }
  833. /**************************************************
  834. * Radio 0x2055
  835. **************************************************/
  836. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  837. const struct b43_nphy_channeltab_entry_rev2 *e)
  838. {
  839. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  840. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  841. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  842. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  843. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  844. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  845. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  846. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  847. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  848. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  849. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  850. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  851. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  852. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  853. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  854. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  855. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  856. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  857. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  858. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  859. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  860. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  861. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  862. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  863. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  864. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  865. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  866. }
  867. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  868. static void b43_radio_2055_setup(struct b43_wldev *dev,
  869. const struct b43_nphy_channeltab_entry_rev2 *e)
  870. {
  871. B43_WARN_ON(dev->phy.rev >= 3);
  872. b43_chantab_radio_upload(dev, e);
  873. udelay(50);
  874. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  875. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  876. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  877. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  878. udelay(300);
  879. }
  880. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  881. {
  882. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  883. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  884. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  885. B43_NPHY_RFCTL_CMD_CHIP0PU |
  886. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  887. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  888. B43_NPHY_RFCTL_CMD_PORFORCE);
  889. }
  890. static void b43_radio_init2055_post(struct b43_wldev *dev)
  891. {
  892. struct b43_phy_n *nphy = dev->phy.n;
  893. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  894. bool workaround = false;
  895. if (sprom->revision < 4)
  896. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  897. && dev->dev->board_type == 0x46D
  898. && dev->dev->board_rev >= 0x41);
  899. else
  900. workaround =
  901. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  902. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  903. if (workaround) {
  904. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  905. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  906. }
  907. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  908. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  909. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  910. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  911. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  912. msleep(1);
  913. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  914. if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
  915. b43err(dev->wl, "radio post init timeout\n");
  916. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  917. b43_switch_channel(dev, dev->phy.channel);
  918. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  919. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  920. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  921. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  922. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  923. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  924. if (!nphy->gain_boost) {
  925. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  926. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  927. } else {
  928. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  929. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  930. }
  931. udelay(2);
  932. }
  933. /*
  934. * Initialize a Broadcom 2055 N-radio
  935. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  936. */
  937. static void b43_radio_init2055(struct b43_wldev *dev)
  938. {
  939. b43_radio_init2055_pre(dev);
  940. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  941. /* Follow wl, not specs. Do not force uploading all regs */
  942. b2055_upload_inittab(dev, 0, 0);
  943. } else {
  944. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  945. b2055_upload_inittab(dev, ghz5, 0);
  946. }
  947. b43_radio_init2055_post(dev);
  948. }
  949. /**************************************************
  950. * Samples
  951. **************************************************/
  952. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  953. static int b43_nphy_load_samples(struct b43_wldev *dev,
  954. struct b43_c32 *samples, u16 len) {
  955. struct b43_phy_n *nphy = dev->phy.n;
  956. u16 i;
  957. u32 *data;
  958. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  959. if (!data) {
  960. b43err(dev->wl, "allocation for samples loading failed\n");
  961. return -ENOMEM;
  962. }
  963. if (nphy->hang_avoid)
  964. b43_nphy_stay_in_carrier_search(dev, 1);
  965. for (i = 0; i < len; i++) {
  966. data[i] = (samples[i].i & 0x3FF << 10);
  967. data[i] |= samples[i].q & 0x3FF;
  968. }
  969. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  970. kfree(data);
  971. if (nphy->hang_avoid)
  972. b43_nphy_stay_in_carrier_search(dev, 0);
  973. return 0;
  974. }
  975. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  976. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  977. bool test)
  978. {
  979. int i;
  980. u16 bw, len, rot, angle;
  981. struct b43_c32 *samples;
  982. bw = (dev->phy.is_40mhz) ? 40 : 20;
  983. len = bw << 3;
  984. if (test) {
  985. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  986. bw = 82;
  987. else
  988. bw = 80;
  989. if (dev->phy.is_40mhz)
  990. bw <<= 1;
  991. len = bw << 1;
  992. }
  993. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  994. if (!samples) {
  995. b43err(dev->wl, "allocation for samples generation failed\n");
  996. return 0;
  997. }
  998. rot = (((freq * 36) / bw) << 16) / 100;
  999. angle = 0;
  1000. for (i = 0; i < len; i++) {
  1001. samples[i] = b43_cordic(angle);
  1002. angle += rot;
  1003. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1004. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1005. }
  1006. i = b43_nphy_load_samples(dev, samples, len);
  1007. kfree(samples);
  1008. return (i < 0) ? 0 : len;
  1009. }
  1010. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1011. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1012. u16 wait, bool iqmode, bool dac_test)
  1013. {
  1014. struct b43_phy_n *nphy = dev->phy.n;
  1015. int i;
  1016. u16 seq_mode;
  1017. u32 tmp;
  1018. if (nphy->hang_avoid)
  1019. b43_nphy_stay_in_carrier_search(dev, true);
  1020. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1021. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1022. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1023. }
  1024. if (!dev->phy.is_40mhz)
  1025. tmp = 0x6464;
  1026. else
  1027. tmp = 0x4747;
  1028. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1029. if (nphy->hang_avoid)
  1030. b43_nphy_stay_in_carrier_search(dev, false);
  1031. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1032. if (loops != 0xFFFF)
  1033. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1034. else
  1035. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1036. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1037. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1038. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1039. if (iqmode) {
  1040. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1041. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1042. } else {
  1043. if (dac_test)
  1044. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1045. else
  1046. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1047. }
  1048. for (i = 0; i < 100; i++) {
  1049. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  1050. i = 0;
  1051. break;
  1052. }
  1053. udelay(10);
  1054. }
  1055. if (i)
  1056. b43err(dev->wl, "run samples timeout\n");
  1057. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1058. }
  1059. /**************************************************
  1060. * RSSI
  1061. **************************************************/
  1062. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1063. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1064. s8 offset, u8 core, u8 rail,
  1065. enum b43_nphy_rssi_type type)
  1066. {
  1067. u16 tmp;
  1068. bool core1or5 = (core == 1) || (core == 5);
  1069. bool core2or5 = (core == 2) || (core == 5);
  1070. offset = clamp_val(offset, -32, 31);
  1071. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1072. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1073. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1074. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1075. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1076. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1077. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1078. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1079. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1080. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1081. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1082. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1083. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1084. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1085. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1086. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1087. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1088. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1089. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1090. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1091. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1092. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1093. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1094. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1095. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1096. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1097. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1098. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1099. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1100. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1101. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1102. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1103. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1104. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1105. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1106. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1107. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1108. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1109. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1110. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1111. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1112. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1113. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1114. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1115. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1116. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1117. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1118. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1119. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1120. }
  1121. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1122. {
  1123. u8 i;
  1124. u16 reg, val;
  1125. if (code == 0) {
  1126. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1127. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1128. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1129. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1130. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1131. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1132. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1133. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1134. } else {
  1135. for (i = 0; i < 2; i++) {
  1136. if ((code == 1 && i == 1) || (code == 2 && !i))
  1137. continue;
  1138. reg = (i == 0) ?
  1139. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1140. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1141. if (type < 3) {
  1142. reg = (i == 0) ?
  1143. B43_NPHY_AFECTL_C1 :
  1144. B43_NPHY_AFECTL_C2;
  1145. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1146. reg = (i == 0) ?
  1147. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1148. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1149. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1150. if (type == 0)
  1151. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1152. else if (type == 1)
  1153. val = 16;
  1154. else
  1155. val = 32;
  1156. b43_phy_set(dev, reg, val);
  1157. reg = (i == 0) ?
  1158. B43_NPHY_TXF_40CO_B1S0 :
  1159. B43_NPHY_TXF_40CO_B32S1;
  1160. b43_phy_set(dev, reg, 0x0020);
  1161. } else {
  1162. if (type == 6)
  1163. val = 0x0100;
  1164. else if (type == 3)
  1165. val = 0x0200;
  1166. else
  1167. val = 0x0300;
  1168. reg = (i == 0) ?
  1169. B43_NPHY_AFECTL_C1 :
  1170. B43_NPHY_AFECTL_C2;
  1171. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1172. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1173. if (type != 3 && type != 6) {
  1174. enum ieee80211_band band =
  1175. b43_current_band(dev->wl);
  1176. if (b43_nphy_ipa(dev))
  1177. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1178. else
  1179. val = 0x11;
  1180. reg = (i == 0) ? 0x2000 : 0x3000;
  1181. reg |= B2055_PADDRV;
  1182. b43_radio_write16(dev, reg, val);
  1183. reg = (i == 0) ?
  1184. B43_NPHY_AFECTL_OVER1 :
  1185. B43_NPHY_AFECTL_OVER;
  1186. b43_phy_set(dev, reg, 0x0200);
  1187. }
  1188. }
  1189. }
  1190. }
  1191. }
  1192. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1193. {
  1194. u16 val;
  1195. if (type < 3)
  1196. val = 0;
  1197. else if (type == 6)
  1198. val = 1;
  1199. else if (type == 3)
  1200. val = 2;
  1201. else
  1202. val = 3;
  1203. val = (val << 12) | (val << 14);
  1204. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1205. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1206. if (type < 3) {
  1207. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1208. (type + 1) << 4);
  1209. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1210. (type + 1) << 4);
  1211. }
  1212. if (code == 0) {
  1213. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1214. if (type < 3) {
  1215. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1216. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1217. B43_NPHY_RFCTL_CMD_CORESEL));
  1218. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1219. ~(0x1 << 12 |
  1220. 0x1 << 5 |
  1221. 0x1 << 1 |
  1222. 0x1));
  1223. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1224. ~B43_NPHY_RFCTL_CMD_START);
  1225. udelay(20);
  1226. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1227. }
  1228. } else {
  1229. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1230. if (type < 3) {
  1231. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1232. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1233. B43_NPHY_RFCTL_CMD_CORESEL),
  1234. (B43_NPHY_RFCTL_CMD_RXEN |
  1235. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1236. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1237. (0x1 << 12 |
  1238. 0x1 << 5 |
  1239. 0x1 << 1 |
  1240. 0x1));
  1241. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1242. B43_NPHY_RFCTL_CMD_START);
  1243. udelay(20);
  1244. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1245. }
  1246. }
  1247. }
  1248. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1249. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1250. {
  1251. if (dev->phy.rev >= 3)
  1252. b43_nphy_rev3_rssi_select(dev, code, type);
  1253. else
  1254. b43_nphy_rev2_rssi_select(dev, code, type);
  1255. }
  1256. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1257. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1258. {
  1259. int i;
  1260. for (i = 0; i < 2; i++) {
  1261. if (type == 2) {
  1262. if (i == 0) {
  1263. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1264. 0xFC, buf[0]);
  1265. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1266. 0xFC, buf[1]);
  1267. } else {
  1268. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1269. 0xFC, buf[2 * i]);
  1270. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1271. 0xFC, buf[2 * i + 1]);
  1272. }
  1273. } else {
  1274. if (i == 0)
  1275. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1276. 0xF3, buf[0] << 2);
  1277. else
  1278. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1279. 0xF3, buf[2 * i + 1] << 2);
  1280. }
  1281. }
  1282. }
  1283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1284. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1285. u8 nsamp)
  1286. {
  1287. int i;
  1288. int out;
  1289. u16 save_regs_phy[9];
  1290. u16 s[2];
  1291. if (dev->phy.rev >= 3) {
  1292. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1293. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1294. save_regs_phy[2] = b43_phy_read(dev,
  1295. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1296. save_regs_phy[3] = b43_phy_read(dev,
  1297. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1298. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1299. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1300. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1301. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1302. save_regs_phy[8] = 0;
  1303. } else {
  1304. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1305. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1306. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1307. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1308. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1309. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1310. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1311. save_regs_phy[7] = 0;
  1312. save_regs_phy[8] = 0;
  1313. }
  1314. b43_nphy_rssi_select(dev, 5, type);
  1315. if (dev->phy.rev < 2) {
  1316. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1317. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1318. }
  1319. for (i = 0; i < 4; i++)
  1320. buf[i] = 0;
  1321. for (i = 0; i < nsamp; i++) {
  1322. if (dev->phy.rev < 2) {
  1323. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1324. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1325. } else {
  1326. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1327. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1328. }
  1329. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1330. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1331. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1332. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1333. }
  1334. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1335. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1336. if (dev->phy.rev < 2)
  1337. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1338. if (dev->phy.rev >= 3) {
  1339. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1340. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1341. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1342. save_regs_phy[2]);
  1343. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1344. save_regs_phy[3]);
  1345. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1346. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1347. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1348. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1349. } else {
  1350. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1351. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1352. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1353. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1354. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1355. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1356. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1357. }
  1358. return out;
  1359. }
  1360. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1361. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1362. {
  1363. struct b43_phy_n *nphy = dev->phy.n;
  1364. u16 saved_regs_phy_rfctl[2];
  1365. u16 saved_regs_phy[13];
  1366. u16 regs_to_store[] = {
  1367. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1368. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1369. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1370. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1371. B43_NPHY_RFCTL_CMD,
  1372. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1373. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1374. };
  1375. u16 class;
  1376. u16 clip_state[2];
  1377. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1378. u8 vcm_final = 0;
  1379. s8 offset[4];
  1380. s32 results[8][4] = { };
  1381. s32 results_min[4] = { };
  1382. s32 poll_results[4] = { };
  1383. u16 *rssical_radio_regs = NULL;
  1384. u16 *rssical_phy_regs = NULL;
  1385. u16 r; /* routing */
  1386. u8 rx_core_state;
  1387. u8 core, i, j;
  1388. class = b43_nphy_classifier(dev, 0, 0);
  1389. b43_nphy_classifier(dev, 7, 4);
  1390. b43_nphy_read_clip_detection(dev, clip_state);
  1391. b43_nphy_write_clip_detection(dev, clip_off);
  1392. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1393. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1394. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1395. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1396. b43_nphy_rf_control_intc_override(dev, 0, 0, 7);
  1397. b43_nphy_rf_control_intc_override(dev, 1, 1, 7);
  1398. b43_nphy_rf_control_override(dev, 0x1, 0, 0, false);
  1399. b43_nphy_rf_control_override(dev, 0x2, 1, 0, false);
  1400. b43_nphy_rf_control_override(dev, 0x80, 1, 0, false);
  1401. b43_nphy_rf_control_override(dev, 0x40, 1, 0, false);
  1402. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1403. b43_nphy_rf_control_override(dev, 0x20, 0, 0, false);
  1404. b43_nphy_rf_control_override(dev, 0x10, 1, 0, false);
  1405. } else {
  1406. b43_nphy_rf_control_override(dev, 0x10, 0, 0, false);
  1407. b43_nphy_rf_control_override(dev, 0x20, 1, 0, false);
  1408. }
  1409. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1410. for (core = 0; core < 2; core++) {
  1411. if (!(rx_core_state & (1 << core)))
  1412. continue;
  1413. r = core ? B2056_RX1 : B2056_RX0;
  1414. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 0, 2);
  1415. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 1, 2);
  1416. for (i = 0; i < 8; i++) {
  1417. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1418. i << 2);
  1419. b43_nphy_poll_rssi(dev, 2, results[i], 8);
  1420. }
  1421. for (i = 0; i < 4; i += 2) {
  1422. s32 curr;
  1423. s32 mind = 40;
  1424. s32 minpoll = 249;
  1425. u8 minvcm = 0;
  1426. if (2 * core != i)
  1427. continue;
  1428. for (j = 0; j < 8; j++) {
  1429. curr = results[j][i] * results[j][i] +
  1430. results[j][i + 1] * results[j][i];
  1431. if (curr < mind) {
  1432. mind = curr;
  1433. minvcm = j;
  1434. }
  1435. if (results[j][i] < minpoll)
  1436. minpoll = results[j][i];
  1437. }
  1438. vcm_final = minvcm;
  1439. results_min[i] = minpoll;
  1440. }
  1441. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1442. vcm_final << 2);
  1443. for (i = 0; i < 4; i++) {
  1444. if (core != i / 2)
  1445. continue;
  1446. offset[i] = -results[vcm_final][i];
  1447. if (offset[i] < 0)
  1448. offset[i] = -((abs(offset[i]) + 4) / 8);
  1449. else
  1450. offset[i] = (offset[i] + 4) / 8;
  1451. if (results_min[i] == 248)
  1452. offset[i] = -32;
  1453. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1454. (i / 2 == 0) ? 1 : 2,
  1455. (i % 2 == 0) ? 0 : 1,
  1456. 2);
  1457. }
  1458. }
  1459. for (core = 0; core < 2; core++) {
  1460. if (!(rx_core_state & (1 << core)))
  1461. continue;
  1462. for (i = 0; i < 2; i++) {
  1463. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 0, i);
  1464. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 1, i);
  1465. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1466. for (j = 0; j < 4; j++) {
  1467. if (j / 2 == core) {
  1468. offset[j] = 232 - poll_results[j];
  1469. if (offset[j] < 0)
  1470. offset[j] = -(abs(offset[j] + 4) / 8);
  1471. else
  1472. offset[j] = (offset[j] + 4) / 8;
  1473. b43_nphy_scale_offset_rssi(dev, 0,
  1474. offset[2 * core], core + 1, j % 2, i);
  1475. }
  1476. }
  1477. }
  1478. }
  1479. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1480. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1481. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1482. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1483. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1484. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1485. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1486. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1487. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1488. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1489. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1490. /* Store for future configuration */
  1491. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1492. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1493. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1494. } else {
  1495. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1496. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1497. }
  1498. rssical_radio_regs[0] = b43_radio_read(dev, 0x602B);
  1499. rssical_radio_regs[0] = b43_radio_read(dev, 0x702B);
  1500. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1501. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1502. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1503. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1504. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1505. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1506. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1507. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1508. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1509. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1510. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1511. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1512. /* Remember for which channel we store configuration */
  1513. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1514. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1515. else
  1516. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1517. /* End of calibration, restore configuration */
  1518. b43_nphy_classifier(dev, 7, class);
  1519. b43_nphy_write_clip_detection(dev, clip_state);
  1520. }
  1521. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1522. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1523. {
  1524. int i, j;
  1525. u8 state[4];
  1526. u8 code, val;
  1527. u16 class, override;
  1528. u8 regs_save_radio[2];
  1529. u16 regs_save_phy[2];
  1530. s8 offset[4];
  1531. u8 core;
  1532. u8 rail;
  1533. u16 clip_state[2];
  1534. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1535. s32 results_min[4] = { };
  1536. u8 vcm_final[4] = { };
  1537. s32 results[4][4] = { };
  1538. s32 miniq[4][2] = { };
  1539. if (type == 2) {
  1540. code = 0;
  1541. val = 6;
  1542. } else if (type < 2) {
  1543. code = 25;
  1544. val = 4;
  1545. } else {
  1546. B43_WARN_ON(1);
  1547. return;
  1548. }
  1549. class = b43_nphy_classifier(dev, 0, 0);
  1550. b43_nphy_classifier(dev, 7, 4);
  1551. b43_nphy_read_clip_detection(dev, clip_state);
  1552. b43_nphy_write_clip_detection(dev, clip_off);
  1553. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1554. override = 0x140;
  1555. else
  1556. override = 0x110;
  1557. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1558. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1559. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1560. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1561. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1562. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1563. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1564. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1565. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1566. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1567. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1568. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1569. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1570. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1571. b43_nphy_rssi_select(dev, 5, type);
  1572. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1573. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1574. for (i = 0; i < 4; i++) {
  1575. u8 tmp[4];
  1576. for (j = 0; j < 4; j++)
  1577. tmp[j] = i;
  1578. if (type != 1)
  1579. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1580. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1581. if (type < 2)
  1582. for (j = 0; j < 2; j++)
  1583. miniq[i][j] = min(results[i][2 * j],
  1584. results[i][2 * j + 1]);
  1585. }
  1586. for (i = 0; i < 4; i++) {
  1587. s32 mind = 40;
  1588. u8 minvcm = 0;
  1589. s32 minpoll = 249;
  1590. s32 curr;
  1591. for (j = 0; j < 4; j++) {
  1592. if (type == 2)
  1593. curr = abs(results[j][i]);
  1594. else
  1595. curr = abs(miniq[j][i / 2] - code * 8);
  1596. if (curr < mind) {
  1597. mind = curr;
  1598. minvcm = j;
  1599. }
  1600. if (results[j][i] < minpoll)
  1601. minpoll = results[j][i];
  1602. }
  1603. results_min[i] = minpoll;
  1604. vcm_final[i] = minvcm;
  1605. }
  1606. if (type != 1)
  1607. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1608. for (i = 0; i < 4; i++) {
  1609. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1610. if (offset[i] < 0)
  1611. offset[i] = -((abs(offset[i]) + 4) / 8);
  1612. else
  1613. offset[i] = (offset[i] + 4) / 8;
  1614. if (results_min[i] == 248)
  1615. offset[i] = code - 32;
  1616. core = (i / 2) ? 2 : 1;
  1617. rail = (i % 2) ? 1 : 0;
  1618. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1619. type);
  1620. }
  1621. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1622. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1623. switch (state[2]) {
  1624. case 1:
  1625. b43_nphy_rssi_select(dev, 1, 2);
  1626. break;
  1627. case 4:
  1628. b43_nphy_rssi_select(dev, 1, 0);
  1629. break;
  1630. case 2:
  1631. b43_nphy_rssi_select(dev, 1, 1);
  1632. break;
  1633. default:
  1634. b43_nphy_rssi_select(dev, 1, 1);
  1635. break;
  1636. }
  1637. switch (state[3]) {
  1638. case 1:
  1639. b43_nphy_rssi_select(dev, 2, 2);
  1640. break;
  1641. case 4:
  1642. b43_nphy_rssi_select(dev, 2, 0);
  1643. break;
  1644. default:
  1645. b43_nphy_rssi_select(dev, 2, 1);
  1646. break;
  1647. }
  1648. b43_nphy_rssi_select(dev, 0, type);
  1649. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1650. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1651. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1652. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1653. b43_nphy_classifier(dev, 7, class);
  1654. b43_nphy_write_clip_detection(dev, clip_state);
  1655. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1656. identical, it really seems wl performs this */
  1657. b43_nphy_reset_cca(dev);
  1658. }
  1659. /*
  1660. * RSSI Calibration
  1661. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1662. */
  1663. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1664. {
  1665. if (dev->phy.rev >= 3) {
  1666. b43_nphy_rev3_rssi_cal(dev);
  1667. } else {
  1668. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1669. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1670. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1671. }
  1672. }
  1673. /**************************************************
  1674. * Workarounds
  1675. **************************************************/
  1676. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1677. {
  1678. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1679. bool ghz5;
  1680. bool ext_lna;
  1681. u16 rssi_gain;
  1682. struct nphy_gain_ctl_workaround_entry *e;
  1683. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1684. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1685. /* Prepare values */
  1686. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1687. & B43_NPHY_BANDCTL_5GHZ;
  1688. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1689. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1690. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1691. if (ghz5 && dev->phy.rev >= 5)
  1692. rssi_gain = 0x90;
  1693. else
  1694. rssi_gain = 0x50;
  1695. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1696. /* Set Clip 2 detect */
  1697. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1698. B43_NPHY_C1_CGAINI_CL2DETECT);
  1699. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1700. B43_NPHY_C2_CGAINI_CL2DETECT);
  1701. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1702. 0x17);
  1703. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1704. 0x17);
  1705. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1706. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1707. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1708. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1709. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1710. rssi_gain);
  1711. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1712. rssi_gain);
  1713. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1714. 0x17);
  1715. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1716. 0x17);
  1717. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1718. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1719. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1720. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1721. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1722. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1723. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1724. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1725. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1726. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1727. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1728. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1729. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1730. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1731. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1732. b43_phy_write(dev, 0x2A7, e->init_gain);
  1733. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1734. e->rfseq_init);
  1735. /* TODO: check defines. Do not match variables names */
  1736. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1737. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1738. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1739. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1740. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1741. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1742. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1743. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1744. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1745. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1746. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1747. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1748. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1749. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1750. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1751. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1752. }
  1753. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1754. {
  1755. struct b43_phy_n *nphy = dev->phy.n;
  1756. u8 i, j;
  1757. u8 code;
  1758. u16 tmp;
  1759. u8 rfseq_events[3] = { 6, 8, 7 };
  1760. u8 rfseq_delays[3] = { 10, 30, 1 };
  1761. /* Set Clip 2 detect */
  1762. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1763. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1764. /* Set narrowband clip threshold */
  1765. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1766. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1767. if (!dev->phy.is_40mhz) {
  1768. /* Set dwell lengths */
  1769. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1770. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1771. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1772. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1773. }
  1774. /* Set wideband clip 2 threshold */
  1775. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1776. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1777. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1778. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1779. if (!dev->phy.is_40mhz) {
  1780. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1781. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1782. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1783. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1784. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1785. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1786. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1787. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1788. }
  1789. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1790. if (nphy->gain_boost) {
  1791. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1792. dev->phy.is_40mhz)
  1793. code = 4;
  1794. else
  1795. code = 5;
  1796. } else {
  1797. code = dev->phy.is_40mhz ? 6 : 7;
  1798. }
  1799. /* Set HPVGA2 index */
  1800. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1801. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1802. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1803. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1804. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1805. /* specs say about 2 loops, but wl does 4 */
  1806. for (i = 0; i < 4; i++)
  1807. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1808. b43_nphy_adjust_lna_gain_table(dev);
  1809. if (nphy->elna_gain_config) {
  1810. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1811. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1812. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1813. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1814. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1815. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1816. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1817. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1818. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1819. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1820. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1821. /* specs say about 2 loops, but wl does 4 */
  1822. for (i = 0; i < 4; i++)
  1823. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1824. (code << 8 | 0x74));
  1825. }
  1826. if (dev->phy.rev == 2) {
  1827. for (i = 0; i < 4; i++) {
  1828. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1829. (0x0400 * i) + 0x0020);
  1830. for (j = 0; j < 21; j++) {
  1831. tmp = j * (i < 2 ? 3 : 1);
  1832. b43_phy_write(dev,
  1833. B43_NPHY_TABLE_DATALO, tmp);
  1834. }
  1835. }
  1836. }
  1837. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1838. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1839. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1840. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1841. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1842. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1843. }
  1844. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1845. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1846. {
  1847. if (dev->phy.rev >= 7)
  1848. ; /* TODO */
  1849. else if (dev->phy.rev >= 3)
  1850. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1851. else
  1852. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1853. }
  1854. /* http://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
  1855. static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
  1856. {
  1857. if (!offset)
  1858. offset = (dev->phy.is_40mhz) ? 0x159 : 0x154;
  1859. return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
  1860. }
  1861. static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
  1862. {
  1863. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1864. struct b43_phy *phy = &dev->phy;
  1865. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1866. 0x1F };
  1867. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1868. u16 ntab7_15e_16e[] = { 0x10f, 0x10f };
  1869. u8 ntab7_138_146[] = { 0x11, 0x11 };
  1870. u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
  1871. u16 lpf_20, lpf_40, lpf_11b;
  1872. u16 bcap_val, bcap_val_11b, bcap_val_11n_20, bcap_val_11n_40;
  1873. u16 scap_val, scap_val_11b, scap_val_11n_20, scap_val_11n_40;
  1874. bool rccal_ovrd = false;
  1875. u16 rx2tx_lut_20_11b, rx2tx_lut_20_11n, rx2tx_lut_40_11n;
  1876. u16 bias, conv, filt;
  1877. u32 tmp32;
  1878. u8 core;
  1879. if (phy->rev == 7) {
  1880. b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
  1881. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
  1882. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
  1883. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
  1884. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
  1885. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
  1886. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
  1887. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
  1888. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
  1889. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
  1890. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
  1891. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
  1892. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
  1893. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
  1894. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
  1895. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
  1896. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
  1897. }
  1898. if (phy->rev <= 8) {
  1899. b43_phy_write(dev, 0x23F, 0x1B0);
  1900. b43_phy_write(dev, 0x240, 0x1B0);
  1901. }
  1902. if (phy->rev >= 8)
  1903. b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
  1904. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
  1905. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
  1906. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1907. tmp32 &= 0xffffff;
  1908. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1909. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15e), 2, ntab7_15e_16e);
  1910. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16e), 2, ntab7_15e_16e);
  1911. if (b43_nphy_ipa(dev))
  1912. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1913. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1914. b43_phy_maskset(dev, 0x299, 0x3FFF, 0x4000);
  1915. b43_phy_maskset(dev, 0x29D, 0x3FFF, 0x4000);
  1916. lpf_20 = b43_nphy_read_lpf_ctl(dev, 0x154);
  1917. lpf_40 = b43_nphy_read_lpf_ctl(dev, 0x159);
  1918. lpf_11b = b43_nphy_read_lpf_ctl(dev, 0x152);
  1919. if (b43_nphy_ipa(dev)) {
  1920. if ((phy->radio_rev == 5 && phy->is_40mhz) ||
  1921. phy->radio_rev == 7 || phy->radio_rev == 8) {
  1922. bcap_val = b43_radio_read(dev, 0x16b);
  1923. scap_val = b43_radio_read(dev, 0x16a);
  1924. scap_val_11b = scap_val;
  1925. bcap_val_11b = bcap_val;
  1926. if (phy->radio_rev == 5 && phy->is_40mhz) {
  1927. scap_val_11n_20 = scap_val;
  1928. bcap_val_11n_20 = bcap_val;
  1929. scap_val_11n_40 = bcap_val_11n_40 = 0xc;
  1930. rccal_ovrd = true;
  1931. } else { /* Rev 7/8 */
  1932. lpf_20 = 4;
  1933. lpf_11b = 1;
  1934. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1935. scap_val_11n_20 = 0xc;
  1936. bcap_val_11n_20 = 0xc;
  1937. scap_val_11n_40 = 0xa;
  1938. bcap_val_11n_40 = 0xa;
  1939. } else {
  1940. scap_val_11n_20 = 0x14;
  1941. bcap_val_11n_20 = 0x14;
  1942. scap_val_11n_40 = 0xf;
  1943. bcap_val_11n_40 = 0xf;
  1944. }
  1945. rccal_ovrd = true;
  1946. }
  1947. }
  1948. } else {
  1949. if (phy->radio_rev == 5) {
  1950. lpf_20 = 1;
  1951. lpf_40 = 3;
  1952. bcap_val = b43_radio_read(dev, 0x16b);
  1953. scap_val = b43_radio_read(dev, 0x16a);
  1954. scap_val_11b = scap_val;
  1955. bcap_val_11b = bcap_val;
  1956. scap_val_11n_20 = 0x11;
  1957. scap_val_11n_40 = 0x11;
  1958. bcap_val_11n_20 = 0x13;
  1959. bcap_val_11n_40 = 0x13;
  1960. rccal_ovrd = true;
  1961. }
  1962. }
  1963. if (rccal_ovrd) {
  1964. rx2tx_lut_20_11b = (bcap_val_11b << 8) |
  1965. (scap_val_11b << 3) |
  1966. lpf_11b;
  1967. rx2tx_lut_20_11n = (bcap_val_11n_20 << 8) |
  1968. (scap_val_11n_20 << 3) |
  1969. lpf_20;
  1970. rx2tx_lut_40_11n = (bcap_val_11n_40 << 8) |
  1971. (scap_val_11n_40 << 3) |
  1972. lpf_40;
  1973. for (core = 0; core < 2; core++) {
  1974. b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
  1975. rx2tx_lut_20_11b);
  1976. b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
  1977. rx2tx_lut_20_11n);
  1978. b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
  1979. rx2tx_lut_20_11n);
  1980. b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
  1981. rx2tx_lut_40_11n);
  1982. b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
  1983. rx2tx_lut_40_11n);
  1984. b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
  1985. rx2tx_lut_40_11n);
  1986. b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
  1987. rx2tx_lut_40_11n);
  1988. b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
  1989. rx2tx_lut_40_11n);
  1990. }
  1991. b43_nphy_rf_control_override_rev7(dev, 16, 1, 3, false, 2);
  1992. }
  1993. b43_phy_write(dev, 0x32F, 0x3);
  1994. if (phy->radio_rev == 4 || phy->radio_rev == 6)
  1995. b43_nphy_rf_control_override_rev7(dev, 4, 1, 3, false, 0);
  1996. if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
  1997. if (sprom->revision &&
  1998. sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
  1999. b43_radio_write(dev, 0x5, 0x05);
  2000. b43_radio_write(dev, 0x6, 0x30);
  2001. b43_radio_write(dev, 0x7, 0x00);
  2002. b43_radio_set(dev, 0x4f, 0x1);
  2003. b43_radio_set(dev, 0xd4, 0x1);
  2004. bias = 0x1f;
  2005. conv = 0x6f;
  2006. filt = 0xaa;
  2007. } else {
  2008. bias = 0x2b;
  2009. conv = 0x7f;
  2010. filt = 0xee;
  2011. }
  2012. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2013. for (core = 0; core < 2; core++) {
  2014. if (core == 0) {
  2015. b43_radio_write(dev, 0x5F, bias);
  2016. b43_radio_write(dev, 0x64, conv);
  2017. b43_radio_write(dev, 0x66, filt);
  2018. } else {
  2019. b43_radio_write(dev, 0xE8, bias);
  2020. b43_radio_write(dev, 0xE9, conv);
  2021. b43_radio_write(dev, 0xEB, filt);
  2022. }
  2023. }
  2024. }
  2025. }
  2026. if (b43_nphy_ipa(dev)) {
  2027. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2028. if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  2029. phy->radio_rev == 6) {
  2030. for (core = 0; core < 2; core++) {
  2031. if (core == 0)
  2032. b43_radio_write(dev, 0x51,
  2033. 0x7f);
  2034. else
  2035. b43_radio_write(dev, 0xd6,
  2036. 0x7f);
  2037. }
  2038. }
  2039. if (phy->radio_rev == 3) {
  2040. for (core = 0; core < 2; core++) {
  2041. if (core == 0) {
  2042. b43_radio_write(dev, 0x64,
  2043. 0x13);
  2044. b43_radio_write(dev, 0x5F,
  2045. 0x1F);
  2046. b43_radio_write(dev, 0x66,
  2047. 0xEE);
  2048. b43_radio_write(dev, 0x59,
  2049. 0x8A);
  2050. b43_radio_write(dev, 0x80,
  2051. 0x3E);
  2052. } else {
  2053. b43_radio_write(dev, 0x69,
  2054. 0x13);
  2055. b43_radio_write(dev, 0xE8,
  2056. 0x1F);
  2057. b43_radio_write(dev, 0xEB,
  2058. 0xEE);
  2059. b43_radio_write(dev, 0xDE,
  2060. 0x8A);
  2061. b43_radio_write(dev, 0x105,
  2062. 0x3E);
  2063. }
  2064. }
  2065. } else if (phy->radio_rev == 7 || phy->radio_rev == 8) {
  2066. if (!phy->is_40mhz) {
  2067. b43_radio_write(dev, 0x5F, 0x14);
  2068. b43_radio_write(dev, 0xE8, 0x12);
  2069. } else {
  2070. b43_radio_write(dev, 0x5F, 0x16);
  2071. b43_radio_write(dev, 0xE8, 0x16);
  2072. }
  2073. }
  2074. } else {
  2075. u16 freq = phy->channel_freq;
  2076. if ((freq >= 5180 && freq <= 5230) ||
  2077. (freq >= 5745 && freq <= 5805)) {
  2078. b43_radio_write(dev, 0x7D, 0xFF);
  2079. b43_radio_write(dev, 0xFE, 0xFF);
  2080. }
  2081. }
  2082. } else {
  2083. if (phy->radio_rev != 5) {
  2084. for (core = 0; core < 2; core++) {
  2085. if (core == 0) {
  2086. b43_radio_write(dev, 0x5c, 0x61);
  2087. b43_radio_write(dev, 0x51, 0x70);
  2088. } else {
  2089. b43_radio_write(dev, 0xe1, 0x61);
  2090. b43_radio_write(dev, 0xd6, 0x70);
  2091. }
  2092. }
  2093. }
  2094. }
  2095. if (phy->radio_rev == 4) {
  2096. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2097. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2098. for (core = 0; core < 2; core++) {
  2099. if (core == 0) {
  2100. b43_radio_write(dev, 0x1a1, 0x00);
  2101. b43_radio_write(dev, 0x1a2, 0x3f);
  2102. b43_radio_write(dev, 0x1a6, 0x3f);
  2103. } else {
  2104. b43_radio_write(dev, 0x1a7, 0x00);
  2105. b43_radio_write(dev, 0x1ab, 0x3f);
  2106. b43_radio_write(dev, 0x1ac, 0x3f);
  2107. }
  2108. }
  2109. } else {
  2110. b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
  2111. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
  2112. b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
  2113. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
  2114. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
  2115. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
  2116. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
  2117. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
  2118. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2119. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2120. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
  2121. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
  2122. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
  2123. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
  2124. }
  2125. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
  2126. b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
  2127. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x138), 2, ntab7_138_146);
  2128. b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
  2129. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x133), 3, ntab7_133);
  2130. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x146), 2, ntab7_138_146);
  2131. b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
  2132. b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
  2133. if (!phy->is_40mhz) {
  2134. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x18D);
  2135. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x18D);
  2136. } else {
  2137. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x14D);
  2138. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x14D);
  2139. }
  2140. b43_nphy_gain_ctl_workarounds(dev);
  2141. /* TODO
  2142. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
  2143. aux_adc_vmid_rev7_core0);
  2144. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
  2145. aux_adc_vmid_rev7_core1);
  2146. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
  2147. aux_adc_gain_rev7);
  2148. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
  2149. aux_adc_gain_rev7);
  2150. */
  2151. }
  2152. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  2153. {
  2154. struct b43_phy_n *nphy = dev->phy.n;
  2155. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2156. /* TX to RX */
  2157. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  2158. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  2159. /* RX to TX */
  2160. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  2161. 0x1F };
  2162. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  2163. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  2164. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  2165. u16 tmp16;
  2166. u32 tmp32;
  2167. b43_phy_write(dev, 0x23f, 0x1f8);
  2168. b43_phy_write(dev, 0x240, 0x1f8);
  2169. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  2170. tmp32 &= 0xffffff;
  2171. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  2172. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  2173. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  2174. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  2175. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  2176. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  2177. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  2178. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  2179. b43_phy_write(dev, 0x2AE, 0x000C);
  2180. /* TX to RX */
  2181. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  2182. ARRAY_SIZE(tx2rx_events));
  2183. /* RX to TX */
  2184. if (b43_nphy_ipa(dev))
  2185. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  2186. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  2187. if (nphy->hw_phyrxchain != 3 &&
  2188. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  2189. if (b43_nphy_ipa(dev)) {
  2190. rx2tx_delays[5] = 59;
  2191. rx2tx_delays[6] = 1;
  2192. rx2tx_events[7] = 0x1F;
  2193. }
  2194. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
  2195. ARRAY_SIZE(rx2tx_events));
  2196. }
  2197. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  2198. 0x2 : 0x9C40;
  2199. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  2200. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  2201. if (!dev->phy.is_40mhz) {
  2202. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  2203. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  2204. } else {
  2205. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
  2206. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
  2207. }
  2208. b43_nphy_gain_ctl_workarounds(dev);
  2209. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  2210. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  2211. /* TODO */
  2212. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2213. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2214. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2215. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2216. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2217. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2218. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2219. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2220. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2221. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2222. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2223. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2224. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2225. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2226. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2227. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2228. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2229. tmp32 = 0x00088888;
  2230. else
  2231. tmp32 = 0x88888888;
  2232. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2233. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2234. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2235. if (dev->phy.rev == 4 &&
  2236. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2237. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2238. 0x70);
  2239. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2240. 0x70);
  2241. }
  2242. /* Dropped probably-always-true condition */
  2243. b43_phy_write(dev, 0x224, 0x03eb);
  2244. b43_phy_write(dev, 0x225, 0x03eb);
  2245. b43_phy_write(dev, 0x226, 0x0341);
  2246. b43_phy_write(dev, 0x227, 0x0341);
  2247. b43_phy_write(dev, 0x228, 0x042b);
  2248. b43_phy_write(dev, 0x229, 0x042b);
  2249. b43_phy_write(dev, 0x22a, 0x0381);
  2250. b43_phy_write(dev, 0x22b, 0x0381);
  2251. b43_phy_write(dev, 0x22c, 0x042b);
  2252. b43_phy_write(dev, 0x22d, 0x042b);
  2253. b43_phy_write(dev, 0x22e, 0x0381);
  2254. b43_phy_write(dev, 0x22f, 0x0381);
  2255. if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK)
  2256. ; /* TODO: 0x0080000000000000 HF */
  2257. }
  2258. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2259. {
  2260. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2261. struct b43_phy *phy = &dev->phy;
  2262. struct b43_phy_n *nphy = phy->n;
  2263. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2264. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2265. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2266. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2267. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  2268. dev->dev->board_type == 0x8B) {
  2269. delays1[0] = 0x1;
  2270. delays1[5] = 0x14;
  2271. }
  2272. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2273. nphy->band5g_pwrgain) {
  2274. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2275. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2276. } else {
  2277. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2278. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2279. }
  2280. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2281. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2282. if (dev->phy.rev < 3) {
  2283. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2284. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2285. }
  2286. if (dev->phy.rev < 2) {
  2287. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2288. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2289. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2290. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2291. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2292. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2293. }
  2294. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2295. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2296. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2297. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2298. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2299. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2300. b43_nphy_gain_ctl_workarounds(dev);
  2301. if (dev->phy.rev < 2) {
  2302. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2303. b43_hf_write(dev, b43_hf_read(dev) |
  2304. B43_HF_MLADVW);
  2305. } else if (dev->phy.rev == 2) {
  2306. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2307. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2308. }
  2309. if (dev->phy.rev < 2)
  2310. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2311. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2312. /* Set phase track alpha and beta */
  2313. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2314. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2315. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2316. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2317. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2318. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2319. if (dev->phy.rev < 3) {
  2320. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2321. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2322. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2323. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2324. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2325. }
  2326. if (dev->phy.rev == 2)
  2327. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2328. B43_NPHY_FINERX2_CGC_DECGC);
  2329. }
  2330. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2331. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2332. {
  2333. struct b43_phy *phy = &dev->phy;
  2334. struct b43_phy_n *nphy = phy->n;
  2335. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2336. b43_nphy_classifier(dev, 1, 0);
  2337. else
  2338. b43_nphy_classifier(dev, 1, 1);
  2339. if (nphy->hang_avoid)
  2340. b43_nphy_stay_in_carrier_search(dev, 1);
  2341. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2342. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2343. if (dev->phy.rev >= 7)
  2344. b43_nphy_workarounds_rev7plus(dev);
  2345. else if (dev->phy.rev >= 3)
  2346. b43_nphy_workarounds_rev3plus(dev);
  2347. else
  2348. b43_nphy_workarounds_rev1_2(dev);
  2349. if (nphy->hang_avoid)
  2350. b43_nphy_stay_in_carrier_search(dev, 0);
  2351. }
  2352. /**************************************************
  2353. * Tx/Rx common
  2354. **************************************************/
  2355. /*
  2356. * Transmits a known value for LO calibration
  2357. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2358. */
  2359. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2360. bool iqmode, bool dac_test)
  2361. {
  2362. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2363. if (samp == 0)
  2364. return -1;
  2365. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2366. return 0;
  2367. }
  2368. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  2369. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  2370. {
  2371. struct b43_phy_n *nphy = dev->phy.n;
  2372. bool override = false;
  2373. u16 chain = 0x33;
  2374. if (nphy->txrx_chain == 0) {
  2375. chain = 0x11;
  2376. override = true;
  2377. } else if (nphy->txrx_chain == 1) {
  2378. chain = 0x22;
  2379. override = true;
  2380. }
  2381. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2382. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  2383. chain);
  2384. if (override)
  2385. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  2386. B43_NPHY_RFSEQMODE_CAOVER);
  2387. else
  2388. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2389. ~B43_NPHY_RFSEQMODE_CAOVER);
  2390. }
  2391. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  2392. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  2393. {
  2394. struct b43_phy_n *nphy = dev->phy.n;
  2395. u16 tmp;
  2396. if (nphy->hang_avoid)
  2397. b43_nphy_stay_in_carrier_search(dev, 1);
  2398. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  2399. if (tmp & 0x1)
  2400. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  2401. else if (tmp & 0x2)
  2402. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  2403. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  2404. if (nphy->bb_mult_save & 0x80000000) {
  2405. tmp = nphy->bb_mult_save & 0xFFFF;
  2406. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  2407. nphy->bb_mult_save = 0;
  2408. }
  2409. if (nphy->hang_avoid)
  2410. b43_nphy_stay_in_carrier_search(dev, 0);
  2411. }
  2412. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2413. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2414. struct nphy_txgains target,
  2415. struct nphy_iqcal_params *params)
  2416. {
  2417. int i, j, indx;
  2418. u16 gain;
  2419. if (dev->phy.rev >= 3) {
  2420. params->txgm = target.txgm[core];
  2421. params->pga = target.pga[core];
  2422. params->pad = target.pad[core];
  2423. params->ipa = target.ipa[core];
  2424. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2425. (params->pad << 4) | (params->ipa);
  2426. for (j = 0; j < 5; j++)
  2427. params->ncorr[j] = 0x79;
  2428. } else {
  2429. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2430. (target.txgm[core] << 8);
  2431. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2432. 1 : 0;
  2433. for (i = 0; i < 9; i++)
  2434. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2435. break;
  2436. i = min(i, 8);
  2437. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2438. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2439. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2440. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2441. (params->pad << 2);
  2442. for (j = 0; j < 4; j++)
  2443. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2444. }
  2445. }
  2446. /**************************************************
  2447. * Tx and Rx
  2448. **************************************************/
  2449. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  2450. {//TODO
  2451. }
  2452. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  2453. {//TODO
  2454. }
  2455. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  2456. bool ignore_tssi)
  2457. {//TODO
  2458. return B43_TXPWR_RES_DONE;
  2459. }
  2460. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  2461. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  2462. {
  2463. struct b43_phy_n *nphy = dev->phy.n;
  2464. u8 i;
  2465. u16 bmask, val, tmp;
  2466. enum ieee80211_band band = b43_current_band(dev->wl);
  2467. if (nphy->hang_avoid)
  2468. b43_nphy_stay_in_carrier_search(dev, 1);
  2469. nphy->txpwrctrl = enable;
  2470. if (!enable) {
  2471. if (dev->phy.rev >= 3 &&
  2472. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  2473. (B43_NPHY_TXPCTL_CMD_COEFF |
  2474. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  2475. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  2476. /* We disable enabled TX pwr ctl, save it's state */
  2477. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  2478. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  2479. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  2480. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  2481. }
  2482. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  2483. for (i = 0; i < 84; i++)
  2484. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2485. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  2486. for (i = 0; i < 84; i++)
  2487. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2488. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2489. if (dev->phy.rev >= 3)
  2490. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2491. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  2492. if (dev->phy.rev >= 3) {
  2493. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2494. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2495. } else {
  2496. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2497. }
  2498. if (dev->phy.rev == 2)
  2499. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2500. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  2501. else if (dev->phy.rev < 2)
  2502. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2503. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  2504. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2505. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  2506. } else {
  2507. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  2508. nphy->adj_pwr_tbl);
  2509. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  2510. nphy->adj_pwr_tbl);
  2511. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  2512. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2513. /* wl does useless check for "enable" param here */
  2514. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2515. if (dev->phy.rev >= 3) {
  2516. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2517. if (val)
  2518. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2519. }
  2520. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  2521. if (band == IEEE80211_BAND_5GHZ) {
  2522. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2523. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  2524. if (dev->phy.rev > 1)
  2525. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2526. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  2527. 0x64);
  2528. }
  2529. if (dev->phy.rev >= 3) {
  2530. if (nphy->tx_pwr_idx[0] != 128 &&
  2531. nphy->tx_pwr_idx[1] != 128) {
  2532. /* Recover TX pwr ctl state */
  2533. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2534. ~B43_NPHY_TXPCTL_CMD_INIT,
  2535. nphy->tx_pwr_idx[0]);
  2536. if (dev->phy.rev > 1)
  2537. b43_phy_maskset(dev,
  2538. B43_NPHY_TXPCTL_INIT,
  2539. ~0xff, nphy->tx_pwr_idx[1]);
  2540. }
  2541. }
  2542. if (dev->phy.rev >= 3) {
  2543. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2544. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2545. } else {
  2546. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2547. }
  2548. if (dev->phy.rev == 2)
  2549. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2550. else if (dev->phy.rev < 2)
  2551. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2552. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2553. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2554. if (b43_nphy_ipa(dev)) {
  2555. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2556. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2557. }
  2558. }
  2559. if (nphy->hang_avoid)
  2560. b43_nphy_stay_in_carrier_search(dev, 0);
  2561. }
  2562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2563. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2564. {
  2565. struct b43_phy_n *nphy = dev->phy.n;
  2566. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2567. u8 txpi[2], bbmult, i;
  2568. u16 tmp, radio_gain, dac_gain;
  2569. u16 freq = dev->phy.channel_freq;
  2570. u32 txgain;
  2571. /* u32 gaintbl; rev3+ */
  2572. if (nphy->hang_avoid)
  2573. b43_nphy_stay_in_carrier_search(dev, 1);
  2574. if (dev->phy.rev >= 7) {
  2575. txpi[0] = txpi[1] = 30;
  2576. } else if (dev->phy.rev >= 3) {
  2577. txpi[0] = 40;
  2578. txpi[1] = 40;
  2579. } else if (sprom->revision < 4) {
  2580. txpi[0] = 72;
  2581. txpi[1] = 72;
  2582. } else {
  2583. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2584. txpi[0] = sprom->txpid2g[0];
  2585. txpi[1] = sprom->txpid2g[1];
  2586. } else if (freq >= 4900 && freq < 5100) {
  2587. txpi[0] = sprom->txpid5gl[0];
  2588. txpi[1] = sprom->txpid5gl[1];
  2589. } else if (freq >= 5100 && freq < 5500) {
  2590. txpi[0] = sprom->txpid5g[0];
  2591. txpi[1] = sprom->txpid5g[1];
  2592. } else if (freq >= 5500) {
  2593. txpi[0] = sprom->txpid5gh[0];
  2594. txpi[1] = sprom->txpid5gh[1];
  2595. } else {
  2596. txpi[0] = 91;
  2597. txpi[1] = 91;
  2598. }
  2599. }
  2600. if (dev->phy.rev < 7 &&
  2601. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2602. txpi[0] = txpi[1] = 91;
  2603. /*
  2604. for (i = 0; i < 2; i++) {
  2605. nphy->txpwrindex[i].index_internal = txpi[i];
  2606. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2607. }
  2608. */
  2609. for (i = 0; i < 2; i++) {
  2610. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2611. if (dev->phy.rev >= 3)
  2612. radio_gain = (txgain >> 16) & 0x1FFFF;
  2613. else
  2614. radio_gain = (txgain >> 16) & 0x1FFF;
  2615. if (dev->phy.rev >= 7)
  2616. dac_gain = (txgain >> 8) & 0x7;
  2617. else
  2618. dac_gain = (txgain >> 8) & 0x3F;
  2619. bbmult = txgain & 0xFF;
  2620. if (dev->phy.rev >= 3) {
  2621. if (i == 0)
  2622. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2623. else
  2624. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2625. } else {
  2626. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2627. }
  2628. if (i == 0)
  2629. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2630. else
  2631. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2632. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2633. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2634. if (i == 0)
  2635. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2636. else
  2637. tmp = (tmp & 0xFF00) | bbmult;
  2638. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2639. if (b43_nphy_ipa(dev)) {
  2640. u32 tmp32;
  2641. u16 reg = (i == 0) ?
  2642. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2643. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2644. 576 + txpi[i]));
  2645. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2646. b43_phy_set(dev, reg, 0x4);
  2647. }
  2648. }
  2649. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2650. if (nphy->hang_avoid)
  2651. b43_nphy_stay_in_carrier_search(dev, 0);
  2652. }
  2653. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2654. {
  2655. struct b43_phy *phy = &dev->phy;
  2656. u8 core;
  2657. u16 r; /* routing */
  2658. if (phy->rev >= 7) {
  2659. for (core = 0; core < 2; core++) {
  2660. r = core ? 0x190 : 0x170;
  2661. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2662. b43_radio_write(dev, r + 0x5, 0x5);
  2663. b43_radio_write(dev, r + 0x9, 0xE);
  2664. if (phy->rev != 5)
  2665. b43_radio_write(dev, r + 0xA, 0);
  2666. if (phy->rev != 7)
  2667. b43_radio_write(dev, r + 0xB, 1);
  2668. else
  2669. b43_radio_write(dev, r + 0xB, 0x31);
  2670. } else {
  2671. b43_radio_write(dev, r + 0x5, 0x9);
  2672. b43_radio_write(dev, r + 0x9, 0xC);
  2673. b43_radio_write(dev, r + 0xB, 0x0);
  2674. if (phy->rev != 5)
  2675. b43_radio_write(dev, r + 0xA, 1);
  2676. else
  2677. b43_radio_write(dev, r + 0xA, 0x31);
  2678. }
  2679. b43_radio_write(dev, r + 0x6, 0);
  2680. b43_radio_write(dev, r + 0x7, 0);
  2681. b43_radio_write(dev, r + 0x8, 3);
  2682. b43_radio_write(dev, r + 0xC, 0);
  2683. }
  2684. } else {
  2685. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2686. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2687. else
  2688. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2689. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2690. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2691. for (core = 0; core < 2; core++) {
  2692. r = core ? B2056_TX1 : B2056_TX0;
  2693. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2694. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2695. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2696. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2697. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2698. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2699. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2700. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2701. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2702. 0x5);
  2703. if (phy->rev != 5)
  2704. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2705. 0x00);
  2706. if (phy->rev >= 5)
  2707. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2708. 0x31);
  2709. else
  2710. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2711. 0x11);
  2712. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2713. 0xE);
  2714. } else {
  2715. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2716. 0x9);
  2717. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2718. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2719. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2720. 0xC);
  2721. }
  2722. }
  2723. }
  2724. }
  2725. /*
  2726. * Stop radio and transmit known signal. Then check received signal strength to
  2727. * get TSSI (Transmit Signal Strength Indicator).
  2728. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2729. */
  2730. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2731. {
  2732. struct b43_phy *phy = &dev->phy;
  2733. struct b43_phy_n *nphy = dev->phy.n;
  2734. u32 tmp;
  2735. s32 rssi[4] = { };
  2736. /* TODO: check if we can transmit */
  2737. if (b43_nphy_ipa(dev))
  2738. b43_nphy_ipa_internal_tssi_setup(dev);
  2739. if (phy->rev >= 7)
  2740. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, false, 0);
  2741. else if (phy->rev >= 3)
  2742. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, false);
  2743. b43_nphy_stop_playback(dev);
  2744. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2745. udelay(20);
  2746. tmp = b43_nphy_poll_rssi(dev, 4, rssi, 1);
  2747. b43_nphy_stop_playback(dev);
  2748. b43_nphy_rssi_select(dev, 0, 0);
  2749. if (phy->rev >= 7)
  2750. b43_nphy_rf_control_override_rev7(dev, 0x2000, 0, 3, true, 0);
  2751. else if (phy->rev >= 3)
  2752. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, true);
  2753. if (phy->rev >= 3) {
  2754. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2755. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2756. } else {
  2757. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2758. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2759. }
  2760. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2761. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2762. }
  2763. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2764. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2765. {
  2766. struct b43_phy_n *nphy = dev->phy.n;
  2767. u8 idx, delta;
  2768. u8 i, stf_mode;
  2769. for (i = 0; i < 4; i++)
  2770. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2771. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2772. delta = 0;
  2773. switch (stf_mode) {
  2774. case 0:
  2775. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2776. idx = 68;
  2777. } else {
  2778. delta = 1;
  2779. idx = dev->phy.is_40mhz ? 52 : 4;
  2780. }
  2781. break;
  2782. case 1:
  2783. idx = dev->phy.is_40mhz ? 76 : 28;
  2784. break;
  2785. case 2:
  2786. idx = dev->phy.is_40mhz ? 84 : 36;
  2787. break;
  2788. case 3:
  2789. idx = dev->phy.is_40mhz ? 92 : 44;
  2790. break;
  2791. }
  2792. for (i = 0; i < 20; i++) {
  2793. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2794. nphy->tx_power_offset[idx];
  2795. if (i == 0)
  2796. idx += delta;
  2797. if (i == 14)
  2798. idx += 1 - delta;
  2799. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2800. i == 13)
  2801. idx += 1;
  2802. }
  2803. }
  2804. }
  2805. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2806. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2807. {
  2808. struct b43_phy_n *nphy = dev->phy.n;
  2809. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2810. s16 a1[2], b0[2], b1[2];
  2811. u8 idle[2];
  2812. s8 target[2];
  2813. s32 num, den, pwr;
  2814. u32 regval[64];
  2815. u16 freq = dev->phy.channel_freq;
  2816. u16 tmp;
  2817. u16 r; /* routing */
  2818. u8 i, c;
  2819. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2820. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2821. b43_read32(dev, B43_MMIO_MACCTL);
  2822. udelay(1);
  2823. }
  2824. if (nphy->hang_avoid)
  2825. b43_nphy_stay_in_carrier_search(dev, true);
  2826. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2827. if (dev->phy.rev >= 3)
  2828. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2829. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2830. else
  2831. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2832. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2833. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2834. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2835. if (sprom->revision < 4) {
  2836. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2837. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2838. target[0] = target[1] = 52;
  2839. a1[0] = a1[1] = -424;
  2840. b0[0] = b0[1] = 5612;
  2841. b1[0] = b1[1] = -1393;
  2842. } else {
  2843. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2844. for (c = 0; c < 2; c++) {
  2845. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2846. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2847. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2848. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2849. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2850. }
  2851. } else if (freq >= 4900 && freq < 5100) {
  2852. for (c = 0; c < 2; c++) {
  2853. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2854. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2855. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2856. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2857. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2858. }
  2859. } else if (freq >= 5100 && freq < 5500) {
  2860. for (c = 0; c < 2; c++) {
  2861. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2862. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2863. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2864. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2865. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2866. }
  2867. } else if (freq >= 5500) {
  2868. for (c = 0; c < 2; c++) {
  2869. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2870. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2871. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2872. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2873. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2874. }
  2875. } else {
  2876. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2877. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2878. target[0] = target[1] = 52;
  2879. a1[0] = a1[1] = -424;
  2880. b0[0] = b0[1] = 5612;
  2881. b1[0] = b1[1] = -1393;
  2882. }
  2883. }
  2884. /* target[0] = target[1] = nphy->tx_power_max; */
  2885. if (dev->phy.rev >= 3) {
  2886. if (sprom->fem.ghz2.tssipos)
  2887. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2888. if (dev->phy.rev >= 7) {
  2889. for (c = 0; c < 2; c++) {
  2890. r = c ? 0x190 : 0x170;
  2891. if (b43_nphy_ipa(dev))
  2892. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2893. }
  2894. } else {
  2895. if (b43_nphy_ipa(dev)) {
  2896. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2897. b43_radio_write(dev,
  2898. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2899. b43_radio_write(dev,
  2900. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2901. } else {
  2902. b43_radio_write(dev,
  2903. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2904. b43_radio_write(dev,
  2905. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2906. }
  2907. }
  2908. }
  2909. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2910. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2911. b43_read32(dev, B43_MMIO_MACCTL);
  2912. udelay(1);
  2913. }
  2914. if (dev->phy.rev >= 7) {
  2915. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2916. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2917. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2918. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2919. } else {
  2920. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2921. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2922. if (dev->phy.rev > 1)
  2923. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2924. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2925. }
  2926. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2927. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2928. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2929. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2930. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2931. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2932. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2933. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2934. B43_NPHY_TXPCTL_ITSSI_BINF);
  2935. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2936. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2937. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2938. for (c = 0; c < 2; c++) {
  2939. for (i = 0; i < 64; i++) {
  2940. num = 8 * (16 * b0[c] + b1[c] * i);
  2941. den = 32768 + a1[c] * i;
  2942. pwr = max((4 * num + den / 2) / den, -8);
  2943. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2944. pwr = max(pwr, target[c] + 1);
  2945. regval[i] = pwr;
  2946. }
  2947. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2948. }
  2949. b43_nphy_tx_prepare_adjusted_power_table(dev);
  2950. /*
  2951. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  2952. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  2953. */
  2954. if (nphy->hang_avoid)
  2955. b43_nphy_stay_in_carrier_search(dev, false);
  2956. }
  2957. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  2958. {
  2959. struct b43_phy *phy = &dev->phy;
  2960. const u32 *table = NULL;
  2961. u32 rfpwr_offset;
  2962. u8 pga_gain;
  2963. int i;
  2964. table = b43_nphy_get_tx_gain_table(dev);
  2965. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  2966. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  2967. if (phy->rev >= 3) {
  2968. #if 0
  2969. nphy->gmval = (table[0] >> 16) & 0x7000;
  2970. #endif
  2971. for (i = 0; i < 128; i++) {
  2972. pga_gain = (table[i] >> 24) & 0xF;
  2973. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2974. rfpwr_offset =
  2975. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  2976. else
  2977. rfpwr_offset =
  2978. 0; /* FIXME */
  2979. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  2980. rfpwr_offset);
  2981. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  2982. rfpwr_offset);
  2983. }
  2984. }
  2985. }
  2986. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  2987. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  2988. {
  2989. struct b43_phy_n *nphy = dev->phy.n;
  2990. enum ieee80211_band band;
  2991. u16 tmp;
  2992. if (!enable) {
  2993. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  2994. B43_NPHY_RFCTL_INTC1);
  2995. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  2996. B43_NPHY_RFCTL_INTC2);
  2997. band = b43_current_band(dev->wl);
  2998. if (dev->phy.rev >= 3) {
  2999. if (band == IEEE80211_BAND_5GHZ)
  3000. tmp = 0x600;
  3001. else
  3002. tmp = 0x480;
  3003. } else {
  3004. if (band == IEEE80211_BAND_5GHZ)
  3005. tmp = 0x180;
  3006. else
  3007. tmp = 0x120;
  3008. }
  3009. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3010. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3011. } else {
  3012. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  3013. nphy->rfctrl_intc1_save);
  3014. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  3015. nphy->rfctrl_intc2_save);
  3016. }
  3017. }
  3018. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  3019. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  3020. {
  3021. u16 tmp;
  3022. if (dev->phy.rev >= 3) {
  3023. if (b43_nphy_ipa(dev)) {
  3024. tmp = 4;
  3025. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  3026. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3027. }
  3028. tmp = 1;
  3029. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  3030. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3031. }
  3032. }
  3033. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  3034. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  3035. u16 samps, u8 time, bool wait)
  3036. {
  3037. int i;
  3038. u16 tmp;
  3039. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  3040. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  3041. if (wait)
  3042. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  3043. else
  3044. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  3045. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  3046. for (i = 1000; i; i--) {
  3047. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  3048. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  3049. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  3050. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  3051. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  3052. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  3053. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  3054. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  3055. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  3056. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  3057. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  3058. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  3059. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  3060. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  3061. return;
  3062. }
  3063. udelay(10);
  3064. }
  3065. memset(est, 0, sizeof(*est));
  3066. }
  3067. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  3068. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  3069. struct b43_phy_n_iq_comp *pcomp)
  3070. {
  3071. if (write) {
  3072. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  3073. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  3074. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  3075. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  3076. } else {
  3077. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  3078. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  3079. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  3080. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  3081. }
  3082. }
  3083. #if 0
  3084. /* Ready but not used anywhere */
  3085. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  3086. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  3087. {
  3088. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3089. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  3090. if (core == 0) {
  3091. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  3092. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3093. } else {
  3094. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3095. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3096. }
  3097. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  3098. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  3099. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  3100. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  3101. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  3102. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  3103. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3104. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3105. }
  3106. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  3107. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  3108. {
  3109. u8 rxval, txval;
  3110. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3111. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3112. if (core == 0) {
  3113. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3114. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3115. } else {
  3116. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3117. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3118. }
  3119. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3120. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3121. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  3122. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  3123. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  3124. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  3125. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3126. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3127. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3128. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3129. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3130. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3131. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3132. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3133. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  3134. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3135. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  3136. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  3137. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  3138. if (core == 0) {
  3139. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  3140. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  3141. } else {
  3142. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  3143. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  3144. }
  3145. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  3146. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  3147. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3148. if (core == 0) {
  3149. rxval = 1;
  3150. txval = 8;
  3151. } else {
  3152. rxval = 4;
  3153. txval = 2;
  3154. }
  3155. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  3156. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  3157. }
  3158. #endif
  3159. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  3160. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  3161. {
  3162. int i;
  3163. s32 iq;
  3164. u32 ii;
  3165. u32 qq;
  3166. int iq_nbits, qq_nbits;
  3167. int arsh, brsh;
  3168. u16 tmp, a, b;
  3169. struct nphy_iq_est est;
  3170. struct b43_phy_n_iq_comp old;
  3171. struct b43_phy_n_iq_comp new = { };
  3172. bool error = false;
  3173. if (mask == 0)
  3174. return;
  3175. b43_nphy_rx_iq_coeffs(dev, false, &old);
  3176. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3177. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  3178. new = old;
  3179. for (i = 0; i < 2; i++) {
  3180. if (i == 0 && (mask & 1)) {
  3181. iq = est.iq0_prod;
  3182. ii = est.i0_pwr;
  3183. qq = est.q0_pwr;
  3184. } else if (i == 1 && (mask & 2)) {
  3185. iq = est.iq1_prod;
  3186. ii = est.i1_pwr;
  3187. qq = est.q1_pwr;
  3188. } else {
  3189. continue;
  3190. }
  3191. if (ii + qq < 2) {
  3192. error = true;
  3193. break;
  3194. }
  3195. iq_nbits = fls(abs(iq));
  3196. qq_nbits = fls(qq);
  3197. arsh = iq_nbits - 20;
  3198. if (arsh >= 0) {
  3199. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  3200. tmp = ii >> arsh;
  3201. } else {
  3202. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  3203. tmp = ii << -arsh;
  3204. }
  3205. if (tmp == 0) {
  3206. error = true;
  3207. break;
  3208. }
  3209. a /= tmp;
  3210. brsh = qq_nbits - 11;
  3211. if (brsh >= 0) {
  3212. b = (qq << (31 - qq_nbits));
  3213. tmp = ii >> brsh;
  3214. } else {
  3215. b = (qq << (31 - qq_nbits));
  3216. tmp = ii << -brsh;
  3217. }
  3218. if (tmp == 0) {
  3219. error = true;
  3220. break;
  3221. }
  3222. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  3223. if (i == 0 && (mask & 0x1)) {
  3224. if (dev->phy.rev >= 3) {
  3225. new.a0 = a & 0x3FF;
  3226. new.b0 = b & 0x3FF;
  3227. } else {
  3228. new.a0 = b & 0x3FF;
  3229. new.b0 = a & 0x3FF;
  3230. }
  3231. } else if (i == 1 && (mask & 0x2)) {
  3232. if (dev->phy.rev >= 3) {
  3233. new.a1 = a & 0x3FF;
  3234. new.b1 = b & 0x3FF;
  3235. } else {
  3236. new.a1 = b & 0x3FF;
  3237. new.b1 = a & 0x3FF;
  3238. }
  3239. }
  3240. }
  3241. if (error)
  3242. new = old;
  3243. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3244. }
  3245. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  3246. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  3247. {
  3248. u16 array[4];
  3249. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  3250. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  3251. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  3252. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  3253. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  3254. }
  3255. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  3256. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  3257. {
  3258. struct b43_phy_n *nphy = dev->phy.n;
  3259. u8 channel = dev->phy.channel;
  3260. int tone[2] = { 57, 58 };
  3261. u32 noise[2] = { 0x3FF, 0x3FF };
  3262. B43_WARN_ON(dev->phy.rev < 3);
  3263. if (nphy->hang_avoid)
  3264. b43_nphy_stay_in_carrier_search(dev, 1);
  3265. if (nphy->gband_spurwar_en) {
  3266. /* TODO: N PHY Adjust Analog Pfbw (7) */
  3267. if (channel == 11 && dev->phy.is_40mhz)
  3268. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  3269. else
  3270. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3271. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  3272. }
  3273. if (nphy->aband_spurwar_en) {
  3274. if (channel == 54) {
  3275. tone[0] = 0x20;
  3276. noise[0] = 0x25F;
  3277. } else if (channel == 38 || channel == 102 || channel == 118) {
  3278. if (0 /* FIXME */) {
  3279. tone[0] = 0x20;
  3280. noise[0] = 0x21F;
  3281. } else {
  3282. tone[0] = 0;
  3283. noise[0] = 0;
  3284. }
  3285. } else if (channel == 134) {
  3286. tone[0] = 0x20;
  3287. noise[0] = 0x21F;
  3288. } else if (channel == 151) {
  3289. tone[0] = 0x10;
  3290. noise[0] = 0x23F;
  3291. } else if (channel == 153 || channel == 161) {
  3292. tone[0] = 0x30;
  3293. noise[0] = 0x23F;
  3294. } else {
  3295. tone[0] = 0;
  3296. noise[0] = 0;
  3297. }
  3298. if (!tone[0] && !noise[0])
  3299. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  3300. else
  3301. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3302. }
  3303. if (nphy->hang_avoid)
  3304. b43_nphy_stay_in_carrier_search(dev, 0);
  3305. }
  3306. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  3307. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  3308. {
  3309. struct b43_phy_n *nphy = dev->phy.n;
  3310. int i, j;
  3311. u32 tmp;
  3312. u32 cur_real, cur_imag, real_part, imag_part;
  3313. u16 buffer[7];
  3314. if (nphy->hang_avoid)
  3315. b43_nphy_stay_in_carrier_search(dev, true);
  3316. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3317. for (i = 0; i < 2; i++) {
  3318. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  3319. (buffer[i * 2 + 1] & 0x3FF);
  3320. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3321. (((i + 26) << 10) | 320));
  3322. for (j = 0; j < 128; j++) {
  3323. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3324. ((tmp >> 16) & 0xFFFF));
  3325. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3326. (tmp & 0xFFFF));
  3327. }
  3328. }
  3329. for (i = 0; i < 2; i++) {
  3330. tmp = buffer[5 + i];
  3331. real_part = (tmp >> 8) & 0xFF;
  3332. imag_part = (tmp & 0xFF);
  3333. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3334. (((i + 26) << 10) | 448));
  3335. if (dev->phy.rev >= 3) {
  3336. cur_real = real_part;
  3337. cur_imag = imag_part;
  3338. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  3339. }
  3340. for (j = 0; j < 128; j++) {
  3341. if (dev->phy.rev < 3) {
  3342. cur_real = (real_part * loscale[j] + 128) >> 8;
  3343. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  3344. tmp = ((cur_real & 0xFF) << 8) |
  3345. (cur_imag & 0xFF);
  3346. }
  3347. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3348. ((tmp >> 16) & 0xFFFF));
  3349. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3350. (tmp & 0xFFFF));
  3351. }
  3352. }
  3353. if (dev->phy.rev >= 3) {
  3354. b43_shm_write16(dev, B43_SHM_SHARED,
  3355. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  3356. b43_shm_write16(dev, B43_SHM_SHARED,
  3357. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  3358. }
  3359. if (nphy->hang_avoid)
  3360. b43_nphy_stay_in_carrier_search(dev, false);
  3361. }
  3362. /*
  3363. * Restore RSSI Calibration
  3364. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  3365. */
  3366. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  3367. {
  3368. struct b43_phy_n *nphy = dev->phy.n;
  3369. u16 *rssical_radio_regs = NULL;
  3370. u16 *rssical_phy_regs = NULL;
  3371. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3372. if (!nphy->rssical_chanspec_2G.center_freq)
  3373. return;
  3374. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  3375. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  3376. } else {
  3377. if (!nphy->rssical_chanspec_5G.center_freq)
  3378. return;
  3379. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  3380. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  3381. }
  3382. /* TODO use some definitions */
  3383. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  3384. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  3385. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  3386. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  3387. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  3388. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  3389. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  3390. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  3391. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  3392. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  3393. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  3394. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  3395. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  3396. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  3397. }
  3398. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  3399. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  3400. {
  3401. struct b43_phy_n *nphy = dev->phy.n;
  3402. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  3403. u16 tmp;
  3404. u8 offset, i;
  3405. if (dev->phy.rev >= 3) {
  3406. for (i = 0; i < 2; i++) {
  3407. tmp = (i == 0) ? 0x2000 : 0x3000;
  3408. offset = i * 11;
  3409. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  3410. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  3411. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  3412. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  3413. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  3414. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  3415. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  3416. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  3417. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  3418. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  3419. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  3420. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3421. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  3422. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3423. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3424. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3425. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3426. if (nphy->ipa5g_on) {
  3427. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  3428. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  3429. } else {
  3430. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3431. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  3432. }
  3433. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3434. } else {
  3435. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  3436. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3437. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  3438. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3439. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  3440. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  3441. if (nphy->ipa2g_on) {
  3442. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  3443. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  3444. (dev->phy.rev < 5) ? 0x11 : 0x01);
  3445. } else {
  3446. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  3447. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  3448. }
  3449. }
  3450. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  3451. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  3452. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  3453. }
  3454. } else {
  3455. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  3456. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  3457. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  3458. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  3459. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  3460. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  3461. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  3462. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  3463. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  3464. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  3465. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  3466. B43_NPHY_BANDCTL_5GHZ)) {
  3467. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  3468. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  3469. } else {
  3470. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  3471. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  3472. }
  3473. if (dev->phy.rev < 2) {
  3474. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  3475. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  3476. } else {
  3477. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  3478. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  3479. }
  3480. }
  3481. }
  3482. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  3483. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  3484. {
  3485. struct b43_phy_n *nphy = dev->phy.n;
  3486. int i;
  3487. u16 scale, entry;
  3488. u16 tmp = nphy->txcal_bbmult;
  3489. if (core == 0)
  3490. tmp >>= 8;
  3491. tmp &= 0xff;
  3492. for (i = 0; i < 18; i++) {
  3493. scale = (ladder_lo[i].percent * tmp) / 100;
  3494. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  3495. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  3496. scale = (ladder_iq[i].percent * tmp) / 100;
  3497. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  3498. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  3499. }
  3500. }
  3501. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  3502. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3503. {
  3504. int i;
  3505. for (i = 0; i < 15; i++)
  3506. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  3507. tbl_tx_filter_coef_rev4[2][i]);
  3508. }
  3509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  3510. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3511. {
  3512. int i, j;
  3513. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  3514. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  3515. for (i = 0; i < 3; i++)
  3516. for (j = 0; j < 15; j++)
  3517. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  3518. tbl_tx_filter_coef_rev4[i][j]);
  3519. if (dev->phy.is_40mhz) {
  3520. for (j = 0; j < 15; j++)
  3521. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3522. tbl_tx_filter_coef_rev4[3][j]);
  3523. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3524. for (j = 0; j < 15; j++)
  3525. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3526. tbl_tx_filter_coef_rev4[5][j]);
  3527. }
  3528. if (dev->phy.channel == 14)
  3529. for (j = 0; j < 15; j++)
  3530. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3531. tbl_tx_filter_coef_rev4[6][j]);
  3532. }
  3533. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3534. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3535. {
  3536. struct b43_phy_n *nphy = dev->phy.n;
  3537. u16 curr_gain[2];
  3538. struct nphy_txgains target;
  3539. const u32 *table = NULL;
  3540. if (!nphy->txpwrctrl) {
  3541. int i;
  3542. if (nphy->hang_avoid)
  3543. b43_nphy_stay_in_carrier_search(dev, true);
  3544. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3545. if (nphy->hang_avoid)
  3546. b43_nphy_stay_in_carrier_search(dev, false);
  3547. for (i = 0; i < 2; ++i) {
  3548. if (dev->phy.rev >= 3) {
  3549. target.ipa[i] = curr_gain[i] & 0x000F;
  3550. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3551. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3552. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3553. } else {
  3554. target.ipa[i] = curr_gain[i] & 0x0003;
  3555. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3556. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3557. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3558. }
  3559. }
  3560. } else {
  3561. int i;
  3562. u16 index[2];
  3563. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3564. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3565. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3566. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3567. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3568. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3569. for (i = 0; i < 2; ++i) {
  3570. table = b43_nphy_get_tx_gain_table(dev);
  3571. if (dev->phy.rev >= 3) {
  3572. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3573. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3574. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3575. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3576. } else {
  3577. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3578. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3579. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3580. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3581. }
  3582. }
  3583. }
  3584. return target;
  3585. }
  3586. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3587. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3588. {
  3589. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3590. if (dev->phy.rev >= 3) {
  3591. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3592. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3593. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3594. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3595. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3596. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3597. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3598. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3599. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3600. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3601. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3602. b43_nphy_reset_cca(dev);
  3603. } else {
  3604. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3605. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3606. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3607. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3608. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3609. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3610. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3611. }
  3612. }
  3613. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3614. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3615. {
  3616. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3617. u16 tmp;
  3618. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3619. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3620. if (dev->phy.rev >= 3) {
  3621. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3622. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3623. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3624. regs[2] = tmp;
  3625. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3626. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3627. regs[3] = tmp;
  3628. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3629. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3630. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3631. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3632. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3633. regs[5] = tmp;
  3634. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3635. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3636. regs[6] = tmp;
  3637. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3638. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3639. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3640. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  3641. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  3642. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  3643. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3644. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3645. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3646. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3647. } else {
  3648. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3649. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3650. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3651. regs[2] = tmp;
  3652. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3653. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3654. regs[3] = tmp;
  3655. tmp |= 0x2000;
  3656. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3657. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3658. regs[4] = tmp;
  3659. tmp |= 0x2000;
  3660. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3661. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3662. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3663. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3664. tmp = 0x0180;
  3665. else
  3666. tmp = 0x0120;
  3667. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3668. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3669. }
  3670. }
  3671. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3672. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3673. {
  3674. struct b43_phy_n *nphy = dev->phy.n;
  3675. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3676. u16 *txcal_radio_regs = NULL;
  3677. struct b43_chanspec *iqcal_chanspec;
  3678. u16 *table = NULL;
  3679. if (nphy->hang_avoid)
  3680. b43_nphy_stay_in_carrier_search(dev, 1);
  3681. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3682. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3683. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3684. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3685. table = nphy->cal_cache.txcal_coeffs_2G;
  3686. } else {
  3687. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3688. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3689. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3690. table = nphy->cal_cache.txcal_coeffs_5G;
  3691. }
  3692. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3693. /* TODO use some definitions */
  3694. if (dev->phy.rev >= 3) {
  3695. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3696. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3697. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3698. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3699. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3700. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3701. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3702. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3703. } else {
  3704. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3705. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3706. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3707. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3708. }
  3709. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3710. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3711. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3712. if (nphy->hang_avoid)
  3713. b43_nphy_stay_in_carrier_search(dev, 0);
  3714. }
  3715. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3716. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3717. {
  3718. struct b43_phy_n *nphy = dev->phy.n;
  3719. u16 coef[4];
  3720. u16 *loft = NULL;
  3721. u16 *table = NULL;
  3722. int i;
  3723. u16 *txcal_radio_regs = NULL;
  3724. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3725. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3726. if (!nphy->iqcal_chanspec_2G.center_freq)
  3727. return;
  3728. table = nphy->cal_cache.txcal_coeffs_2G;
  3729. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3730. } else {
  3731. if (!nphy->iqcal_chanspec_5G.center_freq)
  3732. return;
  3733. table = nphy->cal_cache.txcal_coeffs_5G;
  3734. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3735. }
  3736. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3737. for (i = 0; i < 4; i++) {
  3738. if (dev->phy.rev >= 3)
  3739. table[i] = coef[i];
  3740. else
  3741. coef[i] = 0;
  3742. }
  3743. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3744. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3745. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3746. if (dev->phy.rev < 2)
  3747. b43_nphy_tx_iq_workaround(dev);
  3748. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3749. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3750. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3751. } else {
  3752. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3753. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3754. }
  3755. /* TODO use some definitions */
  3756. if (dev->phy.rev >= 3) {
  3757. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3758. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3759. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3760. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3761. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3762. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3763. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3764. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3765. } else {
  3766. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3767. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3768. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3769. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3770. }
  3771. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3772. }
  3773. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3774. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3775. struct nphy_txgains target,
  3776. bool full, bool mphase)
  3777. {
  3778. struct b43_phy_n *nphy = dev->phy.n;
  3779. int i;
  3780. int error = 0;
  3781. int freq;
  3782. bool avoid = false;
  3783. u8 length;
  3784. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3785. const u16 *table;
  3786. bool phy6or5x;
  3787. u16 buffer[11];
  3788. u16 diq_start = 0;
  3789. u16 save[2];
  3790. u16 gain[2];
  3791. struct nphy_iqcal_params params[2];
  3792. bool updated[2] = { };
  3793. b43_nphy_stay_in_carrier_search(dev, true);
  3794. if (dev->phy.rev >= 4) {
  3795. avoid = nphy->hang_avoid;
  3796. nphy->hang_avoid = false;
  3797. }
  3798. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3799. for (i = 0; i < 2; i++) {
  3800. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3801. gain[i] = params[i].cal_gain;
  3802. }
  3803. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3804. b43_nphy_tx_cal_radio_setup(dev);
  3805. b43_nphy_tx_cal_phy_setup(dev);
  3806. phy6or5x = dev->phy.rev >= 6 ||
  3807. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3808. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3809. if (phy6or5x) {
  3810. if (dev->phy.is_40mhz) {
  3811. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3812. tbl_tx_iqlo_cal_loft_ladder_40);
  3813. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3814. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3815. } else {
  3816. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3817. tbl_tx_iqlo_cal_loft_ladder_20);
  3818. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3819. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3820. }
  3821. }
  3822. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3823. if (!dev->phy.is_40mhz)
  3824. freq = 2500;
  3825. else
  3826. freq = 5000;
  3827. if (nphy->mphase_cal_phase_id > 2)
  3828. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3829. 0xFFFF, 0, true, false);
  3830. else
  3831. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3832. if (error == 0) {
  3833. if (nphy->mphase_cal_phase_id > 2) {
  3834. table = nphy->mphase_txcal_bestcoeffs;
  3835. length = 11;
  3836. if (dev->phy.rev < 3)
  3837. length -= 2;
  3838. } else {
  3839. if (!full && nphy->txiqlocal_coeffsvalid) {
  3840. table = nphy->txiqlocal_bestc;
  3841. length = 11;
  3842. if (dev->phy.rev < 3)
  3843. length -= 2;
  3844. } else {
  3845. full = true;
  3846. if (dev->phy.rev >= 3) {
  3847. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3848. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3849. } else {
  3850. table = tbl_tx_iqlo_cal_startcoefs;
  3851. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3852. }
  3853. }
  3854. }
  3855. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3856. if (full) {
  3857. if (dev->phy.rev >= 3)
  3858. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3859. else
  3860. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3861. } else {
  3862. if (dev->phy.rev >= 3)
  3863. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3864. else
  3865. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3866. }
  3867. if (mphase) {
  3868. count = nphy->mphase_txcal_cmdidx;
  3869. numb = min(max,
  3870. (u16)(count + nphy->mphase_txcal_numcmds));
  3871. } else {
  3872. count = 0;
  3873. numb = max;
  3874. }
  3875. for (; count < numb; count++) {
  3876. if (full) {
  3877. if (dev->phy.rev >= 3)
  3878. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3879. else
  3880. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3881. } else {
  3882. if (dev->phy.rev >= 3)
  3883. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3884. else
  3885. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3886. }
  3887. core = (cmd & 0x3000) >> 12;
  3888. type = (cmd & 0x0F00) >> 8;
  3889. if (phy6or5x && updated[core] == 0) {
  3890. b43_nphy_update_tx_cal_ladder(dev, core);
  3891. updated[core] = true;
  3892. }
  3893. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3894. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3895. if (type == 1 || type == 3 || type == 4) {
  3896. buffer[0] = b43_ntab_read(dev,
  3897. B43_NTAB16(15, 69 + core));
  3898. diq_start = buffer[0];
  3899. buffer[0] = 0;
  3900. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3901. 0);
  3902. }
  3903. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3904. for (i = 0; i < 2000; i++) {
  3905. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3906. if (tmp & 0xC000)
  3907. break;
  3908. udelay(10);
  3909. }
  3910. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3911. buffer);
  3912. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3913. buffer);
  3914. if (type == 1 || type == 3 || type == 4)
  3915. buffer[0] = diq_start;
  3916. }
  3917. if (mphase)
  3918. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3919. last = (dev->phy.rev < 3) ? 6 : 7;
  3920. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3921. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3922. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3923. if (dev->phy.rev < 3) {
  3924. buffer[0] = 0;
  3925. buffer[1] = 0;
  3926. buffer[2] = 0;
  3927. buffer[3] = 0;
  3928. }
  3929. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3930. buffer);
  3931. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3932. buffer);
  3933. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3934. buffer);
  3935. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3936. buffer);
  3937. length = 11;
  3938. if (dev->phy.rev < 3)
  3939. length -= 2;
  3940. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3941. nphy->txiqlocal_bestc);
  3942. nphy->txiqlocal_coeffsvalid = true;
  3943. nphy->txiqlocal_chanspec.center_freq =
  3944. dev->phy.channel_freq;
  3945. nphy->txiqlocal_chanspec.channel_type =
  3946. dev->phy.channel_type;
  3947. } else {
  3948. length = 11;
  3949. if (dev->phy.rev < 3)
  3950. length -= 2;
  3951. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3952. nphy->mphase_txcal_bestcoeffs);
  3953. }
  3954. b43_nphy_stop_playback(dev);
  3955. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3956. }
  3957. b43_nphy_tx_cal_phy_cleanup(dev);
  3958. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3959. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3960. b43_nphy_tx_iq_workaround(dev);
  3961. if (dev->phy.rev >= 4)
  3962. nphy->hang_avoid = avoid;
  3963. b43_nphy_stay_in_carrier_search(dev, false);
  3964. return error;
  3965. }
  3966. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3967. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3968. {
  3969. struct b43_phy_n *nphy = dev->phy.n;
  3970. u8 i;
  3971. u16 buffer[7];
  3972. bool equal = true;
  3973. if (!nphy->txiqlocal_coeffsvalid ||
  3974. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3975. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3976. return;
  3977. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3978. for (i = 0; i < 4; i++) {
  3979. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3980. equal = false;
  3981. break;
  3982. }
  3983. }
  3984. if (!equal) {
  3985. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3986. nphy->txiqlocal_bestc);
  3987. for (i = 0; i < 4; i++)
  3988. buffer[i] = 0;
  3989. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3990. buffer);
  3991. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3992. &nphy->txiqlocal_bestc[5]);
  3993. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3994. &nphy->txiqlocal_bestc[5]);
  3995. }
  3996. }
  3997. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3998. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3999. struct nphy_txgains target, u8 type, bool debug)
  4000. {
  4001. struct b43_phy_n *nphy = dev->phy.n;
  4002. int i, j, index;
  4003. u8 rfctl[2];
  4004. u8 afectl_core;
  4005. u16 tmp[6];
  4006. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  4007. u32 real, imag;
  4008. enum ieee80211_band band;
  4009. u8 use;
  4010. u16 cur_hpf;
  4011. u16 lna[3] = { 3, 3, 1 };
  4012. u16 hpf1[3] = { 7, 2, 0 };
  4013. u16 hpf2[3] = { 2, 0, 0 };
  4014. u32 power[3] = { };
  4015. u16 gain_save[2];
  4016. u16 cal_gain[2];
  4017. struct nphy_iqcal_params cal_params[2];
  4018. struct nphy_iq_est est;
  4019. int ret = 0;
  4020. bool playtone = true;
  4021. int desired = 13;
  4022. b43_nphy_stay_in_carrier_search(dev, 1);
  4023. if (dev->phy.rev < 2)
  4024. b43_nphy_reapply_tx_cal_coeffs(dev);
  4025. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4026. for (i = 0; i < 2; i++) {
  4027. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  4028. cal_gain[i] = cal_params[i].cal_gain;
  4029. }
  4030. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  4031. for (i = 0; i < 2; i++) {
  4032. if (i == 0) {
  4033. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  4034. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  4035. afectl_core = B43_NPHY_AFECTL_C1;
  4036. } else {
  4037. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  4038. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  4039. afectl_core = B43_NPHY_AFECTL_C2;
  4040. }
  4041. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  4042. tmp[2] = b43_phy_read(dev, afectl_core);
  4043. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  4044. tmp[4] = b43_phy_read(dev, rfctl[0]);
  4045. tmp[5] = b43_phy_read(dev, rfctl[1]);
  4046. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  4047. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  4048. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  4049. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  4050. (1 - i));
  4051. b43_phy_set(dev, afectl_core, 0x0006);
  4052. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  4053. band = b43_current_band(dev->wl);
  4054. if (nphy->rxcalparams & 0xFF000000) {
  4055. if (band == IEEE80211_BAND_5GHZ)
  4056. b43_phy_write(dev, rfctl[0], 0x140);
  4057. else
  4058. b43_phy_write(dev, rfctl[0], 0x110);
  4059. } else {
  4060. if (band == IEEE80211_BAND_5GHZ)
  4061. b43_phy_write(dev, rfctl[0], 0x180);
  4062. else
  4063. b43_phy_write(dev, rfctl[0], 0x120);
  4064. }
  4065. if (band == IEEE80211_BAND_5GHZ)
  4066. b43_phy_write(dev, rfctl[1], 0x148);
  4067. else
  4068. b43_phy_write(dev, rfctl[1], 0x114);
  4069. if (nphy->rxcalparams & 0x10000) {
  4070. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  4071. (i + 1));
  4072. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  4073. (2 - i));
  4074. }
  4075. for (j = 0; j < 4; j++) {
  4076. if (j < 3) {
  4077. cur_lna = lna[j];
  4078. cur_hpf1 = hpf1[j];
  4079. cur_hpf2 = hpf2[j];
  4080. } else {
  4081. if (power[1] > 10000) {
  4082. use = 1;
  4083. cur_hpf = cur_hpf1;
  4084. index = 2;
  4085. } else {
  4086. if (power[0] > 10000) {
  4087. use = 1;
  4088. cur_hpf = cur_hpf1;
  4089. index = 1;
  4090. } else {
  4091. index = 0;
  4092. use = 2;
  4093. cur_hpf = cur_hpf2;
  4094. }
  4095. }
  4096. cur_lna = lna[index];
  4097. cur_hpf1 = hpf1[index];
  4098. cur_hpf2 = hpf2[index];
  4099. cur_hpf += desired - hweight32(power[index]);
  4100. cur_hpf = clamp_val(cur_hpf, 0, 10);
  4101. if (use == 1)
  4102. cur_hpf1 = cur_hpf;
  4103. else
  4104. cur_hpf2 = cur_hpf;
  4105. }
  4106. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  4107. (cur_lna << 2));
  4108. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  4109. false);
  4110. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4111. b43_nphy_stop_playback(dev);
  4112. if (playtone) {
  4113. ret = b43_nphy_tx_tone(dev, 4000,
  4114. (nphy->rxcalparams & 0xFFFF),
  4115. false, false);
  4116. playtone = false;
  4117. } else {
  4118. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  4119. false, false);
  4120. }
  4121. if (ret == 0) {
  4122. if (j < 3) {
  4123. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  4124. false);
  4125. if (i == 0) {
  4126. real = est.i0_pwr;
  4127. imag = est.q0_pwr;
  4128. } else {
  4129. real = est.i1_pwr;
  4130. imag = est.q1_pwr;
  4131. }
  4132. power[i] = ((real + imag) / 1024) + 1;
  4133. } else {
  4134. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  4135. }
  4136. b43_nphy_stop_playback(dev);
  4137. }
  4138. if (ret != 0)
  4139. break;
  4140. }
  4141. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  4142. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  4143. b43_phy_write(dev, rfctl[1], tmp[5]);
  4144. b43_phy_write(dev, rfctl[0], tmp[4]);
  4145. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  4146. b43_phy_write(dev, afectl_core, tmp[2]);
  4147. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  4148. if (ret != 0)
  4149. break;
  4150. }
  4151. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  4152. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4153. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4154. b43_nphy_stay_in_carrier_search(dev, 0);
  4155. return ret;
  4156. }
  4157. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  4158. struct nphy_txgains target, u8 type, bool debug)
  4159. {
  4160. return -1;
  4161. }
  4162. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  4163. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  4164. struct nphy_txgains target, u8 type, bool debug)
  4165. {
  4166. if (dev->phy.rev >= 3)
  4167. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  4168. else
  4169. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  4170. }
  4171. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  4172. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  4173. {
  4174. struct b43_phy *phy = &dev->phy;
  4175. struct b43_phy_n *nphy = phy->n;
  4176. /* u16 buf[16]; it's rev3+ */
  4177. nphy->phyrxchain = mask;
  4178. if (0 /* FIXME clk */)
  4179. return;
  4180. b43_mac_suspend(dev);
  4181. if (nphy->hang_avoid)
  4182. b43_nphy_stay_in_carrier_search(dev, true);
  4183. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  4184. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  4185. if ((mask & 0x3) != 0x3) {
  4186. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  4187. if (dev->phy.rev >= 3) {
  4188. /* TODO */
  4189. }
  4190. } else {
  4191. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  4192. if (dev->phy.rev >= 3) {
  4193. /* TODO */
  4194. }
  4195. }
  4196. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4197. if (nphy->hang_avoid)
  4198. b43_nphy_stay_in_carrier_search(dev, false);
  4199. b43_mac_enable(dev);
  4200. }
  4201. /**************************************************
  4202. * N-PHY init
  4203. **************************************************/
  4204. /*
  4205. * Upload the N-PHY tables.
  4206. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  4207. */
  4208. static void b43_nphy_tables_init(struct b43_wldev *dev)
  4209. {
  4210. if (dev->phy.rev < 3)
  4211. b43_nphy_rev0_1_2_tables_init(dev);
  4212. else
  4213. b43_nphy_rev3plus_tables_init(dev);
  4214. }
  4215. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  4216. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  4217. {
  4218. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  4219. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  4220. if (preamble == 1)
  4221. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  4222. else
  4223. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  4224. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  4225. }
  4226. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  4227. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  4228. {
  4229. unsigned int i;
  4230. u16 val;
  4231. val = 0x1E1F;
  4232. for (i = 0; i < 16; i++) {
  4233. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  4234. val -= 0x202;
  4235. }
  4236. val = 0x3E3F;
  4237. for (i = 0; i < 16; i++) {
  4238. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  4239. val -= 0x202;
  4240. }
  4241. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  4242. }
  4243. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  4244. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  4245. {
  4246. if (dev->phy.rev >= 3) {
  4247. if (!init)
  4248. return;
  4249. if (0 /* FIXME */) {
  4250. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  4251. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  4252. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  4253. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  4254. }
  4255. } else {
  4256. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  4257. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  4258. switch (dev->dev->bus_type) {
  4259. #ifdef CONFIG_B43_BCMA
  4260. case B43_BUS_BCMA:
  4261. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  4262. 0xFC00, 0xFC00);
  4263. break;
  4264. #endif
  4265. #ifdef CONFIG_B43_SSB
  4266. case B43_BUS_SSB:
  4267. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  4268. 0xFC00, 0xFC00);
  4269. break;
  4270. #endif
  4271. }
  4272. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  4273. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  4274. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  4275. 0);
  4276. if (init) {
  4277. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  4278. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  4279. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  4280. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  4281. }
  4282. }
  4283. }
  4284. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  4285. int b43_phy_initn(struct b43_wldev *dev)
  4286. {
  4287. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4288. struct b43_phy *phy = &dev->phy;
  4289. struct b43_phy_n *nphy = phy->n;
  4290. u8 tx_pwr_state;
  4291. struct nphy_txgains target;
  4292. u16 tmp;
  4293. enum ieee80211_band tmp2;
  4294. bool do_rssi_cal;
  4295. u16 clip[2];
  4296. bool do_cal = false;
  4297. if ((dev->phy.rev >= 3) &&
  4298. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  4299. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  4300. switch (dev->dev->bus_type) {
  4301. #ifdef CONFIG_B43_BCMA
  4302. case B43_BUS_BCMA:
  4303. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  4304. BCMA_CC_CHIPCTL, 0x40);
  4305. break;
  4306. #endif
  4307. #ifdef CONFIG_B43_SSB
  4308. case B43_BUS_SSB:
  4309. chipco_set32(&dev->dev->sdev->bus->chipco,
  4310. SSB_CHIPCO_CHIPCTL, 0x40);
  4311. break;
  4312. #endif
  4313. }
  4314. }
  4315. nphy->deaf_count = 0;
  4316. b43_nphy_tables_init(dev);
  4317. nphy->crsminpwr_adjusted = false;
  4318. nphy->noisevars_adjusted = false;
  4319. /* Clear all overrides */
  4320. if (dev->phy.rev >= 3) {
  4321. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  4322. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4323. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  4324. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  4325. } else {
  4326. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4327. }
  4328. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  4329. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  4330. if (dev->phy.rev < 6) {
  4331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  4332. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  4333. }
  4334. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  4335. ~(B43_NPHY_RFSEQMODE_CAOVER |
  4336. B43_NPHY_RFSEQMODE_TROVER));
  4337. if (dev->phy.rev >= 3)
  4338. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  4339. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  4340. if (dev->phy.rev <= 2) {
  4341. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  4342. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  4343. ~B43_NPHY_BPHY_CTL3_SCALE,
  4344. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  4345. }
  4346. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  4347. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  4348. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  4349. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4350. dev->dev->board_type == 0x8B))
  4351. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  4352. else
  4353. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  4354. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  4355. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  4356. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  4357. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  4358. b43_nphy_update_txrx_chain(dev);
  4359. if (phy->rev < 2) {
  4360. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  4361. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  4362. }
  4363. tmp2 = b43_current_band(dev->wl);
  4364. if (b43_nphy_ipa(dev)) {
  4365. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  4366. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  4367. nphy->papd_epsilon_offset[0] << 7);
  4368. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  4369. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  4370. nphy->papd_epsilon_offset[1] << 7);
  4371. b43_nphy_int_pa_set_tx_dig_filters(dev);
  4372. } else if (phy->rev >= 5) {
  4373. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  4374. }
  4375. b43_nphy_workarounds(dev);
  4376. /* Reset CCA, in init code it differs a little from standard way */
  4377. b43_phy_force_clock(dev, 1);
  4378. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  4379. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  4380. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  4381. b43_phy_force_clock(dev, 0);
  4382. b43_mac_phy_clock_set(dev, true);
  4383. b43_nphy_pa_override(dev, false);
  4384. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  4385. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4386. b43_nphy_pa_override(dev, true);
  4387. b43_nphy_classifier(dev, 0, 0);
  4388. b43_nphy_read_clip_detection(dev, clip);
  4389. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4390. b43_nphy_bphy_init(dev);
  4391. tx_pwr_state = nphy->txpwrctrl;
  4392. b43_nphy_tx_power_ctrl(dev, false);
  4393. b43_nphy_tx_power_fix(dev);
  4394. b43_nphy_tx_power_ctl_idle_tssi(dev);
  4395. b43_nphy_tx_power_ctl_setup(dev);
  4396. b43_nphy_tx_gain_table_upload(dev);
  4397. if (nphy->phyrxchain != 3)
  4398. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  4399. if (nphy->mphase_cal_phase_id > 0)
  4400. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  4401. do_rssi_cal = false;
  4402. if (phy->rev >= 3) {
  4403. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4404. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  4405. else
  4406. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  4407. if (do_rssi_cal)
  4408. b43_nphy_rssi_cal(dev);
  4409. else
  4410. b43_nphy_restore_rssi_cal(dev);
  4411. } else {
  4412. b43_nphy_rssi_cal(dev);
  4413. }
  4414. if (!((nphy->measure_hold & 0x6) != 0)) {
  4415. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4416. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  4417. else
  4418. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  4419. if (nphy->mute)
  4420. do_cal = false;
  4421. if (do_cal) {
  4422. target = b43_nphy_get_tx_gains(dev);
  4423. if (nphy->antsel_type == 2)
  4424. b43_nphy_superswitch_init(dev, true);
  4425. if (nphy->perical != 2) {
  4426. b43_nphy_rssi_cal(dev);
  4427. if (phy->rev >= 3) {
  4428. nphy->cal_orig_pwr_idx[0] =
  4429. nphy->txpwrindex[0].index_internal;
  4430. nphy->cal_orig_pwr_idx[1] =
  4431. nphy->txpwrindex[1].index_internal;
  4432. /* TODO N PHY Pre Calibrate TX Gain */
  4433. target = b43_nphy_get_tx_gains(dev);
  4434. }
  4435. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  4436. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  4437. b43_nphy_save_cal(dev);
  4438. } else if (nphy->mphase_cal_phase_id == 0)
  4439. ;/* N PHY Periodic Calibration with arg 3 */
  4440. } else {
  4441. b43_nphy_restore_cal(dev);
  4442. }
  4443. }
  4444. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  4445. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  4446. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  4447. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  4448. if (phy->rev >= 3 && phy->rev <= 6)
  4449. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  4450. b43_nphy_tx_lp_fbw(dev);
  4451. if (phy->rev >= 3)
  4452. b43_nphy_spur_workaround(dev);
  4453. return 0;
  4454. }
  4455. /**************************************************
  4456. * Channel switching ops.
  4457. **************************************************/
  4458. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  4459. const struct b43_phy_n_sfo_cfg *e)
  4460. {
  4461. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  4462. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  4463. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  4464. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  4465. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  4466. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  4467. }
  4468. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  4469. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  4470. {
  4471. struct bcma_drv_cc __maybe_unused *cc;
  4472. u32 __maybe_unused pmu_ctl;
  4473. switch (dev->dev->bus_type) {
  4474. #ifdef CONFIG_B43_BCMA
  4475. case B43_BUS_BCMA:
  4476. cc = &dev->dev->bdev->bus->drv_cc;
  4477. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  4478. if (avoid) {
  4479. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  4480. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  4481. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  4482. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  4483. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  4484. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  4485. } else {
  4486. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  4487. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  4488. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  4489. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  4490. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  4491. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  4492. }
  4493. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  4494. } else if (dev->dev->chip_id == 0x4716) {
  4495. if (avoid) {
  4496. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  4497. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  4498. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  4499. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  4500. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  4501. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  4502. } else {
  4503. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  4504. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  4505. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  4506. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  4507. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  4508. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  4509. }
  4510. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  4511. BCMA_CC_PMU_CTL_NOILPONW;
  4512. } else if (dev->dev->chip_id == 0x4322 ||
  4513. dev->dev->chip_id == 0x4340 ||
  4514. dev->dev->chip_id == 0x4341) {
  4515. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  4516. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  4517. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  4518. if (avoid)
  4519. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  4520. else
  4521. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  4522. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  4523. } else {
  4524. return;
  4525. }
  4526. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  4527. break;
  4528. #endif
  4529. #ifdef CONFIG_B43_SSB
  4530. case B43_BUS_SSB:
  4531. /* FIXME */
  4532. break;
  4533. #endif
  4534. }
  4535. }
  4536. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4537. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4538. const struct b43_phy_n_sfo_cfg *e,
  4539. struct ieee80211_channel *new_channel)
  4540. {
  4541. struct b43_phy *phy = &dev->phy;
  4542. struct b43_phy_n *nphy = dev->phy.n;
  4543. int ch = new_channel->hw_value;
  4544. u16 old_band_5ghz;
  4545. u32 tmp32;
  4546. old_band_5ghz =
  4547. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4548. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4549. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4550. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4551. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4552. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4553. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4554. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4555. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4556. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4557. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4558. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4559. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4560. }
  4561. b43_chantab_phy_upload(dev, e);
  4562. if (new_channel->hw_value == 14) {
  4563. b43_nphy_classifier(dev, 2, 0);
  4564. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4565. } else {
  4566. b43_nphy_classifier(dev, 2, 2);
  4567. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4568. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4569. }
  4570. if (!nphy->txpwrctrl)
  4571. b43_nphy_tx_power_fix(dev);
  4572. if (dev->phy.rev < 3)
  4573. b43_nphy_adjust_lna_gain_table(dev);
  4574. b43_nphy_tx_lp_fbw(dev);
  4575. if (dev->phy.rev >= 3 &&
  4576. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4577. bool avoid = false;
  4578. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4579. avoid = true;
  4580. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4581. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4582. avoid = true;
  4583. } else { /* 40MHz */
  4584. if (nphy->aband_spurwar_en &&
  4585. (ch == 38 || ch == 102 || ch == 118))
  4586. avoid = dev->dev->chip_id == 0x4716;
  4587. }
  4588. b43_nphy_pmu_spur_avoid(dev, avoid);
  4589. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4590. dev->dev->chip_id == 43225) {
  4591. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4592. avoid ? 0x5341 : 0x8889);
  4593. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4594. }
  4595. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4596. ; /* TODO: reset PLL */
  4597. if (avoid)
  4598. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4599. else
  4600. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4601. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4602. b43_nphy_reset_cca(dev);
  4603. /* wl sets useless phy_isspuravoid here */
  4604. }
  4605. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4606. if (phy->rev >= 3)
  4607. b43_nphy_spur_workaround(dev);
  4608. }
  4609. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4610. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4611. struct ieee80211_channel *channel,
  4612. enum nl80211_channel_type channel_type)
  4613. {
  4614. struct b43_phy *phy = &dev->phy;
  4615. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4616. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4617. u8 tmp;
  4618. if (dev->phy.rev >= 3) {
  4619. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4620. channel->center_freq);
  4621. if (!tabent_r3)
  4622. return -ESRCH;
  4623. } else {
  4624. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4625. channel->hw_value);
  4626. if (!tabent_r2)
  4627. return -ESRCH;
  4628. }
  4629. /* Channel is set later in common code, but we need to set it on our
  4630. own to let this function's subcalls work properly. */
  4631. phy->channel = channel->hw_value;
  4632. phy->channel_freq = channel->center_freq;
  4633. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4634. b43_channel_type_is_40mhz(channel_type))
  4635. ; /* TODO: BMAC BW Set (channel_type) */
  4636. if (channel_type == NL80211_CHAN_HT40PLUS)
  4637. b43_phy_set(dev, B43_NPHY_RXCTL,
  4638. B43_NPHY_RXCTL_BSELU20);
  4639. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4640. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4641. ~B43_NPHY_RXCTL_BSELU20);
  4642. if (dev->phy.rev >= 3) {
  4643. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4644. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4645. b43_radio_2056_setup(dev, tabent_r3);
  4646. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4647. } else {
  4648. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4649. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4650. b43_radio_2055_setup(dev, tabent_r2);
  4651. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4652. }
  4653. return 0;
  4654. }
  4655. /**************************************************
  4656. * Basic PHY ops.
  4657. **************************************************/
  4658. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4659. {
  4660. struct b43_phy_n *nphy;
  4661. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4662. if (!nphy)
  4663. return -ENOMEM;
  4664. dev->phy.n = nphy;
  4665. return 0;
  4666. }
  4667. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4668. {
  4669. struct b43_phy *phy = &dev->phy;
  4670. struct b43_phy_n *nphy = phy->n;
  4671. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4672. memset(nphy, 0, sizeof(*nphy));
  4673. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4674. nphy->spur_avoid = (phy->rev >= 3) ?
  4675. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4676. nphy->init_por = true;
  4677. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4678. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4679. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4680. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4681. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4682. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4683. nphy->tx_pwr_idx[0] = 128;
  4684. nphy->tx_pwr_idx[1] = 128;
  4685. /* Hardware TX power control and 5GHz power gain */
  4686. nphy->txpwrctrl = false;
  4687. nphy->pwg_gain_5ghz = false;
  4688. if (dev->phy.rev >= 3 ||
  4689. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4690. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4691. nphy->txpwrctrl = true;
  4692. nphy->pwg_gain_5ghz = true;
  4693. } else if (sprom->revision >= 4) {
  4694. if (dev->phy.rev >= 2 &&
  4695. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4696. nphy->txpwrctrl = true;
  4697. #ifdef CONFIG_B43_SSB
  4698. if (dev->dev->bus_type == B43_BUS_SSB &&
  4699. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4700. struct pci_dev *pdev =
  4701. dev->dev->sdev->bus->host_pci;
  4702. if (pdev->device == 0x4328 ||
  4703. pdev->device == 0x432a)
  4704. nphy->pwg_gain_5ghz = true;
  4705. }
  4706. #endif
  4707. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4708. nphy->pwg_gain_5ghz = true;
  4709. }
  4710. }
  4711. if (dev->phy.rev >= 3) {
  4712. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4713. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4714. }
  4715. nphy->init_por = true;
  4716. }
  4717. static void b43_nphy_op_free(struct b43_wldev *dev)
  4718. {
  4719. struct b43_phy *phy = &dev->phy;
  4720. struct b43_phy_n *nphy = phy->n;
  4721. kfree(nphy);
  4722. phy->n = NULL;
  4723. }
  4724. static int b43_nphy_op_init(struct b43_wldev *dev)
  4725. {
  4726. return b43_phy_initn(dev);
  4727. }
  4728. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4729. {
  4730. #if B43_DEBUG
  4731. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4732. /* OFDM registers are onnly available on A/G-PHYs */
  4733. b43err(dev->wl, "Invalid OFDM PHY access at "
  4734. "0x%04X on N-PHY\n", offset);
  4735. dump_stack();
  4736. }
  4737. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4738. /* Ext-G registers are only available on G-PHYs */
  4739. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4740. "0x%04X on N-PHY\n", offset);
  4741. dump_stack();
  4742. }
  4743. #endif /* B43_DEBUG */
  4744. }
  4745. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4746. {
  4747. check_phyreg(dev, reg);
  4748. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4749. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4750. }
  4751. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4752. {
  4753. check_phyreg(dev, reg);
  4754. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4755. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4756. }
  4757. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4758. u16 set)
  4759. {
  4760. check_phyreg(dev, reg);
  4761. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4762. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4763. }
  4764. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4765. {
  4766. /* Register 1 is a 32-bit register. */
  4767. B43_WARN_ON(reg == 1);
  4768. /* N-PHY needs 0x100 for read access */
  4769. reg |= 0x100;
  4770. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4771. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4772. }
  4773. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4774. {
  4775. /* Register 1 is a 32-bit register. */
  4776. B43_WARN_ON(reg == 1);
  4777. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4778. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4779. }
  4780. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4781. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4782. bool blocked)
  4783. {
  4784. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4785. b43err(dev->wl, "MAC not suspended\n");
  4786. if (blocked) {
  4787. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4788. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4789. if (dev->phy.rev >= 7) {
  4790. /* TODO */
  4791. } else if (dev->phy.rev >= 3) {
  4792. b43_radio_mask(dev, 0x09, ~0x2);
  4793. b43_radio_write(dev, 0x204D, 0);
  4794. b43_radio_write(dev, 0x2053, 0);
  4795. b43_radio_write(dev, 0x2058, 0);
  4796. b43_radio_write(dev, 0x205E, 0);
  4797. b43_radio_mask(dev, 0x2062, ~0xF0);
  4798. b43_radio_write(dev, 0x2064, 0);
  4799. b43_radio_write(dev, 0x304D, 0);
  4800. b43_radio_write(dev, 0x3053, 0);
  4801. b43_radio_write(dev, 0x3058, 0);
  4802. b43_radio_write(dev, 0x305E, 0);
  4803. b43_radio_mask(dev, 0x3062, ~0xF0);
  4804. b43_radio_write(dev, 0x3064, 0);
  4805. }
  4806. } else {
  4807. if (dev->phy.rev >= 7) {
  4808. b43_radio_2057_init(dev);
  4809. b43_switch_channel(dev, dev->phy.channel);
  4810. } else if (dev->phy.rev >= 3) {
  4811. b43_radio_init2056(dev);
  4812. b43_switch_channel(dev, dev->phy.channel);
  4813. } else {
  4814. b43_radio_init2055(dev);
  4815. }
  4816. }
  4817. }
  4818. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4819. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4820. {
  4821. u16 override = on ? 0x0 : 0x7FFF;
  4822. u16 core = on ? 0xD : 0x00FD;
  4823. if (dev->phy.rev >= 3) {
  4824. if (on) {
  4825. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4826. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4827. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4828. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4829. } else {
  4830. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4831. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4832. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4833. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4834. }
  4835. } else {
  4836. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4837. }
  4838. }
  4839. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4840. unsigned int new_channel)
  4841. {
  4842. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  4843. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  4844. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4845. if ((new_channel < 1) || (new_channel > 14))
  4846. return -EINVAL;
  4847. } else {
  4848. if (new_channel > 200)
  4849. return -EINVAL;
  4850. }
  4851. return b43_nphy_set_channel(dev, channel, channel_type);
  4852. }
  4853. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4854. {
  4855. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4856. return 1;
  4857. return 36;
  4858. }
  4859. const struct b43_phy_operations b43_phyops_n = {
  4860. .allocate = b43_nphy_op_allocate,
  4861. .free = b43_nphy_op_free,
  4862. .prepare_structs = b43_nphy_op_prepare_structs,
  4863. .init = b43_nphy_op_init,
  4864. .phy_read = b43_nphy_op_read,
  4865. .phy_write = b43_nphy_op_write,
  4866. .phy_maskset = b43_nphy_op_maskset,
  4867. .radio_read = b43_nphy_op_radio_read,
  4868. .radio_write = b43_nphy_op_radio_write,
  4869. .software_rfkill = b43_nphy_op_software_rfkill,
  4870. .switch_analog = b43_nphy_op_switch_analog,
  4871. .switch_channel = b43_nphy_op_switch_channel,
  4872. .get_default_chan = b43_nphy_op_get_default_chan,
  4873. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4874. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4875. };