wil6210.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/netdevice.h>
  19. #include <linux/wireless.h>
  20. #include <net/cfg80211.h>
  21. #include "dbg_hexdump.h"
  22. #define WIL_NAME "wil6210"
  23. /**
  24. * extract bits [@b0:@b1] (inclusive) from the value @x
  25. * it should be @b0 <= @b1, or result is incorrect
  26. */
  27. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  28. {
  29. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  30. }
  31. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  32. #define WIL6210_RX_RING_SIZE (128)
  33. #define WIL6210_TX_RING_SIZE (128)
  34. #define WIL6210_MAX_TX_RINGS (24)
  35. /* Hardware definitions begin */
  36. /*
  37. * Mapping
  38. * RGF File | Host addr | FW addr
  39. * | |
  40. * user_rgf | 0x000000 | 0x880000
  41. * dma_rgf | 0x001000 | 0x881000
  42. * pcie_rgf | 0x002000 | 0x882000
  43. * | |
  44. */
  45. /* Where various structures placed in host address space */
  46. #define WIL6210_FW_HOST_OFF (0x880000UL)
  47. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  48. /*
  49. * Interrupt control registers block
  50. *
  51. * each interrupt controlled by the same bit in all registers
  52. */
  53. struct RGF_ICR {
  54. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  55. u32 ICR; /* Cause, W1C/COR depending on ICC */
  56. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  57. u32 ICS; /* Cause Set, WO */
  58. u32 IMV; /* Mask, RW+S/C */
  59. u32 IMS; /* Mask Set, write 1 to set */
  60. u32 IMC; /* Mask Clear, write 1 to clear */
  61. } __packed;
  62. /* registers - FW addresses */
  63. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  64. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  65. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  66. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  67. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  68. #define RGF_USER_USER_CPU_0 (0x8801e0)
  69. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  70. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  71. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  72. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  73. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  74. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  75. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  76. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  77. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  78. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  79. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  80. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  81. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  82. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  83. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  84. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  85. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  86. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  87. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  88. /* Interrupt moderation control */
  89. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  90. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  91. #define RGF_DMA_ITR_CNT_CRL (0x881C64)
  92. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  93. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  94. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  95. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  96. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  97. /* popular locations */
  98. #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
  99. #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
  100. offsetof(struct RGF_ICR, ICS))
  101. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  102. /* ISR register bits */
  103. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  104. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  105. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  106. /* Hardware definitions end */
  107. struct wil6210_mbox_ring {
  108. u32 base;
  109. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  110. u16 size;
  111. u32 tail;
  112. u32 head;
  113. } __packed;
  114. struct wil6210_mbox_ring_desc {
  115. __le32 sync;
  116. __le32 addr;
  117. } __packed;
  118. /* at HOST_OFF_WIL6210_MBOX_CTL */
  119. struct wil6210_mbox_ctl {
  120. struct wil6210_mbox_ring tx;
  121. struct wil6210_mbox_ring rx;
  122. } __packed;
  123. struct wil6210_mbox_hdr {
  124. __le16 seq;
  125. __le16 len; /* payload, bytes after this header */
  126. __le16 type;
  127. u8 flags;
  128. u8 reserved;
  129. } __packed;
  130. #define WIL_MBOX_HDR_TYPE_WMI (0)
  131. /* max. value for wil6210_mbox_hdr.len */
  132. #define MAX_MBOXITEM_SIZE (240)
  133. struct wil6210_mbox_hdr_wmi {
  134. u8 reserved0[2];
  135. __le16 id;
  136. __le16 info1; /* bits [0..3] - device_id, rest - unused */
  137. u8 reserved1[2];
  138. } __packed;
  139. struct pending_wmi_event {
  140. struct list_head list;
  141. struct {
  142. struct wil6210_mbox_hdr hdr;
  143. struct wil6210_mbox_hdr_wmi wmi;
  144. u8 data[0];
  145. } __packed event;
  146. };
  147. union vring_desc;
  148. struct vring {
  149. dma_addr_t pa;
  150. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  151. u16 size; /* number of vring_desc elements */
  152. u32 swtail;
  153. u32 swhead;
  154. u32 hwtail; /* write here to inform hw */
  155. void **ctx; /* void *ctx[size] - software context */
  156. };
  157. enum { /* for wil6210_priv.status */
  158. wil_status_fwready = 0,
  159. wil_status_fwconnected,
  160. wil_status_dontscan,
  161. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  162. };
  163. struct pci_dev;
  164. struct wil6210_stats {
  165. u64 tsf;
  166. u32 snr;
  167. u16 last_mcs_rx;
  168. u16 bf_mcs; /* last BF, used for Tx */
  169. u16 my_rx_sector;
  170. u16 my_tx_sector;
  171. u16 peer_rx_sector;
  172. u16 peer_tx_sector;
  173. };
  174. struct wil6210_priv {
  175. struct pci_dev *pdev;
  176. int n_msi;
  177. struct wireless_dev *wdev;
  178. void __iomem *csr;
  179. ulong status;
  180. /* profile */
  181. u32 monitor_flags;
  182. u32 secure_pcp; /* create secure PCP? */
  183. int sinfo_gen;
  184. /* cached ISR registers */
  185. u32 isr_misc;
  186. /* mailbox related */
  187. struct mutex wmi_mutex;
  188. struct wil6210_mbox_ctl mbox_ctl;
  189. struct completion wmi_ready;
  190. u16 wmi_seq;
  191. u16 reply_id; /**< wait for this WMI event */
  192. void *reply_buf;
  193. u16 reply_size;
  194. struct workqueue_struct *wmi_wq; /* for deferred calls */
  195. struct work_struct wmi_event_worker;
  196. struct workqueue_struct *wmi_wq_conn; /* for connect worker */
  197. struct work_struct wmi_connect_worker;
  198. struct work_struct disconnect_worker;
  199. struct timer_list connect_timer;
  200. int pending_connect_cid;
  201. struct list_head pending_wmi_ev;
  202. /*
  203. * protect pending_wmi_ev
  204. * - fill in IRQ from wil6210_irq_misc,
  205. * - consumed in thread by wmi_event_worker
  206. */
  207. spinlock_t wmi_ev_lock;
  208. /* DMA related */
  209. struct vring vring_rx;
  210. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  211. u8 dst_addr[WIL6210_MAX_TX_RINGS][ETH_ALEN];
  212. /* scan */
  213. struct cfg80211_scan_request *scan_request;
  214. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  215. /* statistics */
  216. struct wil6210_stats stats;
  217. /* debugfs */
  218. struct dentry *debug;
  219. struct debugfs_blob_wrapper fw_code_blob;
  220. struct debugfs_blob_wrapper fw_data_blob;
  221. struct debugfs_blob_wrapper fw_peri_blob;
  222. struct debugfs_blob_wrapper uc_code_blob;
  223. struct debugfs_blob_wrapper uc_data_blob;
  224. struct debugfs_blob_wrapper rgf_blob;
  225. };
  226. #define wil_to_wiphy(i) (i->wdev->wiphy)
  227. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  228. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  229. #define wil_to_wdev(i) (i->wdev)
  230. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  231. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  232. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  233. #define wil_dbg(wil, fmt, arg...) netdev_dbg(wil_to_ndev(wil), fmt, ##arg)
  234. #define wil_info(wil, fmt, arg...) netdev_info(wil_to_ndev(wil), fmt, ##arg)
  235. #define wil_err(wil, fmt, arg...) netdev_err(wil_to_ndev(wil), fmt, ##arg)
  236. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  237. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  238. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  239. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  240. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  241. groupsize, buf, len, ascii) \
  242. wil_print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  243. prefix_type, rowsize, \
  244. groupsize, buf, len, ascii)
  245. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  246. groupsize, buf, len, ascii) \
  247. wil_print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  248. prefix_type, rowsize, \
  249. groupsize, buf, len, ascii)
  250. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  251. size_t count);
  252. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  253. size_t count);
  254. void *wil_if_alloc(struct device *dev, void __iomem *csr);
  255. void wil_if_free(struct wil6210_priv *wil);
  256. int wil_if_add(struct wil6210_priv *wil);
  257. void wil_if_remove(struct wil6210_priv *wil);
  258. int wil_priv_init(struct wil6210_priv *wil);
  259. void wil_priv_deinit(struct wil6210_priv *wil);
  260. int wil_reset(struct wil6210_priv *wil);
  261. void wil_link_on(struct wil6210_priv *wil);
  262. void wil_link_off(struct wil6210_priv *wil);
  263. int wil_up(struct wil6210_priv *wil);
  264. int wil_down(struct wil6210_priv *wil);
  265. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  266. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  267. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  268. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  269. struct wil6210_mbox_hdr *hdr);
  270. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  271. void wmi_recv_cmd(struct wil6210_priv *wil);
  272. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  273. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  274. void wmi_connect_worker(struct work_struct *work);
  275. void wmi_event_worker(struct work_struct *work);
  276. void wmi_event_flush(struct wil6210_priv *wil);
  277. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  278. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  279. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  280. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  281. int wmi_tx_eapol(struct wil6210_priv *wil, struct sk_buff *skb);
  282. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  283. const void *mac_addr);
  284. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  285. const void *mac_addr, int key_len, const void *key);
  286. int wmi_echo(struct wil6210_priv *wil);
  287. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  288. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  289. int wil6210_init_irq(struct wil6210_priv *wil, int irq);
  290. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  291. void wil6210_disable_irq(struct wil6210_priv *wil);
  292. void wil6210_enable_irq(struct wil6210_priv *wil);
  293. int wil6210_debugfs_init(struct wil6210_priv *wil);
  294. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  295. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  296. void wil_wdev_free(struct wil6210_priv *wil);
  297. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  298. int wmi_set_bcon(struct wil6210_priv *wil, int bi, u8 wmi_nettype);
  299. void wil6210_disconnect(struct wil6210_priv *wil, void *bssid);
  300. int wil_rx_init(struct wil6210_priv *wil);
  301. void wil_rx_fini(struct wil6210_priv *wil);
  302. /* TX API */
  303. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  304. int cid, int tid);
  305. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  306. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  307. void wil_tx_complete(struct wil6210_priv *wil, int ringid);
  308. /* RX API */
  309. void wil_rx_handle(struct wil6210_priv *wil);
  310. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  311. #endif /* __WIL6210_H__ */