txrx.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef WIL6210_TXRX_H
  17. #define WIL6210_TXRX_H
  18. #define BUF_SW_OWNED (1)
  19. #define BUF_HW_OWNED (0)
  20. /* size of max. Rx packet */
  21. #define RX_BUF_LEN (2048)
  22. #define TX_BUF_LEN (2048)
  23. /* how many bytes to reserve for rtap header? */
  24. #define WIL6210_RTAP_SIZE (128)
  25. /* Tx/Rx path */
  26. /*
  27. * Tx descriptor - MAC part
  28. * [dword 0]
  29. * bit 0.. 9 : lifetime_expiry_value:10
  30. * bit 10 : interrup_en:1
  31. * bit 11 : status_en:1
  32. * bit 12..13 : txss_override:2
  33. * bit 14 : timestamp_insertion:1
  34. * bit 15 : duration_preserve:1
  35. * bit 16..21 : reserved0:6
  36. * bit 22..26 : mcs_index:5
  37. * bit 27 : mcs_en:1
  38. * bit 28..29 : reserved1:2
  39. * bit 30 : reserved2:1
  40. * bit 31 : sn_preserved:1
  41. * [dword 1]
  42. * bit 0.. 3 : pkt_mode:4
  43. * bit 4 : pkt_mode_en:1
  44. * bit 5.. 7 : reserved0:3
  45. * bit 8..13 : reserved1:6
  46. * bit 14 : reserved2:1
  47. * bit 15 : ack_policy_en:1
  48. * bit 16..19 : dst_index:4
  49. * bit 20 : dst_index_en:1
  50. * bit 21..22 : ack_policy:2
  51. * bit 23 : lifetime_en:1
  52. * bit 24..30 : max_retry:7
  53. * bit 31 : max_retry_en:1
  54. * [dword 2]
  55. * bit 0.. 7 : num_of_descriptors:8
  56. * bit 8..17 : reserved:10
  57. * bit 18..19 : l2_translation_type:2
  58. * bit 20 : snap_hdr_insertion_en:1
  59. * bit 21 : vlan_removal_en:1
  60. * bit 22..31 : reserved0:10
  61. * [dword 3]
  62. * bit 0.. 31: ucode_cmd:32
  63. */
  64. struct vring_tx_mac {
  65. u32 d[3];
  66. u32 ucode_cmd;
  67. } __packed;
  68. /* TX MAC Dword 0 */
  69. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_POS 0
  70. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_LEN 10
  71. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_MSK 0x3FF
  72. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_POS 10
  73. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_LEN 1
  74. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_MSK 0x400
  75. #define MAC_CFG_DESC_TX_0_STATUS_EN_POS 11
  76. #define MAC_CFG_DESC_TX_0_STATUS_EN_LEN 1
  77. #define MAC_CFG_DESC_TX_0_STATUS_EN_MSK 0x800
  78. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_POS 12
  79. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_LEN 2
  80. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_MSK 0x3000
  81. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_POS 14
  82. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_LEN 1
  83. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_MSK 0x4000
  84. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_POS 15
  85. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_LEN 1
  86. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_MSK 0x8000
  87. #define MAC_CFG_DESC_TX_0_MCS_INDEX_POS 22
  88. #define MAC_CFG_DESC_TX_0_MCS_INDEX_LEN 5
  89. #define MAC_CFG_DESC_TX_0_MCS_INDEX_MSK 0x7C00000
  90. #define MAC_CFG_DESC_TX_0_MCS_EN_POS 27
  91. #define MAC_CFG_DESC_TX_0_MCS_EN_LEN 1
  92. #define MAC_CFG_DESC_TX_0_MCS_EN_MSK 0x8000000
  93. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_POS 31
  94. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_LEN 1
  95. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_MSK 0x80000000
  96. /* TX MAC Dword 1 */
  97. #define MAC_CFG_DESC_TX_1_PKT_MODE_POS 0
  98. #define MAC_CFG_DESC_TX_1_PKT_MODE_LEN 4
  99. #define MAC_CFG_DESC_TX_1_PKT_MODE_MSK 0xF
  100. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_POS 4
  101. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_LEN 1
  102. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_MSK 0x10
  103. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_POS 15
  104. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_LEN 1
  105. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_MSK 0x8000
  106. #define MAC_CFG_DESC_TX_1_DST_INDEX_POS 16
  107. #define MAC_CFG_DESC_TX_1_DST_INDEX_LEN 4
  108. #define MAC_CFG_DESC_TX_1_DST_INDEX_MSK 0xF0000
  109. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_POS 20
  110. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_LEN 1
  111. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_MSK 0x100000
  112. #define MAC_CFG_DESC_TX_1_ACK_POLICY_POS 21
  113. #define MAC_CFG_DESC_TX_1_ACK_POLICY_LEN 2
  114. #define MAC_CFG_DESC_TX_1_ACK_POLICY_MSK 0x600000
  115. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_POS 23
  116. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_LEN 1
  117. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_MSK 0x800000
  118. #define MAC_CFG_DESC_TX_1_MAX_RETRY_POS 24
  119. #define MAC_CFG_DESC_TX_1_MAX_RETRY_LEN 7
  120. #define MAC_CFG_DESC_TX_1_MAX_RETRY_MSK 0x7F000000
  121. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_POS 31
  122. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_LEN 1
  123. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_MSK 0x80000000
  124. /* TX MAC Dword 2 */
  125. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_POS 0
  126. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_LEN 8
  127. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_MSK 0xFF
  128. #define MAC_CFG_DESC_TX_2_RESERVED_POS 8
  129. #define MAC_CFG_DESC_TX_2_RESERVED_LEN 10
  130. #define MAC_CFG_DESC_TX_2_RESERVED_MSK 0x3FF00
  131. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_POS 18
  132. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_LEN 2
  133. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_MSK 0xC0000
  134. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_POS 20
  135. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_LEN 1
  136. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_MSK 0x100000
  137. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_POS 21
  138. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_LEN 1
  139. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_MSK 0x200000
  140. /* TX MAC Dword 3 */
  141. #define MAC_CFG_DESC_TX_3_UCODE_CMD_POS 0
  142. #define MAC_CFG_DESC_TX_3_UCODE_CMD_LEN 32
  143. #define MAC_CFG_DESC_TX_3_UCODE_CMD_MSK 0xFFFFFFFF
  144. /* TX DMA Dword 0 */
  145. #define DMA_CFG_DESC_TX_0_L4_LENGTH_POS 0
  146. #define DMA_CFG_DESC_TX_0_L4_LENGTH_LEN 8
  147. #define DMA_CFG_DESC_TX_0_L4_LENGTH_MSK 0xFF
  148. #define DMA_CFG_DESC_TX_0_CMD_EOP_POS 8
  149. #define DMA_CFG_DESC_TX_0_CMD_EOP_LEN 1
  150. #define DMA_CFG_DESC_TX_0_CMD_EOP_MSK 0x100
  151. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_POS 10
  152. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_LEN 1
  153. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_MSK 0x400
  154. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_POS 11
  155. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_LEN 2
  156. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_MSK 0x1800
  157. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_POS 13
  158. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_LEN 1
  159. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_MSK 0x2000
  160. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_POS 14
  161. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_LEN 1
  162. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_MSK 0x4000
  163. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_POS 15
  164. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_LEN 1
  165. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_MSK 0x8000
  166. #define DMA_CFG_DESC_TX_0_QID_POS 16
  167. #define DMA_CFG_DESC_TX_0_QID_LEN 5
  168. #define DMA_CFG_DESC_TX_0_QID_MSK 0x1F0000
  169. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_POS 21
  170. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_LEN 1
  171. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_MSK 0x200000
  172. #define DMA_CFG_DESC_TX_0_L4_TYPE_POS 30
  173. #define DMA_CFG_DESC_TX_0_L4_TYPE_LEN 2
  174. #define DMA_CFG_DESC_TX_0_L4_TYPE_MSK 0xC0000000
  175. #define TX_DMA_STATUS_DU BIT(0)
  176. struct vring_tx_dma {
  177. u32 d0;
  178. u32 addr_low;
  179. u16 addr_high;
  180. u8 ip_length;
  181. u8 b11; /* 0..6: mac_length; 7:ip_version */
  182. u8 error; /* 0..2: err; 3..7: reserved; */
  183. u8 status; /* 0: used; 1..7; reserved */
  184. u16 length;
  185. } __packed;
  186. /*
  187. * Rx descriptor - MAC part
  188. * [dword 0]
  189. * bit 0.. 3 : tid:4 The QoS (b3-0) TID Field
  190. * bit 4.. 6 : connection_id:3 :The Source index that was found during
  191. * Parsing the TA. This field is used to define the source of the packet
  192. * bit 7 : reserved:1
  193. * bit 8.. 9 : mac_id:2 : The MAC virtual Ring number (always zero)
  194. * bit 10..11 : frame_type:2 : The FC Control (b3-2) - MPDU Type
  195. * (management, data, control and extension)
  196. * bit 12..15 : frame_subtype:4 : The FC Control (b7-4) - Frame Subtype
  197. * bit 16..27 : seq_number:12 The received Sequence number field
  198. * bit 28..31 : extended:4 extended subtype
  199. * [dword 1]
  200. * bit 0.. 3 : reserved
  201. * bit 4.. 5 : key_id:2
  202. * bit 6 : decrypt_bypass:1
  203. * bit 7 : security:1
  204. * bit 8.. 9 : ds_bits:2
  205. * bit 10 : a_msdu_present:1 from qos header
  206. * bit 11 : a_msdu_type:1 from qos header
  207. * bit 12 : a_mpdu:1 part of AMPDU aggregation
  208. * bit 13 : broadcast:1
  209. * bit 14 : mutlicast:1
  210. * bit 15 : reserved:1
  211. * bit 16..20 : rx_mac_qid:5 The Queue Identifier that the packet
  212. * is received from
  213. * bit 21..24 : mcs:4
  214. * bit 25..28 : mic_icr:4
  215. * bit 29..31 : reserved:3
  216. * [dword 2]
  217. * bit 0.. 2 : time_slot:3 The timeslot that the MPDU is received
  218. * bit 3 : fc_protocol_ver:1 The FC Control (b0) - Protocol Version
  219. * bit 4 : fc_order:1 The FC Control (b15) -Order
  220. * bit 5.. 7 : qos_ack_policy:3 The QoS (b6-5) ack policy Field
  221. * bit 8 : esop:1 The QoS (b4) ESOP field
  222. * bit 9 : qos_rdg_more_ppdu:1 The QoS (b9) RDG field
  223. * bit 10..14 : qos_reserved:5 The QoS (b14-10) Reserved field
  224. * bit 15 : qos_ac_constraint:1
  225. * bit 16..31 : pn_15_0:16 low 2 bytes of PN
  226. * [dword 3]
  227. * bit 0..31 : pn_47_16:32 high 4 bytes of PN
  228. */
  229. struct vring_rx_mac {
  230. u32 d0;
  231. u32 d1;
  232. u16 w4;
  233. u16 pn_15_0;
  234. u32 pn_47_16;
  235. } __packed;
  236. /*
  237. * Rx descriptor - DMA part
  238. * [dword 0]
  239. * bit 0.. 7 : l4_length:8 layer 4 length
  240. * bit 8.. 9 : reserved:2
  241. * bit 10 : cmd_dma_it:1
  242. * bit 11..15 : reserved:5
  243. * bit 16..29 : phy_info_length:14
  244. * bit 30..31 : l4_type:2 valid if the L4I bit is set in the status field
  245. * [dword 1]
  246. * bit 0..31 : addr_low:32 The payload buffer low address
  247. * [dword 2]
  248. * bit 0..15 : addr_high:16 The payload buffer high address
  249. * bit 16..23 : ip_length:8
  250. * bit 24..30 : mac_length:7
  251. * bit 31 : ip_version:1
  252. * [dword 3]
  253. * [byte 12] error
  254. * [byte 13] status
  255. * bit 0 : du:1
  256. * bit 1 : eop:1
  257. * bit 2 : error:1
  258. * bit 3 : mi:1
  259. * bit 4 : l3_identified:1
  260. * bit 5 : l4_identified:1
  261. * bit 6 : phy_info_included:1
  262. * bit 7 : reserved:1
  263. * [word 7] length
  264. *
  265. */
  266. #define RX_DMA_D0_CMD_DMA_IT BIT(10)
  267. #define RX_DMA_STATUS_DU BIT(0)
  268. #define RX_DMA_STATUS_ERROR BIT(2)
  269. #define RX_DMA_STATUS_PHY_INFO BIT(6)
  270. struct vring_rx_dma {
  271. u32 d0;
  272. u32 addr_low;
  273. u16 addr_high;
  274. u8 ip_length;
  275. u8 b11;
  276. u8 error;
  277. u8 status;
  278. u16 length;
  279. } __packed;
  280. struct vring_tx_desc {
  281. struct vring_tx_mac mac;
  282. struct vring_tx_dma dma;
  283. } __packed;
  284. struct vring_rx_desc {
  285. struct vring_rx_mac mac;
  286. struct vring_rx_dma dma;
  287. } __packed;
  288. union vring_desc {
  289. struct vring_tx_desc tx;
  290. struct vring_rx_desc rx;
  291. } __packed;
  292. static inline int wil_rxdesc_phy_length(volatile struct vring_rx_desc *d)
  293. {
  294. return WIL_GET_BITS(d->dma.d0, 16, 29);
  295. }
  296. static inline int wil_rxdesc_mcs(volatile struct vring_rx_desc *d)
  297. {
  298. return WIL_GET_BITS(d->mac.d1, 21, 24);
  299. }
  300. static inline int wil_rxdesc_ds_bits(volatile struct vring_rx_desc *d)
  301. {
  302. return WIL_GET_BITS(d->mac.d1, 8, 9);
  303. }
  304. static inline int wil_rxdesc_ftype(volatile struct vring_rx_desc *d)
  305. {
  306. return WIL_GET_BITS(d->mac.d0, 10, 11);
  307. }
  308. #endif /* WIL6210_TXRX_H */