pci.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  35. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  36. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  37. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  38. { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
  39. { 0 }
  40. };
  41. /* return bus cachesize in 4B word units */
  42. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  43. {
  44. struct ath_softc *sc = (struct ath_softc *) common->priv;
  45. u8 u8tmp;
  46. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  47. *csz = (int)u8tmp;
  48. /*
  49. * This check was put in to avoid "unpleasant" consequences if
  50. * the bootrom has not fully initialized all PCI devices.
  51. * Sometimes the cache line size register is not set
  52. */
  53. if (*csz == 0)
  54. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  55. }
  56. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  57. {
  58. struct ath_softc *sc = (struct ath_softc *) common->priv;
  59. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  60. if (pdata) {
  61. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  62. ath_err(common,
  63. "%s: eeprom read failed, offset %08x is out of range\n",
  64. __func__, off);
  65. }
  66. *data = pdata->eeprom_data[off];
  67. } else {
  68. struct ath_hw *ah = (struct ath_hw *) common->ah;
  69. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  70. (off << AR5416_EEPROM_S));
  71. if (!ath9k_hw_wait(ah,
  72. AR_EEPROM_STATUS_DATA,
  73. AR_EEPROM_STATUS_DATA_BUSY |
  74. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  75. AH_WAIT_TIMEOUT)) {
  76. return false;
  77. }
  78. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  79. AR_EEPROM_STATUS_DATA_VAL);
  80. }
  81. return true;
  82. }
  83. /* Need to be called after we discover btcoex capabilities */
  84. static void ath_pci_aspm_init(struct ath_common *common)
  85. {
  86. struct ath_softc *sc = (struct ath_softc *) common->priv;
  87. struct ath_hw *ah = sc->sc_ah;
  88. struct pci_dev *pdev = to_pci_dev(sc->dev);
  89. struct pci_dev *parent;
  90. u16 aspm;
  91. if (!ah->is_pciexpress)
  92. return;
  93. parent = pdev->bus->self;
  94. if (!parent)
  95. return;
  96. if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
  97. (AR_SREV_9285(ah))) {
  98. /* Bluetooth coexistence requires disabling ASPM. */
  99. pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
  100. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  101. /*
  102. * Both upstream and downstream PCIe components should
  103. * have the same ASPM settings.
  104. */
  105. pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
  106. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  107. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  108. return;
  109. }
  110. pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
  111. if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
  112. ah->aspm_enabled = true;
  113. /* Initialize PCIe PM and SERDES registers. */
  114. ath9k_hw_configpcipowersave(ah, false);
  115. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  116. }
  117. }
  118. static const struct ath_bus_ops ath_pci_bus_ops = {
  119. .ath_bus_type = ATH_PCI,
  120. .read_cachesize = ath_pci_read_cachesize,
  121. .eeprom_read = ath_pci_eeprom_read,
  122. .aspm_init = ath_pci_aspm_init,
  123. };
  124. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  125. {
  126. struct ath_softc *sc;
  127. struct ieee80211_hw *hw;
  128. u8 csz;
  129. u32 val;
  130. int ret = 0;
  131. char hw_name[64];
  132. if (pcim_enable_device(pdev))
  133. return -EIO;
  134. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  135. if (ret) {
  136. pr_err("32-bit DMA not available\n");
  137. return ret;
  138. }
  139. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  140. if (ret) {
  141. pr_err("32-bit DMA consistent DMA enable failed\n");
  142. return ret;
  143. }
  144. /*
  145. * Cache line size is used to size and align various
  146. * structures used to communicate with the hardware.
  147. */
  148. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  149. if (csz == 0) {
  150. /*
  151. * Linux 2.4.18 (at least) writes the cache line size
  152. * register as a 16-bit wide register which is wrong.
  153. * We must have this setup properly for rx buffer
  154. * DMA to work so force a reasonable value here if it
  155. * comes up zero.
  156. */
  157. csz = L1_CACHE_BYTES / sizeof(u32);
  158. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  159. }
  160. /*
  161. * The default setting of latency timer yields poor results,
  162. * set it to the value used by other systems. It may be worth
  163. * tweaking this setting more.
  164. */
  165. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  166. pci_set_master(pdev);
  167. /*
  168. * Disable the RETRY_TIMEOUT register (0x41) to keep
  169. * PCI Tx retries from interfering with C3 CPU state.
  170. */
  171. pci_read_config_dword(pdev, 0x40, &val);
  172. if ((val & 0x0000ff00) != 0)
  173. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  174. ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
  175. if (ret) {
  176. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  177. return -ENODEV;
  178. }
  179. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  180. if (!hw) {
  181. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  182. return -ENOMEM;
  183. }
  184. SET_IEEE80211_DEV(hw, &pdev->dev);
  185. pci_set_drvdata(pdev, hw);
  186. sc = hw->priv;
  187. sc->hw = hw;
  188. sc->dev = &pdev->dev;
  189. sc->mem = pcim_iomap_table(pdev)[0];
  190. /* Will be cleared in ath9k_start() */
  191. set_bit(SC_OP_INVALID, &sc->sc_flags);
  192. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  193. if (ret) {
  194. dev_err(&pdev->dev, "request_irq failed\n");
  195. goto err_irq;
  196. }
  197. sc->irq = pdev->irq;
  198. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  199. if (ret) {
  200. dev_err(&pdev->dev, "Failed to initialize device\n");
  201. goto err_init;
  202. }
  203. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  204. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  205. hw_name, (unsigned long)sc->mem, pdev->irq);
  206. return 0;
  207. err_init:
  208. free_irq(sc->irq, sc);
  209. err_irq:
  210. ieee80211_free_hw(hw);
  211. return ret;
  212. }
  213. static void ath_pci_remove(struct pci_dev *pdev)
  214. {
  215. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  216. struct ath_softc *sc = hw->priv;
  217. if (!is_ath9k_unloaded)
  218. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  219. ath9k_deinit_device(sc);
  220. free_irq(sc->irq, sc);
  221. ieee80211_free_hw(sc->hw);
  222. }
  223. #ifdef CONFIG_PM_SLEEP
  224. static int ath_pci_suspend(struct device *device)
  225. {
  226. struct pci_dev *pdev = to_pci_dev(device);
  227. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  228. struct ath_softc *sc = hw->priv;
  229. if (sc->wow_enabled)
  230. return 0;
  231. /* The device has to be moved to FULLSLEEP forcibly.
  232. * Otherwise the chip never moved to full sleep,
  233. * when no interface is up.
  234. */
  235. ath9k_stop_btcoex(sc);
  236. ath9k_hw_disable(sc->sc_ah);
  237. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  238. return 0;
  239. }
  240. static int ath_pci_resume(struct device *device)
  241. {
  242. struct pci_dev *pdev = to_pci_dev(device);
  243. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  244. struct ath_softc *sc = hw->priv;
  245. struct ath_hw *ah = sc->sc_ah;
  246. struct ath_common *common = ath9k_hw_common(ah);
  247. u32 val;
  248. /*
  249. * Suspend/Resume resets the PCI configuration space, so we have to
  250. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  251. * PCI Tx retries from interfering with C3 CPU state
  252. */
  253. pci_read_config_dword(pdev, 0x40, &val);
  254. if ((val & 0x0000ff00) != 0)
  255. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  256. ath_pci_aspm_init(common);
  257. ah->reset_power_on = false;
  258. return 0;
  259. }
  260. static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
  261. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  262. #else /* !CONFIG_PM_SLEEP */
  263. #define ATH9K_PM_OPS NULL
  264. #endif /* !CONFIG_PM_SLEEP */
  265. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  266. static struct pci_driver ath_pci_driver = {
  267. .name = "ath9k",
  268. .id_table = ath_pci_id_table,
  269. .probe = ath_pci_probe,
  270. .remove = ath_pci_remove,
  271. .driver.pm = ATH9K_PM_OPS,
  272. };
  273. int ath_pci_init(void)
  274. {
  275. return pci_register_driver(&ath_pci_driver);
  276. }
  277. void ath_pci_exit(void)
  278. {
  279. pci_unregister_driver(&ath_pci_driver);
  280. }