link.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. /*
  18. * TX polling - checks if the TX engine is stuck somewhere
  19. * and issues a chip reset if so.
  20. */
  21. void ath_tx_complete_poll_work(struct work_struct *work)
  22. {
  23. struct ath_softc *sc = container_of(work, struct ath_softc,
  24. tx_complete_work.work);
  25. struct ath_txq *txq;
  26. int i;
  27. bool needreset = false;
  28. for (i = 0; i < IEEE80211_NUM_ACS; i++) {
  29. txq = sc->tx.txq_map[i];
  30. ath_txq_lock(sc, txq);
  31. if (txq->axq_depth) {
  32. if (txq->axq_tx_inprogress) {
  33. needreset = true;
  34. ath_txq_unlock(sc, txq);
  35. break;
  36. } else {
  37. txq->axq_tx_inprogress = true;
  38. }
  39. }
  40. ath_txq_unlock_complete(sc, txq);
  41. }
  42. if (needreset) {
  43. ath_dbg(ath9k_hw_common(sc->sc_ah), RESET,
  44. "tx hung, resetting the chip\n");
  45. ath9k_queue_reset(sc, RESET_TYPE_TX_HANG);
  46. return;
  47. }
  48. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  49. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  50. }
  51. /*
  52. * Checks if the BB/MAC is hung.
  53. */
  54. void ath_hw_check(struct work_struct *work)
  55. {
  56. struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
  57. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  58. unsigned long flags;
  59. int busy;
  60. u8 is_alive, nbeacon = 1;
  61. enum ath_reset_type type;
  62. ath9k_ps_wakeup(sc);
  63. is_alive = ath9k_hw_check_alive(sc->sc_ah);
  64. if (is_alive && !AR_SREV_9300(sc->sc_ah))
  65. goto out;
  66. else if (!is_alive && AR_SREV_9300(sc->sc_ah)) {
  67. ath_dbg(common, RESET,
  68. "DCU stuck is detected. Schedule chip reset\n");
  69. type = RESET_TYPE_MAC_HANG;
  70. goto sched_reset;
  71. }
  72. spin_lock_irqsave(&common->cc_lock, flags);
  73. busy = ath_update_survey_stats(sc);
  74. spin_unlock_irqrestore(&common->cc_lock, flags);
  75. ath_dbg(common, RESET, "Possible baseband hang, busy=%d (try %d)\n",
  76. busy, sc->hw_busy_count + 1);
  77. if (busy >= 99) {
  78. if (++sc->hw_busy_count >= 3) {
  79. type = RESET_TYPE_BB_HANG;
  80. goto sched_reset;
  81. }
  82. } else if (busy >= 0) {
  83. sc->hw_busy_count = 0;
  84. nbeacon = 3;
  85. }
  86. ath_start_rx_poll(sc, nbeacon);
  87. goto out;
  88. sched_reset:
  89. ath9k_queue_reset(sc, type);
  90. out:
  91. ath9k_ps_restore(sc);
  92. }
  93. /*
  94. * PLL-WAR for AR9485/AR9340
  95. */
  96. static bool ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
  97. {
  98. static int count;
  99. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  100. if (pll_sqsum >= 0x40000) {
  101. count++;
  102. if (count == 3) {
  103. ath_dbg(common, RESET, "PLL WAR, resetting the chip\n");
  104. ath9k_queue_reset(sc, RESET_TYPE_PLL_HANG);
  105. count = 0;
  106. return true;
  107. }
  108. } else {
  109. count = 0;
  110. }
  111. return false;
  112. }
  113. void ath_hw_pll_work(struct work_struct *work)
  114. {
  115. u32 pll_sqsum;
  116. struct ath_softc *sc = container_of(work, struct ath_softc,
  117. hw_pll_work.work);
  118. /*
  119. * ensure that the PLL WAR is executed only
  120. * after the STA is associated (or) if the
  121. * beaconing had started in interfaces that
  122. * uses beacons.
  123. */
  124. if (!test_bit(SC_OP_BEACONS, &sc->sc_flags))
  125. return;
  126. ath9k_ps_wakeup(sc);
  127. pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
  128. ath9k_ps_restore(sc);
  129. if (ath_hw_pll_rx_hang_check(sc, pll_sqsum))
  130. return;
  131. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work,
  132. msecs_to_jiffies(ATH_PLL_WORK_INTERVAL));
  133. }
  134. /*
  135. * RX Polling - monitors baseband hangs.
  136. */
  137. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon)
  138. {
  139. if (!AR_SREV_9300(sc->sc_ah))
  140. return;
  141. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  142. return;
  143. mod_timer(&sc->rx_poll_timer, jiffies + msecs_to_jiffies
  144. (nbeacon * sc->cur_beacon_conf.beacon_interval));
  145. }
  146. void ath_rx_poll(unsigned long data)
  147. {
  148. struct ath_softc *sc = (struct ath_softc *)data;
  149. ieee80211_queue_work(sc->hw, &sc->hw_check_work);
  150. }
  151. /*
  152. * PA Pre-distortion.
  153. */
  154. static void ath_paprd_activate(struct ath_softc *sc)
  155. {
  156. struct ath_hw *ah = sc->sc_ah;
  157. struct ath_common *common = ath9k_hw_common(ah);
  158. struct ath9k_hw_cal_data *caldata = ah->caldata;
  159. int chain;
  160. if (!caldata || !caldata->paprd_done) {
  161. ath_dbg(common, CALIBRATE, "Failed to activate PAPRD\n");
  162. return;
  163. }
  164. ar9003_paprd_enable(ah, false);
  165. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  166. if (!(ah->txchainmask & BIT(chain)))
  167. continue;
  168. ar9003_paprd_populate_single_table(ah, caldata, chain);
  169. }
  170. ath_dbg(common, CALIBRATE, "Activating PAPRD\n");
  171. ar9003_paprd_enable(ah, true);
  172. }
  173. static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
  174. {
  175. struct ieee80211_hw *hw = sc->hw;
  176. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  177. struct ath_hw *ah = sc->sc_ah;
  178. struct ath_common *common = ath9k_hw_common(ah);
  179. struct ath_tx_control txctl;
  180. int time_left;
  181. memset(&txctl, 0, sizeof(txctl));
  182. txctl.txq = sc->tx.txq_map[IEEE80211_AC_BE];
  183. memset(tx_info, 0, sizeof(*tx_info));
  184. tx_info->band = hw->conf.channel->band;
  185. tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
  186. tx_info->control.rates[0].idx = 0;
  187. tx_info->control.rates[0].count = 1;
  188. tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
  189. tx_info->control.rates[1].idx = -1;
  190. init_completion(&sc->paprd_complete);
  191. txctl.paprd = BIT(chain);
  192. if (ath_tx_start(hw, skb, &txctl) != 0) {
  193. ath_dbg(common, CALIBRATE, "PAPRD TX failed\n");
  194. dev_kfree_skb_any(skb);
  195. return false;
  196. }
  197. time_left = wait_for_completion_timeout(&sc->paprd_complete,
  198. msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
  199. if (!time_left)
  200. ath_dbg(common, CALIBRATE,
  201. "Timeout waiting for paprd training on TX chain %d\n",
  202. chain);
  203. return !!time_left;
  204. }
  205. void ath_paprd_calibrate(struct work_struct *work)
  206. {
  207. struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
  208. struct ieee80211_hw *hw = sc->hw;
  209. struct ath_hw *ah = sc->sc_ah;
  210. struct ieee80211_hdr *hdr;
  211. struct sk_buff *skb = NULL;
  212. struct ath9k_hw_cal_data *caldata = ah->caldata;
  213. struct ath_common *common = ath9k_hw_common(ah);
  214. int ftype;
  215. int chain_ok = 0;
  216. int chain;
  217. int len = 1800;
  218. int ret;
  219. if (!caldata || !caldata->paprd_packet_sent || caldata->paprd_done) {
  220. ath_dbg(common, CALIBRATE, "Skipping PAPRD calibration\n");
  221. return;
  222. }
  223. ath9k_ps_wakeup(sc);
  224. if (ar9003_paprd_init_table(ah) < 0)
  225. goto fail_paprd;
  226. skb = alloc_skb(len, GFP_KERNEL);
  227. if (!skb)
  228. goto fail_paprd;
  229. skb_put(skb, len);
  230. memset(skb->data, 0, len);
  231. hdr = (struct ieee80211_hdr *)skb->data;
  232. ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
  233. hdr->frame_control = cpu_to_le16(ftype);
  234. hdr->duration_id = cpu_to_le16(10);
  235. memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
  236. memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
  237. memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
  238. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  239. if (!(ah->txchainmask & BIT(chain)))
  240. continue;
  241. chain_ok = 0;
  242. ar9003_paprd_setup_gain_table(ah, chain);
  243. ath_dbg(common, CALIBRATE,
  244. "Sending PAPRD training frame on chain %d\n", chain);
  245. if (!ath_paprd_send_frame(sc, skb, chain))
  246. goto fail_paprd;
  247. if (!ar9003_paprd_is_done(ah)) {
  248. ath_dbg(common, CALIBRATE,
  249. "PAPRD not yet done on chain %d\n", chain);
  250. break;
  251. }
  252. ret = ar9003_paprd_create_curve(ah, caldata, chain);
  253. if (ret == -EINPROGRESS) {
  254. ath_dbg(common, CALIBRATE,
  255. "PAPRD curve on chain %d needs to be re-trained\n",
  256. chain);
  257. break;
  258. } else if (ret) {
  259. ath_dbg(common, CALIBRATE,
  260. "PAPRD create curve failed on chain %d\n",
  261. chain);
  262. break;
  263. }
  264. chain_ok = 1;
  265. }
  266. kfree_skb(skb);
  267. if (chain_ok) {
  268. caldata->paprd_done = true;
  269. ath_paprd_activate(sc);
  270. }
  271. fail_paprd:
  272. ath9k_ps_restore(sc);
  273. }
  274. /*
  275. * ANI performs periodic noise floor calibration
  276. * that is used to adjust and optimize the chip performance. This
  277. * takes environmental changes (location, temperature) into account.
  278. * When the task is complete, it reschedules itself depending on the
  279. * appropriate interval that was calculated.
  280. */
  281. void ath_ani_calibrate(unsigned long data)
  282. {
  283. struct ath_softc *sc = (struct ath_softc *)data;
  284. struct ath_hw *ah = sc->sc_ah;
  285. struct ath_common *common = ath9k_hw_common(ah);
  286. bool longcal = false;
  287. bool shortcal = false;
  288. bool aniflag = false;
  289. unsigned int timestamp = jiffies_to_msecs(jiffies);
  290. u32 cal_interval, short_cal_interval, long_cal_interval;
  291. unsigned long flags;
  292. if (ah->caldata && ah->caldata->nfcal_interference)
  293. long_cal_interval = ATH_LONG_CALINTERVAL_INT;
  294. else
  295. long_cal_interval = ATH_LONG_CALINTERVAL;
  296. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  297. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  298. /* Only calibrate if awake */
  299. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  300. if (++ah->ani_skip_count >= ATH_ANI_MAX_SKIP_COUNT) {
  301. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  302. sc->ps_flags |= PS_WAIT_FOR_ANI;
  303. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  304. }
  305. goto set_timer;
  306. }
  307. ah->ani_skip_count = 0;
  308. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  309. sc->ps_flags &= ~PS_WAIT_FOR_ANI;
  310. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  311. ath9k_ps_wakeup(sc);
  312. /* Long calibration runs independently of short calibration. */
  313. if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
  314. longcal = true;
  315. common->ani.longcal_timer = timestamp;
  316. }
  317. /* Short calibration applies only while caldone is false */
  318. if (!common->ani.caldone) {
  319. if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
  320. shortcal = true;
  321. common->ani.shortcal_timer = timestamp;
  322. common->ani.resetcal_timer = timestamp;
  323. }
  324. } else {
  325. if ((timestamp - common->ani.resetcal_timer) >=
  326. ATH_RESTART_CALINTERVAL) {
  327. common->ani.caldone = ath9k_hw_reset_calvalid(ah);
  328. if (common->ani.caldone)
  329. common->ani.resetcal_timer = timestamp;
  330. }
  331. }
  332. /* Verify whether we must check ANI */
  333. if (sc->sc_ah->config.enable_ani
  334. && (timestamp - common->ani.checkani_timer) >=
  335. ah->config.ani_poll_interval) {
  336. aniflag = true;
  337. common->ani.checkani_timer = timestamp;
  338. }
  339. /* Call ANI routine if necessary */
  340. if (aniflag) {
  341. spin_lock_irqsave(&common->cc_lock, flags);
  342. ath9k_hw_ani_monitor(ah, ah->curchan);
  343. ath_update_survey_stats(sc);
  344. spin_unlock_irqrestore(&common->cc_lock, flags);
  345. }
  346. /* Perform calibration if necessary */
  347. if (longcal || shortcal) {
  348. common->ani.caldone =
  349. ath9k_hw_calibrate(ah, ah->curchan,
  350. ah->rxchainmask, longcal);
  351. }
  352. ath_dbg(common, ANI,
  353. "Calibration @%lu finished: %s %s %s, caldone: %s\n",
  354. jiffies,
  355. longcal ? "long" : "", shortcal ? "short" : "",
  356. aniflag ? "ani" : "", common->ani.caldone ? "true" : "false");
  357. ath9k_debug_samp_bb_mac(sc);
  358. ath9k_ps_restore(sc);
  359. set_timer:
  360. /*
  361. * Set timer interval based on previous results.
  362. * The interval must be the shortest necessary to satisfy ANI,
  363. * short calibration and long calibration.
  364. */
  365. cal_interval = ATH_LONG_CALINTERVAL;
  366. if (sc->sc_ah->config.enable_ani)
  367. cal_interval = min(cal_interval,
  368. (u32)ah->config.ani_poll_interval);
  369. if (!common->ani.caldone)
  370. cal_interval = min(cal_interval, (u32)short_cal_interval);
  371. mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  372. if (ar9003_is_paprd_enabled(ah) && ah->caldata) {
  373. if (!ah->caldata->paprd_done) {
  374. ieee80211_queue_work(sc->hw, &sc->paprd_work);
  375. } else if (!ah->paprd_table_write_done) {
  376. ath9k_ps_wakeup(sc);
  377. ath_paprd_activate(sc);
  378. ath9k_ps_restore(sc);
  379. }
  380. }
  381. }
  382. void ath_start_ani(struct ath_softc *sc)
  383. {
  384. struct ath_hw *ah = sc->sc_ah;
  385. struct ath_common *common = ath9k_hw_common(ah);
  386. unsigned long timestamp = jiffies_to_msecs(jiffies);
  387. if (common->disable_ani ||
  388. !test_bit(SC_OP_ANI_RUN, &sc->sc_flags) ||
  389. (sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  390. return;
  391. common->ani.longcal_timer = timestamp;
  392. common->ani.shortcal_timer = timestamp;
  393. common->ani.checkani_timer = timestamp;
  394. ath_dbg(common, ANI, "Starting ANI\n");
  395. mod_timer(&common->ani.timer,
  396. jiffies + msecs_to_jiffies((u32)ah->config.ani_poll_interval));
  397. }
  398. void ath_stop_ani(struct ath_softc *sc)
  399. {
  400. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  401. ath_dbg(common, ANI, "Stopping ANI\n");
  402. del_timer_sync(&common->ani.timer);
  403. }
  404. void ath_check_ani(struct ath_softc *sc)
  405. {
  406. struct ath_hw *ah = sc->sc_ah;
  407. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  408. /*
  409. * Check for the various conditions in which ANI has to
  410. * be stopped.
  411. */
  412. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  413. if (!cur_conf->enable_beacon)
  414. goto stop_ani;
  415. } else if (ah->opmode == NL80211_IFTYPE_AP) {
  416. if (!cur_conf->enable_beacon) {
  417. /*
  418. * Disable ANI only when there are no
  419. * associated stations.
  420. */
  421. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  422. goto stop_ani;
  423. }
  424. } else if (ah->opmode == NL80211_IFTYPE_STATION) {
  425. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  426. goto stop_ani;
  427. }
  428. if (!test_bit(SC_OP_ANI_RUN, &sc->sc_flags)) {
  429. set_bit(SC_OP_ANI_RUN, &sc->sc_flags);
  430. ath_start_ani(sc);
  431. }
  432. return;
  433. stop_ani:
  434. clear_bit(SC_OP_ANI_RUN, &sc->sc_flags);
  435. ath_stop_ani(sc);
  436. }
  437. void ath_update_survey_nf(struct ath_softc *sc, int channel)
  438. {
  439. struct ath_hw *ah = sc->sc_ah;
  440. struct ath9k_channel *chan = &ah->channels[channel];
  441. struct survey_info *survey = &sc->survey[channel];
  442. if (chan->noisefloor) {
  443. survey->filled |= SURVEY_INFO_NOISE_DBM;
  444. survey->noise = ath9k_hw_getchan_noise(ah, chan);
  445. }
  446. }
  447. /*
  448. * Updates the survey statistics and returns the busy time since last
  449. * update in %, if the measurement duration was long enough for the
  450. * result to be useful, -1 otherwise.
  451. */
  452. int ath_update_survey_stats(struct ath_softc *sc)
  453. {
  454. struct ath_hw *ah = sc->sc_ah;
  455. struct ath_common *common = ath9k_hw_common(ah);
  456. int pos = ah->curchan - &ah->channels[0];
  457. struct survey_info *survey = &sc->survey[pos];
  458. struct ath_cycle_counters *cc = &common->cc_survey;
  459. unsigned int div = common->clockrate * 1000;
  460. int ret = 0;
  461. if (!ah->curchan)
  462. return -1;
  463. if (ah->power_mode == ATH9K_PM_AWAKE)
  464. ath_hw_cycle_counters_update(common);
  465. if (cc->cycles > 0) {
  466. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  467. SURVEY_INFO_CHANNEL_TIME_BUSY |
  468. SURVEY_INFO_CHANNEL_TIME_RX |
  469. SURVEY_INFO_CHANNEL_TIME_TX;
  470. survey->channel_time += cc->cycles / div;
  471. survey->channel_time_busy += cc->rx_busy / div;
  472. survey->channel_time_rx += cc->rx_frame / div;
  473. survey->channel_time_tx += cc->tx_frame / div;
  474. }
  475. if (cc->cycles < div)
  476. return -1;
  477. if (cc->cycles > 0)
  478. ret = cc->rx_busy * 100 / cc->cycles;
  479. memset(cc, 0, sizeof(*cc));
  480. ath_update_survey_nf(sc, pos);
  481. return ret;
  482. }