ar9003_calib.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "hw-ops.h"
  18. #include "ar9003_phy.h"
  19. #include "ar9003_rtt.h"
  20. #include "ar9003_mci.h"
  21. #define MAX_MEASUREMENT MAX_IQCAL_MEASUREMENT
  22. #define MAX_MAG_DELTA 11
  23. #define MAX_PHS_DELTA 10
  24. struct coeff {
  25. int mag_coeff[AR9300_MAX_CHAINS][MAX_MEASUREMENT];
  26. int phs_coeff[AR9300_MAX_CHAINS][MAX_MEASUREMENT];
  27. int iqc_coeff[2];
  28. };
  29. enum ar9003_cal_types {
  30. IQ_MISMATCH_CAL = BIT(0),
  31. };
  32. static void ar9003_hw_setup_calibration(struct ath_hw *ah,
  33. struct ath9k_cal_list *currCal)
  34. {
  35. struct ath_common *common = ath9k_hw_common(ah);
  36. /* Select calibration to run */
  37. switch (currCal->calData->calType) {
  38. case IQ_MISMATCH_CAL:
  39. /*
  40. * Start calibration with
  41. * 2^(INIT_IQCAL_LOG_COUNT_MAX+1) samples
  42. */
  43. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  44. AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX,
  45. currCal->calData->calCountMax);
  46. REG_WRITE(ah, AR_PHY_CALMODE, AR_PHY_CALMODE_IQ);
  47. ath_dbg(common, CALIBRATE,
  48. "starting IQ Mismatch Calibration\n");
  49. /* Kick-off cal */
  50. REG_SET_BIT(ah, AR_PHY_TIMING4, AR_PHY_TIMING4_DO_CAL);
  51. break;
  52. default:
  53. ath_err(common, "Invalid calibration type\n");
  54. break;
  55. }
  56. }
  57. /*
  58. * Generic calibration routine.
  59. * Recalibrate the lower PHY chips to account for temperature/environment
  60. * changes.
  61. */
  62. static bool ar9003_hw_per_calibration(struct ath_hw *ah,
  63. struct ath9k_channel *ichan,
  64. u8 rxchainmask,
  65. struct ath9k_cal_list *currCal)
  66. {
  67. struct ath9k_hw_cal_data *caldata = ah->caldata;
  68. /* Cal is assumed not done until explicitly set below */
  69. bool iscaldone = false;
  70. /* Calibration in progress. */
  71. if (currCal->calState == CAL_RUNNING) {
  72. /* Check to see if it has finished. */
  73. if (!(REG_READ(ah, AR_PHY_TIMING4) & AR_PHY_TIMING4_DO_CAL)) {
  74. /*
  75. * Accumulate cal measures for active chains
  76. */
  77. currCal->calData->calCollect(ah);
  78. ah->cal_samples++;
  79. if (ah->cal_samples >=
  80. currCal->calData->calNumSamples) {
  81. unsigned int i, numChains = 0;
  82. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  83. if (rxchainmask & (1 << i))
  84. numChains++;
  85. }
  86. /*
  87. * Process accumulated data
  88. */
  89. currCal->calData->calPostProc(ah, numChains);
  90. /* Calibration has finished. */
  91. caldata->CalValid |= currCal->calData->calType;
  92. currCal->calState = CAL_DONE;
  93. iscaldone = true;
  94. } else {
  95. /*
  96. * Set-up collection of another sub-sample until we
  97. * get desired number
  98. */
  99. ar9003_hw_setup_calibration(ah, currCal);
  100. }
  101. }
  102. } else if (!(caldata->CalValid & currCal->calData->calType)) {
  103. /* If current cal is marked invalid in channel, kick it off */
  104. ath9k_hw_reset_calibration(ah, currCal);
  105. }
  106. return iscaldone;
  107. }
  108. static bool ar9003_hw_calibrate(struct ath_hw *ah,
  109. struct ath9k_channel *chan,
  110. u8 rxchainmask,
  111. bool longcal)
  112. {
  113. bool iscaldone = true;
  114. struct ath9k_cal_list *currCal = ah->cal_list_curr;
  115. /*
  116. * For given calibration:
  117. * 1. Call generic cal routine
  118. * 2. When this cal is done (isCalDone) if we have more cals waiting
  119. * (eg after reset), mask this to upper layers by not propagating
  120. * isCalDone if it is set to TRUE.
  121. * Instead, change isCalDone to FALSE and setup the waiting cal(s)
  122. * to be run.
  123. */
  124. if (currCal &&
  125. (currCal->calState == CAL_RUNNING ||
  126. currCal->calState == CAL_WAITING)) {
  127. iscaldone = ar9003_hw_per_calibration(ah, chan,
  128. rxchainmask, currCal);
  129. if (iscaldone) {
  130. ah->cal_list_curr = currCal = currCal->calNext;
  131. if (currCal->calState == CAL_WAITING) {
  132. iscaldone = false;
  133. ath9k_hw_reset_calibration(ah, currCal);
  134. }
  135. }
  136. }
  137. /*
  138. * Do NF cal only at longer intervals. Get the value from
  139. * the previous NF cal and update history buffer.
  140. */
  141. if (longcal && ath9k_hw_getnf(ah, chan)) {
  142. /*
  143. * Load the NF from history buffer of the current channel.
  144. * NF is slow time-variant, so it is OK to use a historical
  145. * value.
  146. */
  147. ath9k_hw_loadnf(ah, ah->curchan);
  148. /* start NF calibration, without updating BB NF register */
  149. ath9k_hw_start_nfcal(ah, false);
  150. }
  151. return iscaldone;
  152. }
  153. static void ar9003_hw_iqcal_collect(struct ath_hw *ah)
  154. {
  155. int i;
  156. /* Accumulate IQ cal measures for active chains */
  157. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  158. if (ah->txchainmask & BIT(i)) {
  159. ah->totalPowerMeasI[i] +=
  160. REG_READ(ah, AR_PHY_CAL_MEAS_0(i));
  161. ah->totalPowerMeasQ[i] +=
  162. REG_READ(ah, AR_PHY_CAL_MEAS_1(i));
  163. ah->totalIqCorrMeas[i] +=
  164. (int32_t) REG_READ(ah, AR_PHY_CAL_MEAS_2(i));
  165. ath_dbg(ath9k_hw_common(ah), CALIBRATE,
  166. "%d: Chn %d pmi=0x%08x;pmq=0x%08x;iqcm=0x%08x;\n",
  167. ah->cal_samples, i, ah->totalPowerMeasI[i],
  168. ah->totalPowerMeasQ[i],
  169. ah->totalIqCorrMeas[i]);
  170. }
  171. }
  172. }
  173. static void ar9003_hw_iqcalibrate(struct ath_hw *ah, u8 numChains)
  174. {
  175. struct ath_common *common = ath9k_hw_common(ah);
  176. u32 powerMeasQ, powerMeasI, iqCorrMeas;
  177. u32 qCoffDenom, iCoffDenom;
  178. int32_t qCoff, iCoff;
  179. int iqCorrNeg, i;
  180. static const u_int32_t offset_array[3] = {
  181. AR_PHY_RX_IQCAL_CORR_B0,
  182. AR_PHY_RX_IQCAL_CORR_B1,
  183. AR_PHY_RX_IQCAL_CORR_B2,
  184. };
  185. for (i = 0; i < numChains; i++) {
  186. powerMeasI = ah->totalPowerMeasI[i];
  187. powerMeasQ = ah->totalPowerMeasQ[i];
  188. iqCorrMeas = ah->totalIqCorrMeas[i];
  189. ath_dbg(common, CALIBRATE,
  190. "Starting IQ Cal and Correction for Chain %d\n", i);
  191. ath_dbg(common, CALIBRATE,
  192. "Original: Chn %d iq_corr_meas = 0x%08x\n",
  193. i, ah->totalIqCorrMeas[i]);
  194. iqCorrNeg = 0;
  195. if (iqCorrMeas > 0x80000000) {
  196. iqCorrMeas = (0xffffffff - iqCorrMeas) + 1;
  197. iqCorrNeg = 1;
  198. }
  199. ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_i = 0x%08x\n",
  200. i, powerMeasI);
  201. ath_dbg(common, CALIBRATE, "Chn %d pwr_meas_q = 0x%08x\n",
  202. i, powerMeasQ);
  203. ath_dbg(common, CALIBRATE, "iqCorrNeg is 0x%08x\n", iqCorrNeg);
  204. iCoffDenom = (powerMeasI / 2 + powerMeasQ / 2) / 256;
  205. qCoffDenom = powerMeasQ / 64;
  206. if ((iCoffDenom != 0) && (qCoffDenom != 0)) {
  207. iCoff = iqCorrMeas / iCoffDenom;
  208. qCoff = powerMeasI / qCoffDenom - 64;
  209. ath_dbg(common, CALIBRATE, "Chn %d iCoff = 0x%08x\n",
  210. i, iCoff);
  211. ath_dbg(common, CALIBRATE, "Chn %d qCoff = 0x%08x\n",
  212. i, qCoff);
  213. /* Force bounds on iCoff */
  214. if (iCoff >= 63)
  215. iCoff = 63;
  216. else if (iCoff <= -63)
  217. iCoff = -63;
  218. /* Negate iCoff if iqCorrNeg == 0 */
  219. if (iqCorrNeg == 0x0)
  220. iCoff = -iCoff;
  221. /* Force bounds on qCoff */
  222. if (qCoff >= 63)
  223. qCoff = 63;
  224. else if (qCoff <= -63)
  225. qCoff = -63;
  226. iCoff = iCoff & 0x7f;
  227. qCoff = qCoff & 0x7f;
  228. ath_dbg(common, CALIBRATE,
  229. "Chn %d : iCoff = 0x%x qCoff = 0x%x\n",
  230. i, iCoff, qCoff);
  231. ath_dbg(common, CALIBRATE,
  232. "Register offset (0x%04x) before update = 0x%x\n",
  233. offset_array[i],
  234. REG_READ(ah, offset_array[i]));
  235. if (AR_SREV_9565(ah) &&
  236. (iCoff == 63 || qCoff == 63 ||
  237. iCoff == -63 || qCoff == -63))
  238. return;
  239. REG_RMW_FIELD(ah, offset_array[i],
  240. AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF,
  241. iCoff);
  242. REG_RMW_FIELD(ah, offset_array[i],
  243. AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF,
  244. qCoff);
  245. ath_dbg(common, CALIBRATE,
  246. "Register offset (0x%04x) QI COFF (bitfields 0x%08x) after update = 0x%x\n",
  247. offset_array[i],
  248. AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF,
  249. REG_READ(ah, offset_array[i]));
  250. ath_dbg(common, CALIBRATE,
  251. "Register offset (0x%04x) QQ COFF (bitfields 0x%08x) after update = 0x%x\n",
  252. offset_array[i],
  253. AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF,
  254. REG_READ(ah, offset_array[i]));
  255. ath_dbg(common, CALIBRATE,
  256. "IQ Cal and Correction done for Chain %d\n", i);
  257. }
  258. }
  259. REG_SET_BIT(ah, AR_PHY_RX_IQCAL_CORR_B0,
  260. AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE);
  261. ath_dbg(common, CALIBRATE,
  262. "IQ Cal and Correction (offset 0x%04x) enabled (bit position 0x%08x). New Value 0x%08x\n",
  263. (unsigned) (AR_PHY_RX_IQCAL_CORR_B0),
  264. AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE,
  265. REG_READ(ah, AR_PHY_RX_IQCAL_CORR_B0));
  266. }
  267. static const struct ath9k_percal_data iq_cal_single_sample = {
  268. IQ_MISMATCH_CAL,
  269. MIN_CAL_SAMPLES,
  270. PER_MAX_LOG_COUNT,
  271. ar9003_hw_iqcal_collect,
  272. ar9003_hw_iqcalibrate
  273. };
  274. static void ar9003_hw_init_cal_settings(struct ath_hw *ah)
  275. {
  276. ah->iq_caldata.calData = &iq_cal_single_sample;
  277. if (AR_SREV_9300_20_OR_LATER(ah)) {
  278. ah->enabled_cals |= TX_IQ_CAL;
  279. if (AR_SREV_9485_OR_LATER(ah) && !AR_SREV_9340(ah))
  280. ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
  281. }
  282. ah->supp_cals = IQ_MISMATCH_CAL;
  283. }
  284. /*
  285. * solve 4x4 linear equation used in loopback iq cal.
  286. */
  287. static bool ar9003_hw_solve_iq_cal(struct ath_hw *ah,
  288. s32 sin_2phi_1,
  289. s32 cos_2phi_1,
  290. s32 sin_2phi_2,
  291. s32 cos_2phi_2,
  292. s32 mag_a0_d0,
  293. s32 phs_a0_d0,
  294. s32 mag_a1_d0,
  295. s32 phs_a1_d0,
  296. s32 solved_eq[])
  297. {
  298. s32 f1 = cos_2phi_1 - cos_2phi_2,
  299. f3 = sin_2phi_1 - sin_2phi_2,
  300. f2;
  301. s32 mag_tx, phs_tx, mag_rx, phs_rx;
  302. const s32 result_shift = 1 << 15;
  303. struct ath_common *common = ath9k_hw_common(ah);
  304. f2 = (f1 * f1 + f3 * f3) / result_shift;
  305. if (!f2) {
  306. ath_dbg(common, CALIBRATE, "Divide by 0\n");
  307. return false;
  308. }
  309. /* mag mismatch, tx */
  310. mag_tx = f1 * (mag_a0_d0 - mag_a1_d0) + f3 * (phs_a0_d0 - phs_a1_d0);
  311. /* phs mismatch, tx */
  312. phs_tx = f3 * (-mag_a0_d0 + mag_a1_d0) + f1 * (phs_a0_d0 - phs_a1_d0);
  313. mag_tx = (mag_tx / f2);
  314. phs_tx = (phs_tx / f2);
  315. /* mag mismatch, rx */
  316. mag_rx = mag_a0_d0 - (cos_2phi_1 * mag_tx + sin_2phi_1 * phs_tx) /
  317. result_shift;
  318. /* phs mismatch, rx */
  319. phs_rx = phs_a0_d0 + (sin_2phi_1 * mag_tx - cos_2phi_1 * phs_tx) /
  320. result_shift;
  321. solved_eq[0] = mag_tx;
  322. solved_eq[1] = phs_tx;
  323. solved_eq[2] = mag_rx;
  324. solved_eq[3] = phs_rx;
  325. return true;
  326. }
  327. static s32 ar9003_hw_find_mag_approx(struct ath_hw *ah, s32 in_re, s32 in_im)
  328. {
  329. s32 abs_i = abs(in_re),
  330. abs_q = abs(in_im),
  331. max_abs, min_abs;
  332. if (abs_i > abs_q) {
  333. max_abs = abs_i;
  334. min_abs = abs_q;
  335. } else {
  336. max_abs = abs_q;
  337. min_abs = abs_i;
  338. }
  339. return max_abs - (max_abs / 32) + (min_abs / 8) + (min_abs / 4);
  340. }
  341. #define DELPT 32
  342. static bool ar9003_hw_calc_iq_corr(struct ath_hw *ah,
  343. s32 chain_idx,
  344. const s32 iq_res[],
  345. s32 iqc_coeff[])
  346. {
  347. s32 i2_m_q2_a0_d0, i2_p_q2_a0_d0, iq_corr_a0_d0,
  348. i2_m_q2_a0_d1, i2_p_q2_a0_d1, iq_corr_a0_d1,
  349. i2_m_q2_a1_d0, i2_p_q2_a1_d0, iq_corr_a1_d0,
  350. i2_m_q2_a1_d1, i2_p_q2_a1_d1, iq_corr_a1_d1;
  351. s32 mag_a0_d0, mag_a1_d0, mag_a0_d1, mag_a1_d1,
  352. phs_a0_d0, phs_a1_d0, phs_a0_d1, phs_a1_d1,
  353. sin_2phi_1, cos_2phi_1,
  354. sin_2phi_2, cos_2phi_2;
  355. s32 mag_tx, phs_tx, mag_rx, phs_rx;
  356. s32 solved_eq[4], mag_corr_tx, phs_corr_tx, mag_corr_rx, phs_corr_rx,
  357. q_q_coff, q_i_coff;
  358. const s32 res_scale = 1 << 15;
  359. const s32 delpt_shift = 1 << 8;
  360. s32 mag1, mag2;
  361. struct ath_common *common = ath9k_hw_common(ah);
  362. i2_m_q2_a0_d0 = iq_res[0] & 0xfff;
  363. i2_p_q2_a0_d0 = (iq_res[0] >> 12) & 0xfff;
  364. iq_corr_a0_d0 = ((iq_res[0] >> 24) & 0xff) + ((iq_res[1] & 0xf) << 8);
  365. if (i2_m_q2_a0_d0 > 0x800)
  366. i2_m_q2_a0_d0 = -((0xfff - i2_m_q2_a0_d0) + 1);
  367. if (i2_p_q2_a0_d0 > 0x800)
  368. i2_p_q2_a0_d0 = -((0xfff - i2_p_q2_a0_d0) + 1);
  369. if (iq_corr_a0_d0 > 0x800)
  370. iq_corr_a0_d0 = -((0xfff - iq_corr_a0_d0) + 1);
  371. i2_m_q2_a0_d1 = (iq_res[1] >> 4) & 0xfff;
  372. i2_p_q2_a0_d1 = (iq_res[2] & 0xfff);
  373. iq_corr_a0_d1 = (iq_res[2] >> 12) & 0xfff;
  374. if (i2_m_q2_a0_d1 > 0x800)
  375. i2_m_q2_a0_d1 = -((0xfff - i2_m_q2_a0_d1) + 1);
  376. if (i2_p_q2_a0_d1 > 0x800)
  377. i2_p_q2_a0_d1 = -((0xfff - i2_p_q2_a0_d1) + 1);
  378. if (iq_corr_a0_d1 > 0x800)
  379. iq_corr_a0_d1 = -((0xfff - iq_corr_a0_d1) + 1);
  380. i2_m_q2_a1_d0 = ((iq_res[2] >> 24) & 0xff) + ((iq_res[3] & 0xf) << 8);
  381. i2_p_q2_a1_d0 = (iq_res[3] >> 4) & 0xfff;
  382. iq_corr_a1_d0 = iq_res[4] & 0xfff;
  383. if (i2_m_q2_a1_d0 > 0x800)
  384. i2_m_q2_a1_d0 = -((0xfff - i2_m_q2_a1_d0) + 1);
  385. if (i2_p_q2_a1_d0 > 0x800)
  386. i2_p_q2_a1_d0 = -((0xfff - i2_p_q2_a1_d0) + 1);
  387. if (iq_corr_a1_d0 > 0x800)
  388. iq_corr_a1_d0 = -((0xfff - iq_corr_a1_d0) + 1);
  389. i2_m_q2_a1_d1 = (iq_res[4] >> 12) & 0xfff;
  390. i2_p_q2_a1_d1 = ((iq_res[4] >> 24) & 0xff) + ((iq_res[5] & 0xf) << 8);
  391. iq_corr_a1_d1 = (iq_res[5] >> 4) & 0xfff;
  392. if (i2_m_q2_a1_d1 > 0x800)
  393. i2_m_q2_a1_d1 = -((0xfff - i2_m_q2_a1_d1) + 1);
  394. if (i2_p_q2_a1_d1 > 0x800)
  395. i2_p_q2_a1_d1 = -((0xfff - i2_p_q2_a1_d1) + 1);
  396. if (iq_corr_a1_d1 > 0x800)
  397. iq_corr_a1_d1 = -((0xfff - iq_corr_a1_d1) + 1);
  398. if ((i2_p_q2_a0_d0 == 0) || (i2_p_q2_a0_d1 == 0) ||
  399. (i2_p_q2_a1_d0 == 0) || (i2_p_q2_a1_d1 == 0)) {
  400. ath_dbg(common, CALIBRATE,
  401. "Divide by 0:\n"
  402. "a0_d0=%d\n"
  403. "a0_d1=%d\n"
  404. "a2_d0=%d\n"
  405. "a1_d1=%d\n",
  406. i2_p_q2_a0_d0, i2_p_q2_a0_d1,
  407. i2_p_q2_a1_d0, i2_p_q2_a1_d1);
  408. return false;
  409. }
  410. mag_a0_d0 = (i2_m_q2_a0_d0 * res_scale) / i2_p_q2_a0_d0;
  411. phs_a0_d0 = (iq_corr_a0_d0 * res_scale) / i2_p_q2_a0_d0;
  412. mag_a0_d1 = (i2_m_q2_a0_d1 * res_scale) / i2_p_q2_a0_d1;
  413. phs_a0_d1 = (iq_corr_a0_d1 * res_scale) / i2_p_q2_a0_d1;
  414. mag_a1_d0 = (i2_m_q2_a1_d0 * res_scale) / i2_p_q2_a1_d0;
  415. phs_a1_d0 = (iq_corr_a1_d0 * res_scale) / i2_p_q2_a1_d0;
  416. mag_a1_d1 = (i2_m_q2_a1_d1 * res_scale) / i2_p_q2_a1_d1;
  417. phs_a1_d1 = (iq_corr_a1_d1 * res_scale) / i2_p_q2_a1_d1;
  418. /* w/o analog phase shift */
  419. sin_2phi_1 = (((mag_a0_d0 - mag_a0_d1) * delpt_shift) / DELPT);
  420. /* w/o analog phase shift */
  421. cos_2phi_1 = (((phs_a0_d1 - phs_a0_d0) * delpt_shift) / DELPT);
  422. /* w/ analog phase shift */
  423. sin_2phi_2 = (((mag_a1_d0 - mag_a1_d1) * delpt_shift) / DELPT);
  424. /* w/ analog phase shift */
  425. cos_2phi_2 = (((phs_a1_d1 - phs_a1_d0) * delpt_shift) / DELPT);
  426. /*
  427. * force sin^2 + cos^2 = 1;
  428. * find magnitude by approximation
  429. */
  430. mag1 = ar9003_hw_find_mag_approx(ah, cos_2phi_1, sin_2phi_1);
  431. mag2 = ar9003_hw_find_mag_approx(ah, cos_2phi_2, sin_2phi_2);
  432. if ((mag1 == 0) || (mag2 == 0)) {
  433. ath_dbg(common, CALIBRATE, "Divide by 0: mag1=%d, mag2=%d\n",
  434. mag1, mag2);
  435. return false;
  436. }
  437. /* normalization sin and cos by mag */
  438. sin_2phi_1 = (sin_2phi_1 * res_scale / mag1);
  439. cos_2phi_1 = (cos_2phi_1 * res_scale / mag1);
  440. sin_2phi_2 = (sin_2phi_2 * res_scale / mag2);
  441. cos_2phi_2 = (cos_2phi_2 * res_scale / mag2);
  442. /* calculate IQ mismatch */
  443. if (!ar9003_hw_solve_iq_cal(ah,
  444. sin_2phi_1, cos_2phi_1,
  445. sin_2phi_2, cos_2phi_2,
  446. mag_a0_d0, phs_a0_d0,
  447. mag_a1_d0,
  448. phs_a1_d0, solved_eq)) {
  449. ath_dbg(common, CALIBRATE,
  450. "Call to ar9003_hw_solve_iq_cal() failed\n");
  451. return false;
  452. }
  453. mag_tx = solved_eq[0];
  454. phs_tx = solved_eq[1];
  455. mag_rx = solved_eq[2];
  456. phs_rx = solved_eq[3];
  457. ath_dbg(common, CALIBRATE,
  458. "chain %d: mag mismatch=%d phase mismatch=%d\n",
  459. chain_idx, mag_tx/res_scale, phs_tx/res_scale);
  460. if (res_scale == mag_tx) {
  461. ath_dbg(common, CALIBRATE,
  462. "Divide by 0: mag_tx=%d, res_scale=%d\n",
  463. mag_tx, res_scale);
  464. return false;
  465. }
  466. /* calculate and quantize Tx IQ correction factor */
  467. mag_corr_tx = (mag_tx * res_scale) / (res_scale - mag_tx);
  468. phs_corr_tx = -phs_tx;
  469. q_q_coff = (mag_corr_tx * 128 / res_scale);
  470. q_i_coff = (phs_corr_tx * 256 / res_scale);
  471. ath_dbg(common, CALIBRATE, "tx chain %d: mag corr=%d phase corr=%d\n",
  472. chain_idx, q_q_coff, q_i_coff);
  473. if (q_i_coff < -63)
  474. q_i_coff = -63;
  475. if (q_i_coff > 63)
  476. q_i_coff = 63;
  477. if (q_q_coff < -63)
  478. q_q_coff = -63;
  479. if (q_q_coff > 63)
  480. q_q_coff = 63;
  481. iqc_coeff[0] = (q_q_coff * 128) + q_i_coff;
  482. ath_dbg(common, CALIBRATE, "tx chain %d: iq corr coeff=%x\n",
  483. chain_idx, iqc_coeff[0]);
  484. if (-mag_rx == res_scale) {
  485. ath_dbg(common, CALIBRATE,
  486. "Divide by 0: mag_rx=%d, res_scale=%d\n",
  487. mag_rx, res_scale);
  488. return false;
  489. }
  490. /* calculate and quantize Rx IQ correction factors */
  491. mag_corr_rx = (-mag_rx * res_scale) / (res_scale + mag_rx);
  492. phs_corr_rx = -phs_rx;
  493. q_q_coff = (mag_corr_rx * 128 / res_scale);
  494. q_i_coff = (phs_corr_rx * 256 / res_scale);
  495. ath_dbg(common, CALIBRATE, "rx chain %d: mag corr=%d phase corr=%d\n",
  496. chain_idx, q_q_coff, q_i_coff);
  497. if (q_i_coff < -63)
  498. q_i_coff = -63;
  499. if (q_i_coff > 63)
  500. q_i_coff = 63;
  501. if (q_q_coff < -63)
  502. q_q_coff = -63;
  503. if (q_q_coff > 63)
  504. q_q_coff = 63;
  505. iqc_coeff[1] = (q_q_coff * 128) + q_i_coff;
  506. ath_dbg(common, CALIBRATE, "rx chain %d: iq corr coeff=%x\n",
  507. chain_idx, iqc_coeff[1]);
  508. return true;
  509. }
  510. static void ar9003_hw_detect_outlier(int *mp_coeff, int nmeasurement,
  511. int max_delta)
  512. {
  513. int mp_max = -64, max_idx = 0;
  514. int mp_min = 63, min_idx = 0;
  515. int mp_avg = 0, i, outlier_idx = 0, mp_count = 0;
  516. /* find min/max mismatch across all calibrated gains */
  517. for (i = 0; i < nmeasurement; i++) {
  518. if (mp_coeff[i] > mp_max) {
  519. mp_max = mp_coeff[i];
  520. max_idx = i;
  521. } else if (mp_coeff[i] < mp_min) {
  522. mp_min = mp_coeff[i];
  523. min_idx = i;
  524. }
  525. }
  526. /* find average (exclude max abs value) */
  527. for (i = 0; i < nmeasurement; i++) {
  528. if ((abs(mp_coeff[i]) < abs(mp_max)) ||
  529. (abs(mp_coeff[i]) < abs(mp_min))) {
  530. mp_avg += mp_coeff[i];
  531. mp_count++;
  532. }
  533. }
  534. /*
  535. * finding mean magnitude/phase if possible, otherwise
  536. * just use the last value as the mean
  537. */
  538. if (mp_count)
  539. mp_avg /= mp_count;
  540. else
  541. mp_avg = mp_coeff[nmeasurement - 1];
  542. /* detect outlier */
  543. if (abs(mp_max - mp_min) > max_delta) {
  544. if (abs(mp_max - mp_avg) > abs(mp_min - mp_avg))
  545. outlier_idx = max_idx;
  546. else
  547. outlier_idx = min_idx;
  548. mp_coeff[outlier_idx] = mp_avg;
  549. }
  550. }
  551. static void ar9003_hw_tx_iqcal_load_avg_2_passes(struct ath_hw *ah,
  552. struct coeff *coeff,
  553. bool is_reusable)
  554. {
  555. int i, im, nmeasurement;
  556. u32 tx_corr_coeff[MAX_MEASUREMENT][AR9300_MAX_CHAINS];
  557. struct ath9k_hw_cal_data *caldata = ah->caldata;
  558. memset(tx_corr_coeff, 0, sizeof(tx_corr_coeff));
  559. for (i = 0; i < MAX_MEASUREMENT / 2; i++) {
  560. tx_corr_coeff[i * 2][0] = tx_corr_coeff[(i * 2) + 1][0] =
  561. AR_PHY_TX_IQCAL_CORR_COEFF_B0(i);
  562. if (!AR_SREV_9485(ah)) {
  563. tx_corr_coeff[i * 2][1] =
  564. tx_corr_coeff[(i * 2) + 1][1] =
  565. AR_PHY_TX_IQCAL_CORR_COEFF_B1(i);
  566. tx_corr_coeff[i * 2][2] =
  567. tx_corr_coeff[(i * 2) + 1][2] =
  568. AR_PHY_TX_IQCAL_CORR_COEFF_B2(i);
  569. }
  570. }
  571. /* Load the average of 2 passes */
  572. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  573. if (!(ah->txchainmask & (1 << i)))
  574. continue;
  575. nmeasurement = REG_READ_FIELD(ah,
  576. AR_PHY_TX_IQCAL_STATUS_B0,
  577. AR_PHY_CALIBRATED_GAINS_0);
  578. if (nmeasurement > MAX_MEASUREMENT)
  579. nmeasurement = MAX_MEASUREMENT;
  580. /* detect outlier only if nmeasurement > 1 */
  581. if (nmeasurement > 1) {
  582. /* Detect magnitude outlier */
  583. ar9003_hw_detect_outlier(coeff->mag_coeff[i],
  584. nmeasurement, MAX_MAG_DELTA);
  585. /* Detect phase outlier */
  586. ar9003_hw_detect_outlier(coeff->phs_coeff[i],
  587. nmeasurement, MAX_PHS_DELTA);
  588. }
  589. for (im = 0; im < nmeasurement; im++) {
  590. coeff->iqc_coeff[0] = (coeff->mag_coeff[i][im] & 0x7f) |
  591. ((coeff->phs_coeff[i][im] & 0x7f) << 7);
  592. if ((im % 2) == 0)
  593. REG_RMW_FIELD(ah, tx_corr_coeff[im][i],
  594. AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE,
  595. coeff->iqc_coeff[0]);
  596. else
  597. REG_RMW_FIELD(ah, tx_corr_coeff[im][i],
  598. AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE,
  599. coeff->iqc_coeff[0]);
  600. if (caldata)
  601. caldata->tx_corr_coeff[im][i] =
  602. coeff->iqc_coeff[0];
  603. }
  604. if (caldata)
  605. caldata->num_measures[i] = nmeasurement;
  606. }
  607. REG_RMW_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_3,
  608. AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN, 0x1);
  609. REG_RMW_FIELD(ah, AR_PHY_RX_IQCAL_CORR_B0,
  610. AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN, 0x1);
  611. if (caldata)
  612. caldata->done_txiqcal_once = is_reusable;
  613. return;
  614. }
  615. static bool ar9003_hw_tx_iq_cal_run(struct ath_hw *ah)
  616. {
  617. struct ath_common *common = ath9k_hw_common(ah);
  618. u8 tx_gain_forced;
  619. tx_gain_forced = REG_READ_FIELD(ah, AR_PHY_TX_FORCED_GAIN,
  620. AR_PHY_TXGAIN_FORCE);
  621. if (tx_gain_forced)
  622. REG_RMW_FIELD(ah, AR_PHY_TX_FORCED_GAIN,
  623. AR_PHY_TXGAIN_FORCE, 0);
  624. REG_RMW_FIELD(ah, AR_PHY_TX_IQCAL_START,
  625. AR_PHY_TX_IQCAL_START_DO_CAL, 1);
  626. if (!ath9k_hw_wait(ah, AR_PHY_TX_IQCAL_START,
  627. AR_PHY_TX_IQCAL_START_DO_CAL, 0,
  628. AH_WAIT_TIMEOUT)) {
  629. ath_dbg(common, CALIBRATE, "Tx IQ Cal is not completed\n");
  630. return false;
  631. }
  632. return true;
  633. }
  634. static void ar9003_hw_tx_iq_cal_post_proc(struct ath_hw *ah, bool is_reusable)
  635. {
  636. struct ath_common *common = ath9k_hw_common(ah);
  637. const u32 txiqcal_status[AR9300_MAX_CHAINS] = {
  638. AR_PHY_TX_IQCAL_STATUS_B0,
  639. AR_PHY_TX_IQCAL_STATUS_B1,
  640. AR_PHY_TX_IQCAL_STATUS_B2,
  641. };
  642. const u_int32_t chan_info_tab[] = {
  643. AR_PHY_CHAN_INFO_TAB_0,
  644. AR_PHY_CHAN_INFO_TAB_1,
  645. AR_PHY_CHAN_INFO_TAB_2,
  646. };
  647. struct coeff coeff;
  648. s32 iq_res[6];
  649. int i, im, j;
  650. int nmeasurement;
  651. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  652. if (!(ah->txchainmask & (1 << i)))
  653. continue;
  654. nmeasurement = REG_READ_FIELD(ah,
  655. AR_PHY_TX_IQCAL_STATUS_B0,
  656. AR_PHY_CALIBRATED_GAINS_0);
  657. if (nmeasurement > MAX_MEASUREMENT)
  658. nmeasurement = MAX_MEASUREMENT;
  659. for (im = 0; im < nmeasurement; im++) {
  660. ath_dbg(common, CALIBRATE,
  661. "Doing Tx IQ Cal for chain %d\n", i);
  662. if (REG_READ(ah, txiqcal_status[i]) &
  663. AR_PHY_TX_IQCAL_STATUS_FAILED) {
  664. ath_dbg(common, CALIBRATE,
  665. "Tx IQ Cal failed for chain %d\n", i);
  666. goto tx_iqcal_fail;
  667. }
  668. for (j = 0; j < 3; j++) {
  669. u32 idx = 2 * j, offset = 4 * (3 * im + j);
  670. REG_RMW_FIELD(ah,
  671. AR_PHY_CHAN_INFO_MEMORY,
  672. AR_PHY_CHAN_INFO_TAB_S2_READ,
  673. 0);
  674. /* 32 bits */
  675. iq_res[idx] = REG_READ(ah,
  676. chan_info_tab[i] +
  677. offset);
  678. REG_RMW_FIELD(ah,
  679. AR_PHY_CHAN_INFO_MEMORY,
  680. AR_PHY_CHAN_INFO_TAB_S2_READ,
  681. 1);
  682. /* 16 bits */
  683. iq_res[idx + 1] = 0xffff & REG_READ(ah,
  684. chan_info_tab[i] + offset);
  685. ath_dbg(common, CALIBRATE,
  686. "IQ_RES[%d]=0x%x IQ_RES[%d]=0x%x\n",
  687. idx, iq_res[idx], idx + 1,
  688. iq_res[idx + 1]);
  689. }
  690. if (!ar9003_hw_calc_iq_corr(ah, i, iq_res,
  691. coeff.iqc_coeff)) {
  692. ath_dbg(common, CALIBRATE,
  693. "Failed in calculation of IQ correction\n");
  694. goto tx_iqcal_fail;
  695. }
  696. coeff.mag_coeff[i][im] = coeff.iqc_coeff[0] & 0x7f;
  697. coeff.phs_coeff[i][im] =
  698. (coeff.iqc_coeff[0] >> 7) & 0x7f;
  699. if (coeff.mag_coeff[i][im] > 63)
  700. coeff.mag_coeff[i][im] -= 128;
  701. if (coeff.phs_coeff[i][im] > 63)
  702. coeff.phs_coeff[i][im] -= 128;
  703. }
  704. }
  705. ar9003_hw_tx_iqcal_load_avg_2_passes(ah, &coeff, is_reusable);
  706. return;
  707. tx_iqcal_fail:
  708. ath_dbg(common, CALIBRATE, "Tx IQ Cal failed\n");
  709. return;
  710. }
  711. static void ar9003_hw_tx_iq_cal_reload(struct ath_hw *ah)
  712. {
  713. struct ath9k_hw_cal_data *caldata = ah->caldata;
  714. u32 tx_corr_coeff[MAX_MEASUREMENT][AR9300_MAX_CHAINS];
  715. int i, im;
  716. memset(tx_corr_coeff, 0, sizeof(tx_corr_coeff));
  717. for (i = 0; i < MAX_MEASUREMENT / 2; i++) {
  718. tx_corr_coeff[i * 2][0] = tx_corr_coeff[(i * 2) + 1][0] =
  719. AR_PHY_TX_IQCAL_CORR_COEFF_B0(i);
  720. if (!AR_SREV_9485(ah)) {
  721. tx_corr_coeff[i * 2][1] =
  722. tx_corr_coeff[(i * 2) + 1][1] =
  723. AR_PHY_TX_IQCAL_CORR_COEFF_B1(i);
  724. tx_corr_coeff[i * 2][2] =
  725. tx_corr_coeff[(i * 2) + 1][2] =
  726. AR_PHY_TX_IQCAL_CORR_COEFF_B2(i);
  727. }
  728. }
  729. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  730. if (!(ah->txchainmask & (1 << i)))
  731. continue;
  732. for (im = 0; im < caldata->num_measures[i]; im++) {
  733. if ((im % 2) == 0)
  734. REG_RMW_FIELD(ah, tx_corr_coeff[im][i],
  735. AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE,
  736. caldata->tx_corr_coeff[im][i]);
  737. else
  738. REG_RMW_FIELD(ah, tx_corr_coeff[im][i],
  739. AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE,
  740. caldata->tx_corr_coeff[im][i]);
  741. }
  742. }
  743. REG_RMW_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_3,
  744. AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN, 0x1);
  745. REG_RMW_FIELD(ah, AR_PHY_RX_IQCAL_CORR_B0,
  746. AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN, 0x1);
  747. }
  748. static void ar9003_hw_manual_peak_cal(struct ath_hw *ah, u8 chain, bool is_2g)
  749. {
  750. int offset[8], total = 0, test;
  751. int agc_out, i;
  752. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_GAINSTAGES(chain),
  753. AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE, 0x1);
  754. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_GAINSTAGES(chain),
  755. AR_PHY_65NM_RXRF_GAINSTAGES_LNAON_CALDC, 0x0);
  756. if (is_2g)
  757. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_GAINSTAGES(chain),
  758. AR_PHY_65NM_RXRF_GAINSTAGES_LNA2G_GAIN_OVR, 0x0);
  759. else
  760. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_GAINSTAGES(chain),
  761. AR_PHY_65NM_RXRF_GAINSTAGES_LNA5G_GAIN_OVR, 0x0);
  762. REG_RMW_FIELD(ah, AR_PHY_65NM_RXTX2(chain),
  763. AR_PHY_65NM_RXTX2_RXON_OVR, 0x1);
  764. REG_RMW_FIELD(ah, AR_PHY_65NM_RXTX2(chain),
  765. AR_PHY_65NM_RXTX2_RXON, 0x0);
  766. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  767. AR_PHY_65NM_RXRF_AGC_AGC_OVERRIDE, 0x1);
  768. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  769. AR_PHY_65NM_RXRF_AGC_AGC_ON_OVR, 0x1);
  770. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  771. AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR, 0x1);
  772. if (is_2g)
  773. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  774. AR_PHY_65NM_RXRF_AGC_AGC2G_DBDAC_OVR, 0x0);
  775. else
  776. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  777. AR_PHY_65NM_RXRF_AGC_AGC5G_DBDAC_OVR, 0x0);
  778. for (i = 6; i > 0; i--) {
  779. offset[i] = BIT(i - 1);
  780. test = total + offset[i];
  781. if (is_2g)
  782. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  783. AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR,
  784. test);
  785. else
  786. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  787. AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR,
  788. test);
  789. udelay(100);
  790. agc_out = REG_READ_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  791. AR_PHY_65NM_RXRF_AGC_AGC_OUT);
  792. offset[i] = (agc_out) ? 0 : 1;
  793. total += (offset[i] << (i - 1));
  794. }
  795. if (is_2g)
  796. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  797. AR_PHY_65NM_RXRF_AGC_AGC2G_CALDAC_OVR, total);
  798. else
  799. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  800. AR_PHY_65NM_RXRF_AGC_AGC5G_CALDAC_OVR, total);
  801. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_GAINSTAGES(chain),
  802. AR_PHY_65NM_RXRF_GAINSTAGES_RX_OVERRIDE, 0);
  803. REG_RMW_FIELD(ah, AR_PHY_65NM_RXTX2(chain),
  804. AR_PHY_65NM_RXTX2_RXON_OVR, 0);
  805. REG_RMW_FIELD(ah, AR_PHY_65NM_RXRF_AGC(chain),
  806. AR_PHY_65NM_RXRF_AGC_AGC_CAL_OVR, 0);
  807. }
  808. static void ar9003_hw_do_manual_peak_cal(struct ath_hw *ah,
  809. struct ath9k_channel *chan)
  810. {
  811. int i;
  812. if (!AR_SREV_9462(ah) && !AR_SREV_9565(ah))
  813. return;
  814. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  815. if (!(ah->rxchainmask & (1 << i)))
  816. continue;
  817. ar9003_hw_manual_peak_cal(ah, i, IS_CHAN_2GHZ(chan));
  818. }
  819. }
  820. static void ar9003_hw_cl_cal_post_proc(struct ath_hw *ah, bool is_reusable)
  821. {
  822. u32 cl_idx[AR9300_MAX_CHAINS] = { AR_PHY_CL_TAB_0,
  823. AR_PHY_CL_TAB_1,
  824. AR_PHY_CL_TAB_2 };
  825. struct ath9k_hw_cal_data *caldata = ah->caldata;
  826. bool txclcal_done = false;
  827. int i, j;
  828. if (!caldata || !(ah->enabled_cals & TX_CL_CAL))
  829. return;
  830. txclcal_done = !!(REG_READ(ah, AR_PHY_AGC_CONTROL) &
  831. AR_PHY_AGC_CONTROL_CLC_SUCCESS);
  832. if (caldata->done_txclcal_once) {
  833. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  834. if (!(ah->txchainmask & (1 << i)))
  835. continue;
  836. for (j = 0; j < MAX_CL_TAB_ENTRY; j++)
  837. REG_WRITE(ah, CL_TAB_ENTRY(cl_idx[i]),
  838. caldata->tx_clcal[i][j]);
  839. }
  840. } else if (is_reusable && txclcal_done) {
  841. for (i = 0; i < AR9300_MAX_CHAINS; i++) {
  842. if (!(ah->txchainmask & (1 << i)))
  843. continue;
  844. for (j = 0; j < MAX_CL_TAB_ENTRY; j++)
  845. caldata->tx_clcal[i][j] =
  846. REG_READ(ah, CL_TAB_ENTRY(cl_idx[i]));
  847. }
  848. caldata->done_txclcal_once = true;
  849. }
  850. }
  851. static bool ar9003_hw_init_cal(struct ath_hw *ah,
  852. struct ath9k_channel *chan)
  853. {
  854. struct ath_common *common = ath9k_hw_common(ah);
  855. struct ath9k_hw_cal_data *caldata = ah->caldata;
  856. bool txiqcal_done = false;
  857. bool is_reusable = true, status = true;
  858. bool run_rtt_cal = false, run_agc_cal, sep_iq_cal = false;
  859. bool rtt = !!(ah->caps.hw_caps & ATH9K_HW_CAP_RTT);
  860. u32 agc_ctrl = 0, agc_supp_cals = AR_PHY_AGC_CONTROL_OFFSET_CAL |
  861. AR_PHY_AGC_CONTROL_FLTR_CAL |
  862. AR_PHY_AGC_CONTROL_PKDET_CAL;
  863. /* Use chip chainmask only for calibration */
  864. ar9003_hw_set_chain_masks(ah, ah->caps.rx_chainmask, ah->caps.tx_chainmask);
  865. if (rtt) {
  866. if (!ar9003_hw_rtt_restore(ah, chan))
  867. run_rtt_cal = true;
  868. if (run_rtt_cal)
  869. ath_dbg(common, CALIBRATE, "RTT calibration to be done\n");
  870. }
  871. run_agc_cal = run_rtt_cal;
  872. if (run_rtt_cal) {
  873. ar9003_hw_rtt_enable(ah);
  874. ar9003_hw_rtt_set_mask(ah, 0x00);
  875. ar9003_hw_rtt_clear_hist(ah);
  876. }
  877. if (rtt && !run_rtt_cal) {
  878. agc_ctrl = REG_READ(ah, AR_PHY_AGC_CONTROL);
  879. agc_supp_cals &= agc_ctrl;
  880. agc_ctrl &= ~(AR_PHY_AGC_CONTROL_OFFSET_CAL |
  881. AR_PHY_AGC_CONTROL_FLTR_CAL |
  882. AR_PHY_AGC_CONTROL_PKDET_CAL);
  883. REG_WRITE(ah, AR_PHY_AGC_CONTROL, agc_ctrl);
  884. }
  885. if (ah->enabled_cals & TX_CL_CAL) {
  886. if (caldata && caldata->done_txclcal_once)
  887. REG_CLR_BIT(ah, AR_PHY_CL_CAL_CTL,
  888. AR_PHY_CL_CAL_ENABLE);
  889. else {
  890. REG_SET_BIT(ah, AR_PHY_CL_CAL_CTL,
  891. AR_PHY_CL_CAL_ENABLE);
  892. run_agc_cal = true;
  893. }
  894. }
  895. if ((IS_CHAN_HALF_RATE(chan) || IS_CHAN_QUARTER_RATE(chan)) ||
  896. !(ah->enabled_cals & TX_IQ_CAL))
  897. goto skip_tx_iqcal;
  898. /* Do Tx IQ Calibration */
  899. REG_RMW_FIELD(ah, AR_PHY_TX_IQCAL_CONTROL_1,
  900. AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT,
  901. DELPT);
  902. /*
  903. * For AR9485 or later chips, TxIQ cal runs as part of
  904. * AGC calibration
  905. */
  906. if (ah->enabled_cals & TX_IQ_ON_AGC_CAL) {
  907. if (caldata && !caldata->done_txiqcal_once)
  908. REG_SET_BIT(ah, AR_PHY_TX_IQCAL_CONTROL_0,
  909. AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL);
  910. else
  911. REG_CLR_BIT(ah, AR_PHY_TX_IQCAL_CONTROL_0,
  912. AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL);
  913. txiqcal_done = run_agc_cal = true;
  914. } else if (caldata && !caldata->done_txiqcal_once) {
  915. run_agc_cal = true;
  916. sep_iq_cal = true;
  917. }
  918. skip_tx_iqcal:
  919. if (ath9k_hw_mci_is_enabled(ah) && IS_CHAN_2GHZ(chan) && run_agc_cal)
  920. ar9003_mci_init_cal_req(ah, &is_reusable);
  921. if (sep_iq_cal) {
  922. txiqcal_done = ar9003_hw_tx_iq_cal_run(ah);
  923. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  924. udelay(5);
  925. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  926. }
  927. if (run_agc_cal || !(ah->ah_flags & AH_FASTCC)) {
  928. /* Calibrate the AGC */
  929. REG_WRITE(ah, AR_PHY_AGC_CONTROL,
  930. REG_READ(ah, AR_PHY_AGC_CONTROL) |
  931. AR_PHY_AGC_CONTROL_CAL);
  932. /* Poll for offset calibration complete */
  933. status = ath9k_hw_wait(ah, AR_PHY_AGC_CONTROL,
  934. AR_PHY_AGC_CONTROL_CAL,
  935. 0, AH_WAIT_TIMEOUT);
  936. ar9003_hw_do_manual_peak_cal(ah, chan);
  937. }
  938. if (ath9k_hw_mci_is_enabled(ah) && IS_CHAN_2GHZ(chan) && run_agc_cal)
  939. ar9003_mci_init_cal_done(ah);
  940. if (rtt && !run_rtt_cal) {
  941. agc_ctrl |= agc_supp_cals;
  942. REG_WRITE(ah, AR_PHY_AGC_CONTROL, agc_ctrl);
  943. }
  944. if (!status) {
  945. if (run_rtt_cal)
  946. ar9003_hw_rtt_disable(ah);
  947. ath_dbg(common, CALIBRATE,
  948. "offset calibration failed to complete in 1ms; noisy environment?\n");
  949. return false;
  950. }
  951. if (txiqcal_done)
  952. ar9003_hw_tx_iq_cal_post_proc(ah, is_reusable);
  953. else if (caldata && caldata->done_txiqcal_once)
  954. ar9003_hw_tx_iq_cal_reload(ah);
  955. ar9003_hw_cl_cal_post_proc(ah, is_reusable);
  956. if (run_rtt_cal && caldata) {
  957. if (is_reusable) {
  958. if (!ath9k_hw_rfbus_req(ah))
  959. ath_err(ath9k_hw_common(ah),
  960. "Could not stop baseband\n");
  961. else
  962. ar9003_hw_rtt_fill_hist(ah);
  963. ath9k_hw_rfbus_done(ah);
  964. }
  965. ar9003_hw_rtt_disable(ah);
  966. }
  967. /* Revert chainmask to runtime parameters */
  968. ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
  969. /* Initialize list pointers */
  970. ah->cal_list = ah->cal_list_last = ah->cal_list_curr = NULL;
  971. INIT_CAL(&ah->iq_caldata);
  972. INSERT_CAL(ah, &ah->iq_caldata);
  973. ath_dbg(common, CALIBRATE, "enabling IQ Calibration\n");
  974. /* Initialize current pointer to first element in list */
  975. ah->cal_list_curr = ah->cal_list;
  976. if (ah->cal_list_curr)
  977. ath9k_hw_reset_calibration(ah, ah->cal_list_curr);
  978. if (caldata)
  979. caldata->CalValid = 0;
  980. return true;
  981. }
  982. void ar9003_hw_attach_calib_ops(struct ath_hw *ah)
  983. {
  984. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  985. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  986. priv_ops->init_cal_settings = ar9003_hw_init_cal_settings;
  987. priv_ops->init_cal = ar9003_hw_init_cal;
  988. priv_ops->setup_calibration = ar9003_hw_setup_calibration;
  989. ops->calibrate = ar9003_hw_calibrate;
  990. }