ar9002_mac.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include <linux/export.h>
  18. #define AR_BufLen 0x00000fff
  19. static void ar9002_hw_rx_enable(struct ath_hw *ah)
  20. {
  21. REG_WRITE(ah, AR_CR, AR_CR_RXE);
  22. }
  23. static void ar9002_hw_set_desc_link(void *ds, u32 ds_link)
  24. {
  25. ((struct ath_desc*) ds)->ds_link = ds_link;
  26. }
  27. static bool ar9002_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
  28. {
  29. u32 isr = 0;
  30. u32 mask2 = 0;
  31. struct ath9k_hw_capabilities *pCap = &ah->caps;
  32. u32 sync_cause = 0;
  33. bool fatal_int = false;
  34. struct ath_common *common = ath9k_hw_common(ah);
  35. if (!AR_SREV_9100(ah)) {
  36. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  37. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  38. == AR_RTC_STATUS_ON) {
  39. isr = REG_READ(ah, AR_ISR);
  40. }
  41. }
  42. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  43. AR_INTR_SYNC_DEFAULT;
  44. *masked = 0;
  45. if (!isr && !sync_cause)
  46. return false;
  47. } else {
  48. *masked = 0;
  49. isr = REG_READ(ah, AR_ISR);
  50. }
  51. if (isr) {
  52. if (isr & AR_ISR_BCNMISC) {
  53. u32 isr2;
  54. isr2 = REG_READ(ah, AR_ISR_S2);
  55. if (isr2 & AR_ISR_S2_TIM)
  56. mask2 |= ATH9K_INT_TIM;
  57. if (isr2 & AR_ISR_S2_DTIM)
  58. mask2 |= ATH9K_INT_DTIM;
  59. if (isr2 & AR_ISR_S2_DTIMSYNC)
  60. mask2 |= ATH9K_INT_DTIMSYNC;
  61. if (isr2 & (AR_ISR_S2_CABEND))
  62. mask2 |= ATH9K_INT_CABEND;
  63. if (isr2 & AR_ISR_S2_GTT)
  64. mask2 |= ATH9K_INT_GTT;
  65. if (isr2 & AR_ISR_S2_CST)
  66. mask2 |= ATH9K_INT_CST;
  67. if (isr2 & AR_ISR_S2_TSFOOR)
  68. mask2 |= ATH9K_INT_TSFOOR;
  69. }
  70. isr = REG_READ(ah, AR_ISR_RAC);
  71. if (isr == 0xffffffff) {
  72. *masked = 0;
  73. return false;
  74. }
  75. *masked = isr & ATH9K_INT_COMMON;
  76. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM |
  77. AR_ISR_RXOK | AR_ISR_RXERR))
  78. *masked |= ATH9K_INT_RX;
  79. if (isr &
  80. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  81. AR_ISR_TXEOL)) {
  82. u32 s0_s, s1_s;
  83. *masked |= ATH9K_INT_TX;
  84. s0_s = REG_READ(ah, AR_ISR_S0_S);
  85. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  86. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  87. s1_s = REG_READ(ah, AR_ISR_S1_S);
  88. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  89. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  90. }
  91. if (isr & AR_ISR_RXORN) {
  92. ath_dbg(common, INTERRUPT,
  93. "receive FIFO overrun interrupt\n");
  94. }
  95. *masked |= mask2;
  96. }
  97. if (AR_SREV_9100(ah))
  98. return true;
  99. if (isr & AR_ISR_GENTMR) {
  100. u32 s5_s;
  101. s5_s = REG_READ(ah, AR_ISR_S5_S);
  102. ah->intr_gen_timer_trigger =
  103. MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
  104. ah->intr_gen_timer_thresh =
  105. MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
  106. if (ah->intr_gen_timer_trigger)
  107. *masked |= ATH9K_INT_GENTIMER;
  108. if ((s5_s & AR_ISR_S5_TIM_TIMER) &&
  109. !(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  110. *masked |= ATH9K_INT_TIM_TIMER;
  111. }
  112. if (sync_cause) {
  113. ath9k_debug_sync_cause(common, sync_cause);
  114. fatal_int =
  115. (sync_cause &
  116. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  117. ? true : false;
  118. if (fatal_int) {
  119. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  120. ath_dbg(common, ANY,
  121. "received PCI FATAL interrupt\n");
  122. }
  123. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  124. ath_dbg(common, ANY,
  125. "received PCI PERR interrupt\n");
  126. }
  127. *masked |= ATH9K_INT_FATAL;
  128. }
  129. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  130. ath_dbg(common, INTERRUPT,
  131. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  132. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  133. REG_WRITE(ah, AR_RC, 0);
  134. *masked |= ATH9K_INT_FATAL;
  135. }
  136. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  137. ath_dbg(common, INTERRUPT,
  138. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  139. }
  140. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  141. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  142. }
  143. return true;
  144. }
  145. static void
  146. ar9002_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
  147. {
  148. struct ar5416_desc *ads = AR5416DESC(ds);
  149. u32 ctl1, ctl6;
  150. ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
  151. ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
  152. ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
  153. ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
  154. ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
  155. ACCESS_ONCE(ads->ds_link) = i->link;
  156. ACCESS_ONCE(ads->ds_data) = i->buf_addr[0];
  157. ctl1 = i->buf_len[0] | (i->is_last ? 0 : AR_TxMore);
  158. ctl6 = SM(i->keytype, AR_EncrType);
  159. if (AR_SREV_9285(ah)) {
  160. ads->ds_ctl8 = 0;
  161. ads->ds_ctl9 = 0;
  162. ads->ds_ctl10 = 0;
  163. ads->ds_ctl11 = 0;
  164. }
  165. if ((i->is_first || i->is_last) &&
  166. i->aggr != AGGR_BUF_MIDDLE && i->aggr != AGGR_BUF_LAST) {
  167. ACCESS_ONCE(ads->ds_ctl2) = set11nTries(i->rates, 0)
  168. | set11nTries(i->rates, 1)
  169. | set11nTries(i->rates, 2)
  170. | set11nTries(i->rates, 3)
  171. | (i->dur_update ? AR_DurUpdateEna : 0)
  172. | SM(0, AR_BurstDur);
  173. ACCESS_ONCE(ads->ds_ctl3) = set11nRate(i->rates, 0)
  174. | set11nRate(i->rates, 1)
  175. | set11nRate(i->rates, 2)
  176. | set11nRate(i->rates, 3);
  177. } else {
  178. ACCESS_ONCE(ads->ds_ctl2) = 0;
  179. ACCESS_ONCE(ads->ds_ctl3) = 0;
  180. }
  181. if (!i->is_first) {
  182. ACCESS_ONCE(ads->ds_ctl0) = 0;
  183. ACCESS_ONCE(ads->ds_ctl1) = ctl1;
  184. ACCESS_ONCE(ads->ds_ctl6) = ctl6;
  185. return;
  186. }
  187. ctl1 |= (i->keyix != ATH9K_TXKEYIX_INVALID ? SM(i->keyix, AR_DestIdx) : 0)
  188. | SM(i->type, AR_FrameType)
  189. | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  190. | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  191. | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  192. switch (i->aggr) {
  193. case AGGR_BUF_FIRST:
  194. ctl6 |= SM(i->aggr_len, AR_AggrLen);
  195. /* fall through */
  196. case AGGR_BUF_MIDDLE:
  197. ctl1 |= AR_IsAggr | AR_MoreAggr;
  198. ctl6 |= SM(i->ndelim, AR_PadDelim);
  199. break;
  200. case AGGR_BUF_LAST:
  201. ctl1 |= AR_IsAggr;
  202. break;
  203. case AGGR_BUF_NONE:
  204. break;
  205. }
  206. ACCESS_ONCE(ads->ds_ctl0) = (i->pkt_len & AR_FrameLen)
  207. | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  208. | SM(i->txpower, AR_XmitPower)
  209. | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  210. | (i->flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0)
  211. | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
  212. | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
  213. | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
  214. (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
  215. ACCESS_ONCE(ads->ds_ctl1) = ctl1;
  216. ACCESS_ONCE(ads->ds_ctl6) = ctl6;
  217. if (i->aggr == AGGR_BUF_MIDDLE || i->aggr == AGGR_BUF_LAST)
  218. return;
  219. ACCESS_ONCE(ads->ds_ctl4) = set11nPktDurRTSCTS(i->rates, 0)
  220. | set11nPktDurRTSCTS(i->rates, 1);
  221. ACCESS_ONCE(ads->ds_ctl5) = set11nPktDurRTSCTS(i->rates, 2)
  222. | set11nPktDurRTSCTS(i->rates, 3);
  223. ACCESS_ONCE(ads->ds_ctl7) = set11nRateFlags(i->rates, 0)
  224. | set11nRateFlags(i->rates, 1)
  225. | set11nRateFlags(i->rates, 2)
  226. | set11nRateFlags(i->rates, 3)
  227. | SM(i->rtscts_rate, AR_RTSCTSRate);
  228. }
  229. static int ar9002_hw_proc_txdesc(struct ath_hw *ah, void *ds,
  230. struct ath_tx_status *ts)
  231. {
  232. struct ar5416_desc *ads = AR5416DESC(ds);
  233. u32 status;
  234. status = ACCESS_ONCE(ads->ds_txstatus9);
  235. if ((status & AR_TxDone) == 0)
  236. return -EINPROGRESS;
  237. ts->ts_tstamp = ads->AR_SendTimestamp;
  238. ts->ts_status = 0;
  239. ts->ts_flags = 0;
  240. if (status & AR_TxOpExceeded)
  241. ts->ts_status |= ATH9K_TXERR_XTXOP;
  242. ts->tid = MS(status, AR_TxTid);
  243. ts->ts_rateindex = MS(status, AR_FinalTxIdx);
  244. ts->ts_seqnum = MS(status, AR_SeqNum);
  245. status = ACCESS_ONCE(ads->ds_txstatus0);
  246. ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
  247. ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
  248. ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
  249. if (status & AR_TxBaStatus) {
  250. ts->ts_flags |= ATH9K_TX_BA;
  251. ts->ba_low = ads->AR_BaBitmapLow;
  252. ts->ba_high = ads->AR_BaBitmapHigh;
  253. }
  254. status = ACCESS_ONCE(ads->ds_txstatus1);
  255. if (status & AR_FrmXmitOK)
  256. ts->ts_status |= ATH9K_TX_ACKED;
  257. else {
  258. if (status & AR_ExcessiveRetries)
  259. ts->ts_status |= ATH9K_TXERR_XRETRY;
  260. if (status & AR_Filtered)
  261. ts->ts_status |= ATH9K_TXERR_FILT;
  262. if (status & AR_FIFOUnderrun) {
  263. ts->ts_status |= ATH9K_TXERR_FIFO;
  264. ath9k_hw_updatetxtriglevel(ah, true);
  265. }
  266. }
  267. if (status & AR_TxTimerExpired)
  268. ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
  269. if (status & AR_DescCfgErr)
  270. ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
  271. if (status & AR_TxDataUnderrun) {
  272. ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
  273. ath9k_hw_updatetxtriglevel(ah, true);
  274. }
  275. if (status & AR_TxDelimUnderrun) {
  276. ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
  277. ath9k_hw_updatetxtriglevel(ah, true);
  278. }
  279. ts->ts_shortretry = MS(status, AR_RTSFailCnt);
  280. ts->ts_longretry = MS(status, AR_DataFailCnt);
  281. ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
  282. status = ACCESS_ONCE(ads->ds_txstatus5);
  283. ts->ts_rssi = MS(status, AR_TxRSSICombined);
  284. ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
  285. ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
  286. ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
  287. ts->evm0 = ads->AR_TxEVM0;
  288. ts->evm1 = ads->AR_TxEVM1;
  289. ts->evm2 = ads->AR_TxEVM2;
  290. return 0;
  291. }
  292. void ath9k_hw_setuprxdesc(struct ath_hw *ah, struct ath_desc *ds,
  293. u32 size, u32 flags)
  294. {
  295. struct ar5416_desc *ads = AR5416DESC(ds);
  296. ads->ds_ctl1 = size & AR_BufLen;
  297. if (flags & ATH9K_RXDESC_INTREQ)
  298. ads->ds_ctl1 |= AR_RxIntrReq;
  299. memset(&ads->u.rx, 0, sizeof(ads->u.rx));
  300. }
  301. EXPORT_SYMBOL(ath9k_hw_setuprxdesc);
  302. void ar9002_hw_attach_mac_ops(struct ath_hw *ah)
  303. {
  304. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  305. ops->rx_enable = ar9002_hw_rx_enable;
  306. ops->set_desc_link = ar9002_hw_set_desc_link;
  307. ops->get_isr = ar9002_hw_get_isr;
  308. ops->set_txdesc = ar9002_set_txdesc;
  309. ops->proc_txdesc = ar9002_hw_proc_txdesc;
  310. }