ani.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/export.h>
  18. #include "hw.h"
  19. #include "hw-ops.h"
  20. struct ani_ofdm_level_entry {
  21. int spur_immunity_level;
  22. int fir_step_level;
  23. int ofdm_weak_signal_on;
  24. };
  25. /* values here are relative to the INI */
  26. /*
  27. * Legend:
  28. *
  29. * SI: Spur immunity
  30. * FS: FIR Step
  31. * WS: OFDM / CCK Weak Signal detection
  32. * MRC-CCK: Maximal Ratio Combining for CCK
  33. */
  34. static const struct ani_ofdm_level_entry ofdm_level_table[] = {
  35. /* SI FS WS */
  36. { 0, 0, 1 }, /* lvl 0 */
  37. { 1, 1, 1 }, /* lvl 1 */
  38. { 2, 2, 1 }, /* lvl 2 */
  39. { 3, 2, 1 }, /* lvl 3 (default) */
  40. { 4, 3, 1 }, /* lvl 4 */
  41. { 5, 4, 1 }, /* lvl 5 */
  42. { 6, 5, 1 }, /* lvl 6 */
  43. { 7, 6, 1 }, /* lvl 7 */
  44. { 7, 6, 0 }, /* lvl 8 */
  45. { 7, 7, 0 } /* lvl 9 */
  46. };
  47. #define ATH9K_ANI_OFDM_NUM_LEVEL \
  48. ARRAY_SIZE(ofdm_level_table)
  49. #define ATH9K_ANI_OFDM_MAX_LEVEL \
  50. (ATH9K_ANI_OFDM_NUM_LEVEL-1)
  51. #define ATH9K_ANI_OFDM_DEF_LEVEL \
  52. 3 /* default level - matches the INI settings */
  53. /*
  54. * MRC (Maximal Ratio Combining) has always been used with multi-antenna ofdm.
  55. * With OFDM for single stream you just add up all antenna inputs, you're
  56. * only interested in what you get after FFT. Signal aligment is also not
  57. * required for OFDM because any phase difference adds up in the frequency
  58. * domain.
  59. *
  60. * MRC requires extra work for use with CCK. You need to align the antenna
  61. * signals from the different antenna before you can add the signals together.
  62. * You need aligment of signals as CCK is in time domain, so addition can cancel
  63. * your signal completely if phase is 180 degrees (think of adding sine waves).
  64. * You also need to remove noise before the addition and this is where ANI
  65. * MRC CCK comes into play. One of the antenna inputs may be stronger but
  66. * lower SNR, so just adding after alignment can be dangerous.
  67. *
  68. * Regardless of alignment in time, the antenna signals add constructively after
  69. * FFT and improve your reception. For more information:
  70. *
  71. * http://en.wikipedia.org/wiki/Maximal-ratio_combining
  72. */
  73. struct ani_cck_level_entry {
  74. int fir_step_level;
  75. int mrc_cck_on;
  76. };
  77. static const struct ani_cck_level_entry cck_level_table[] = {
  78. /* FS MRC-CCK */
  79. { 0, 1 }, /* lvl 0 */
  80. { 1, 1 }, /* lvl 1 */
  81. { 2, 1 }, /* lvl 2 (default) */
  82. { 3, 1 }, /* lvl 3 */
  83. { 4, 0 }, /* lvl 4 */
  84. { 5, 0 }, /* lvl 5 */
  85. { 6, 0 }, /* lvl 6 */
  86. { 6, 0 }, /* lvl 7 (only for high rssi) */
  87. { 7, 0 } /* lvl 8 (only for high rssi) */
  88. };
  89. #define ATH9K_ANI_CCK_NUM_LEVEL \
  90. ARRAY_SIZE(cck_level_table)
  91. #define ATH9K_ANI_CCK_MAX_LEVEL \
  92. (ATH9K_ANI_CCK_NUM_LEVEL-1)
  93. #define ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI \
  94. (ATH9K_ANI_CCK_NUM_LEVEL-3)
  95. #define ATH9K_ANI_CCK_DEF_LEVEL \
  96. 2 /* default level - matches the INI settings */
  97. static void ath9k_hw_update_mibstats(struct ath_hw *ah,
  98. struct ath9k_mib_stats *stats)
  99. {
  100. stats->ackrcv_bad += REG_READ(ah, AR_ACK_FAIL);
  101. stats->rts_bad += REG_READ(ah, AR_RTS_FAIL);
  102. stats->fcs_bad += REG_READ(ah, AR_FCS_FAIL);
  103. stats->rts_good += REG_READ(ah, AR_RTS_OK);
  104. stats->beacons += REG_READ(ah, AR_BEACON_CNT);
  105. }
  106. static void ath9k_ani_restart(struct ath_hw *ah)
  107. {
  108. struct ar5416AniState *aniState;
  109. if (!DO_ANI(ah))
  110. return;
  111. aniState = &ah->curchan->ani;
  112. aniState->listenTime = 0;
  113. ENABLE_REGWRITE_BUFFER(ah);
  114. REG_WRITE(ah, AR_PHY_ERR_1, 0);
  115. REG_WRITE(ah, AR_PHY_ERR_2, 0);
  116. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  117. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  118. REGWRITE_BUFFER_FLUSH(ah);
  119. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  120. aniState->ofdmPhyErrCount = 0;
  121. aniState->cckPhyErrCount = 0;
  122. }
  123. /* Adjust the OFDM Noise Immunity Level */
  124. static void ath9k_hw_set_ofdm_nil(struct ath_hw *ah, u8 immunityLevel,
  125. bool scan)
  126. {
  127. struct ar5416AniState *aniState = &ah->curchan->ani;
  128. struct ath_common *common = ath9k_hw_common(ah);
  129. const struct ani_ofdm_level_entry *entry_ofdm;
  130. const struct ani_cck_level_entry *entry_cck;
  131. bool weak_sig;
  132. ath_dbg(common, ANI, "**** ofdmlevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  133. aniState->ofdmNoiseImmunityLevel,
  134. immunityLevel, BEACON_RSSI(ah),
  135. ATH9K_ANI_RSSI_THR_LOW,
  136. ATH9K_ANI_RSSI_THR_HIGH);
  137. if (!scan)
  138. aniState->ofdmNoiseImmunityLevel = immunityLevel;
  139. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  140. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  141. if (aniState->spurImmunityLevel != entry_ofdm->spur_immunity_level)
  142. ath9k_hw_ani_control(ah,
  143. ATH9K_ANI_SPUR_IMMUNITY_LEVEL,
  144. entry_ofdm->spur_immunity_level);
  145. if (aniState->firstepLevel != entry_ofdm->fir_step_level &&
  146. entry_ofdm->fir_step_level >= entry_cck->fir_step_level)
  147. ath9k_hw_ani_control(ah,
  148. ATH9K_ANI_FIRSTEP_LEVEL,
  149. entry_ofdm->fir_step_level);
  150. weak_sig = entry_ofdm->ofdm_weak_signal_on;
  151. if (ah->opmode == NL80211_IFTYPE_STATION &&
  152. BEACON_RSSI(ah) <= ATH9K_ANI_RSSI_THR_HIGH)
  153. weak_sig = true;
  154. if (aniState->ofdmWeakSigDetect != weak_sig)
  155. ath9k_hw_ani_control(ah,
  156. ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION,
  157. entry_ofdm->ofdm_weak_signal_on);
  158. if (aniState->ofdmNoiseImmunityLevel >= ATH9K_ANI_OFDM_DEF_LEVEL) {
  159. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH;
  160. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW_ABOVE_INI;
  161. } else {
  162. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH_BELOW_INI;
  163. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW;
  164. }
  165. }
  166. static void ath9k_hw_ani_ofdm_err_trigger(struct ath_hw *ah)
  167. {
  168. struct ar5416AniState *aniState;
  169. if (!DO_ANI(ah))
  170. return;
  171. aniState = &ah->curchan->ani;
  172. if (aniState->ofdmNoiseImmunityLevel < ATH9K_ANI_OFDM_MAX_LEVEL)
  173. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel + 1, false);
  174. }
  175. /*
  176. * Set the ANI settings to match an CCK level.
  177. */
  178. static void ath9k_hw_set_cck_nil(struct ath_hw *ah, u_int8_t immunityLevel,
  179. bool scan)
  180. {
  181. struct ar5416AniState *aniState = &ah->curchan->ani;
  182. struct ath_common *common = ath9k_hw_common(ah);
  183. const struct ani_ofdm_level_entry *entry_ofdm;
  184. const struct ani_cck_level_entry *entry_cck;
  185. ath_dbg(common, ANI, "**** ccklevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  186. aniState->cckNoiseImmunityLevel, immunityLevel,
  187. BEACON_RSSI(ah), ATH9K_ANI_RSSI_THR_LOW,
  188. ATH9K_ANI_RSSI_THR_HIGH);
  189. if (ah->opmode == NL80211_IFTYPE_STATION &&
  190. BEACON_RSSI(ah) <= ATH9K_ANI_RSSI_THR_LOW &&
  191. immunityLevel > ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI)
  192. immunityLevel = ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI;
  193. if (!scan)
  194. aniState->cckNoiseImmunityLevel = immunityLevel;
  195. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  196. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  197. if (aniState->firstepLevel != entry_cck->fir_step_level &&
  198. entry_cck->fir_step_level >= entry_ofdm->fir_step_level)
  199. ath9k_hw_ani_control(ah,
  200. ATH9K_ANI_FIRSTEP_LEVEL,
  201. entry_cck->fir_step_level);
  202. /* Skip MRC CCK for pre AR9003 families */
  203. if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
  204. return;
  205. if (aniState->mrcCCK != entry_cck->mrc_cck_on)
  206. ath9k_hw_ani_control(ah,
  207. ATH9K_ANI_MRC_CCK,
  208. entry_cck->mrc_cck_on);
  209. }
  210. static void ath9k_hw_ani_cck_err_trigger(struct ath_hw *ah)
  211. {
  212. struct ar5416AniState *aniState;
  213. if (!DO_ANI(ah))
  214. return;
  215. aniState = &ah->curchan->ani;
  216. if (aniState->cckNoiseImmunityLevel < ATH9K_ANI_CCK_MAX_LEVEL)
  217. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel + 1,
  218. false);
  219. }
  220. /*
  221. * only lower either OFDM or CCK errors per turn
  222. * we lower the other one next time
  223. */
  224. static void ath9k_hw_ani_lower_immunity(struct ath_hw *ah)
  225. {
  226. struct ar5416AniState *aniState;
  227. aniState = &ah->curchan->ani;
  228. /* lower OFDM noise immunity */
  229. if (aniState->ofdmNoiseImmunityLevel > 0 &&
  230. (aniState->ofdmsTurn || aniState->cckNoiseImmunityLevel == 0)) {
  231. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel - 1,
  232. false);
  233. return;
  234. }
  235. /* lower CCK noise immunity */
  236. if (aniState->cckNoiseImmunityLevel > 0)
  237. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel - 1,
  238. false);
  239. }
  240. /*
  241. * Restore the ANI parameters in the HAL and reset the statistics.
  242. * This routine should be called for every hardware reset and for
  243. * every channel change.
  244. */
  245. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning)
  246. {
  247. struct ar5416AniState *aniState = &ah->curchan->ani;
  248. struct ath9k_channel *chan = ah->curchan;
  249. struct ath_common *common = ath9k_hw_common(ah);
  250. int ofdm_nil, cck_nil;
  251. if (!DO_ANI(ah))
  252. return;
  253. BUG_ON(aniState == NULL);
  254. ah->stats.ast_ani_reset++;
  255. /* only allow a subset of functions in AP mode */
  256. if (ah->opmode == NL80211_IFTYPE_AP) {
  257. if (IS_CHAN_2GHZ(chan)) {
  258. ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
  259. ATH9K_ANI_FIRSTEP_LEVEL);
  260. if (AR_SREV_9300_20_OR_LATER(ah))
  261. ah->ani_function |= ATH9K_ANI_MRC_CCK;
  262. } else
  263. ah->ani_function = 0;
  264. }
  265. /* always allow mode (on/off) to be controlled */
  266. ah->ani_function |= ATH9K_ANI_MODE;
  267. ofdm_nil = max_t(int, ATH9K_ANI_OFDM_DEF_LEVEL,
  268. aniState->ofdmNoiseImmunityLevel);
  269. cck_nil = max_t(int, ATH9K_ANI_CCK_DEF_LEVEL,
  270. aniState->cckNoiseImmunityLevel);
  271. if (is_scanning ||
  272. (ah->opmode != NL80211_IFTYPE_STATION &&
  273. ah->opmode != NL80211_IFTYPE_ADHOC)) {
  274. /*
  275. * If we're scanning or in AP mode, the defaults (ini)
  276. * should be in place. For an AP we assume the historical
  277. * levels for this channel are probably outdated so start
  278. * from defaults instead.
  279. */
  280. if (aniState->ofdmNoiseImmunityLevel !=
  281. ATH9K_ANI_OFDM_DEF_LEVEL ||
  282. aniState->cckNoiseImmunityLevel !=
  283. ATH9K_ANI_CCK_DEF_LEVEL) {
  284. ath_dbg(common, ANI,
  285. "Restore defaults: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  286. ah->opmode,
  287. chan->channel,
  288. chan->channelFlags,
  289. is_scanning,
  290. aniState->ofdmNoiseImmunityLevel,
  291. aniState->cckNoiseImmunityLevel);
  292. ofdm_nil = ATH9K_ANI_OFDM_DEF_LEVEL;
  293. cck_nil = ATH9K_ANI_CCK_DEF_LEVEL;
  294. }
  295. } else {
  296. /*
  297. * restore historical levels for this channel
  298. */
  299. ath_dbg(common, ANI,
  300. "Restore history: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  301. ah->opmode,
  302. chan->channel,
  303. chan->channelFlags,
  304. is_scanning,
  305. aniState->ofdmNoiseImmunityLevel,
  306. aniState->cckNoiseImmunityLevel);
  307. }
  308. ath9k_hw_set_ofdm_nil(ah, ofdm_nil, is_scanning);
  309. ath9k_hw_set_cck_nil(ah, cck_nil, is_scanning);
  310. /*
  311. * enable phy counters if hw supports or if not, enable phy
  312. * interrupts (so we can count each one)
  313. */
  314. ath9k_ani_restart(ah);
  315. ENABLE_REGWRITE_BUFFER(ah);
  316. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  317. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  318. REGWRITE_BUFFER_FLUSH(ah);
  319. }
  320. static bool ath9k_hw_ani_read_counters(struct ath_hw *ah)
  321. {
  322. struct ath_common *common = ath9k_hw_common(ah);
  323. struct ar5416AniState *aniState = &ah->curchan->ani;
  324. u32 phyCnt1, phyCnt2;
  325. int32_t listenTime;
  326. ath_hw_cycle_counters_update(common);
  327. listenTime = ath_hw_get_listen_time(common);
  328. if (listenTime <= 0) {
  329. ah->stats.ast_ani_lneg_or_lzero++;
  330. ath9k_ani_restart(ah);
  331. return false;
  332. }
  333. aniState->listenTime += listenTime;
  334. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  335. phyCnt1 = REG_READ(ah, AR_PHY_ERR_1);
  336. phyCnt2 = REG_READ(ah, AR_PHY_ERR_2);
  337. ah->stats.ast_ani_ofdmerrs += phyCnt1 - aniState->ofdmPhyErrCount;
  338. aniState->ofdmPhyErrCount = phyCnt1;
  339. ah->stats.ast_ani_cckerrs += phyCnt2 - aniState->cckPhyErrCount;
  340. aniState->cckPhyErrCount = phyCnt2;
  341. return true;
  342. }
  343. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan)
  344. {
  345. struct ar5416AniState *aniState;
  346. struct ath_common *common = ath9k_hw_common(ah);
  347. u32 ofdmPhyErrRate, cckPhyErrRate;
  348. if (!DO_ANI(ah))
  349. return;
  350. aniState = &ah->curchan->ani;
  351. if (!ath9k_hw_ani_read_counters(ah))
  352. return;
  353. ofdmPhyErrRate = aniState->ofdmPhyErrCount * 1000 /
  354. aniState->listenTime;
  355. cckPhyErrRate = aniState->cckPhyErrCount * 1000 /
  356. aniState->listenTime;
  357. ath_dbg(common, ANI,
  358. "listenTime=%d OFDM:%d errs=%d/s CCK:%d errs=%d/s ofdm_turn=%d\n",
  359. aniState->listenTime,
  360. aniState->ofdmNoiseImmunityLevel,
  361. ofdmPhyErrRate, aniState->cckNoiseImmunityLevel,
  362. cckPhyErrRate, aniState->ofdmsTurn);
  363. if (aniState->listenTime > ah->aniperiod) {
  364. if (cckPhyErrRate < ah->config.cck_trig_low &&
  365. ofdmPhyErrRate < ah->config.ofdm_trig_low) {
  366. ath9k_hw_ani_lower_immunity(ah);
  367. aniState->ofdmsTurn = !aniState->ofdmsTurn;
  368. } else if (ofdmPhyErrRate > ah->config.ofdm_trig_high) {
  369. ath9k_hw_ani_ofdm_err_trigger(ah);
  370. aniState->ofdmsTurn = false;
  371. } else if (cckPhyErrRate > ah->config.cck_trig_high) {
  372. ath9k_hw_ani_cck_err_trigger(ah);
  373. aniState->ofdmsTurn = true;
  374. }
  375. ath9k_ani_restart(ah);
  376. }
  377. }
  378. EXPORT_SYMBOL(ath9k_hw_ani_monitor);
  379. void ath9k_enable_mib_counters(struct ath_hw *ah)
  380. {
  381. struct ath_common *common = ath9k_hw_common(ah);
  382. ath_dbg(common, ANI, "Enable MIB counters\n");
  383. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  384. ENABLE_REGWRITE_BUFFER(ah);
  385. REG_WRITE(ah, AR_FILT_OFDM, 0);
  386. REG_WRITE(ah, AR_FILT_CCK, 0);
  387. REG_WRITE(ah, AR_MIBC,
  388. ~(AR_MIBC_COW | AR_MIBC_FMC | AR_MIBC_CMC | AR_MIBC_MCS)
  389. & 0x0f);
  390. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  391. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  392. REGWRITE_BUFFER_FLUSH(ah);
  393. }
  394. /* Freeze the MIB counters, get the stats and then clear them */
  395. void ath9k_hw_disable_mib_counters(struct ath_hw *ah)
  396. {
  397. struct ath_common *common = ath9k_hw_common(ah);
  398. ath_dbg(common, ANI, "Disable MIB counters\n");
  399. REG_WRITE(ah, AR_MIBC, AR_MIBC_FMC);
  400. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  401. REG_WRITE(ah, AR_MIBC, AR_MIBC_CMC);
  402. REG_WRITE(ah, AR_FILT_OFDM, 0);
  403. REG_WRITE(ah, AR_FILT_CCK, 0);
  404. }
  405. EXPORT_SYMBOL(ath9k_hw_disable_mib_counters);
  406. void ath9k_hw_ani_init(struct ath_hw *ah)
  407. {
  408. struct ath_common *common = ath9k_hw_common(ah);
  409. int i;
  410. ath_dbg(common, ANI, "Initialize ANI\n");
  411. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH;
  412. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW;
  413. ah->config.cck_trig_high = ATH9K_ANI_CCK_TRIG_HIGH;
  414. ah->config.cck_trig_low = ATH9K_ANI_CCK_TRIG_LOW;
  415. for (i = 0; i < ARRAY_SIZE(ah->channels); i++) {
  416. struct ath9k_channel *chan = &ah->channels[i];
  417. struct ar5416AniState *ani = &chan->ani;
  418. ani->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  419. ani->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  420. ani->mrcCCK = AR_SREV_9300_20_OR_LATER(ah) ? true : false;
  421. ani->ofdmsTurn = true;
  422. ani->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
  423. ani->cckNoiseImmunityLevel = ATH9K_ANI_CCK_DEF_LEVEL;
  424. ani->ofdmNoiseImmunityLevel = ATH9K_ANI_OFDM_DEF_LEVEL;
  425. }
  426. /*
  427. * since we expect some ongoing maintenance on the tables, let's sanity
  428. * check here default level should not modify INI setting.
  429. */
  430. ah->aniperiod = ATH9K_ANI_PERIOD;
  431. ah->config.ani_poll_interval = ATH9K_ANI_POLLINTERVAL;
  432. if (ah->config.enable_ani)
  433. ah->proc_phyerr |= HAL_PROCESS_ANI;
  434. ath9k_ani_restart(ah);
  435. ath9k_enable_mib_counters(ah);
  436. }