vmxnet3_drv.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  306. &gdesc->tcd), tq, adapter->pdev,
  307. adapter);
  308. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. }
  311. if (completed) {
  312. spin_lock(&tq->tx_lock);
  313. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  314. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  315. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  316. netif_carrier_ok(adapter->netdev))) {
  317. vmxnet3_tq_wake(tq, adapter);
  318. }
  319. spin_unlock(&tq->tx_lock);
  320. }
  321. return completed;
  322. }
  323. static void
  324. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  325. struct vmxnet3_adapter *adapter)
  326. {
  327. int i;
  328. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  329. struct vmxnet3_tx_buf_info *tbi;
  330. tbi = tq->buf_info + tq->tx_ring.next2comp;
  331. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  332. if (tbi->skb) {
  333. dev_kfree_skb_any(tbi->skb);
  334. tbi->skb = NULL;
  335. }
  336. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  337. }
  338. /* sanity check, verify all buffers are indeed unmapped and freed */
  339. for (i = 0; i < tq->tx_ring.size; i++) {
  340. BUG_ON(tq->buf_info[i].skb != NULL ||
  341. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  342. }
  343. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  344. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  345. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  346. tq->comp_ring.next2proc = 0;
  347. }
  348. static void
  349. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  350. struct vmxnet3_adapter *adapter)
  351. {
  352. if (tq->tx_ring.base) {
  353. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  354. sizeof(struct Vmxnet3_TxDesc),
  355. tq->tx_ring.base, tq->tx_ring.basePA);
  356. tq->tx_ring.base = NULL;
  357. }
  358. if (tq->data_ring.base) {
  359. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  360. sizeof(struct Vmxnet3_TxDataDesc),
  361. tq->data_ring.base, tq->data_ring.basePA);
  362. tq->data_ring.base = NULL;
  363. }
  364. if (tq->comp_ring.base) {
  365. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  366. sizeof(struct Vmxnet3_TxCompDesc),
  367. tq->comp_ring.base, tq->comp_ring.basePA);
  368. tq->comp_ring.base = NULL;
  369. }
  370. kfree(tq->buf_info);
  371. tq->buf_info = NULL;
  372. }
  373. /* Destroy all tx queues */
  374. void
  375. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  376. {
  377. int i;
  378. for (i = 0; i < adapter->num_tx_queues; i++)
  379. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  380. }
  381. static void
  382. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  383. struct vmxnet3_adapter *adapter)
  384. {
  385. int i;
  386. /* reset the tx ring contents to 0 and reset the tx ring states */
  387. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  388. sizeof(struct Vmxnet3_TxDesc));
  389. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  390. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  391. memset(tq->data_ring.base, 0, tq->data_ring.size *
  392. sizeof(struct Vmxnet3_TxDataDesc));
  393. /* reset the tx comp ring contents to 0 and reset comp ring states */
  394. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  395. sizeof(struct Vmxnet3_TxCompDesc));
  396. tq->comp_ring.next2proc = 0;
  397. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  398. /* reset the bookkeeping data */
  399. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  400. for (i = 0; i < tq->tx_ring.size; i++)
  401. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  402. /* stats are not reset */
  403. }
  404. static int
  405. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  406. struct vmxnet3_adapter *adapter)
  407. {
  408. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  409. tq->comp_ring.base || tq->buf_info);
  410. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  411. * sizeof(struct Vmxnet3_TxDesc),
  412. &tq->tx_ring.basePA);
  413. if (!tq->tx_ring.base) {
  414. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  415. goto err;
  416. }
  417. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  418. tq->data_ring.size *
  419. sizeof(struct Vmxnet3_TxDataDesc),
  420. &tq->data_ring.basePA);
  421. if (!tq->data_ring.base) {
  422. netdev_err(adapter->netdev, "failed to allocate data ring\n");
  423. goto err;
  424. }
  425. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  426. tq->comp_ring.size *
  427. sizeof(struct Vmxnet3_TxCompDesc),
  428. &tq->comp_ring.basePA);
  429. if (!tq->comp_ring.base) {
  430. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  431. goto err;
  432. }
  433. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  434. GFP_KERNEL);
  435. if (!tq->buf_info)
  436. goto err;
  437. return 0;
  438. err:
  439. vmxnet3_tq_destroy(tq, adapter);
  440. return -ENOMEM;
  441. }
  442. static void
  443. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  444. {
  445. int i;
  446. for (i = 0; i < adapter->num_tx_queues; i++)
  447. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  448. }
  449. /*
  450. * starting from ring->next2fill, allocate rx buffers for the given ring
  451. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  452. * are allocated or allocation fails
  453. */
  454. static int
  455. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  456. int num_to_alloc, struct vmxnet3_adapter *adapter)
  457. {
  458. int num_allocated = 0;
  459. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  460. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  461. u32 val;
  462. while (num_allocated <= num_to_alloc) {
  463. struct vmxnet3_rx_buf_info *rbi;
  464. union Vmxnet3_GenericDesc *gd;
  465. rbi = rbi_base + ring->next2fill;
  466. gd = ring->base + ring->next2fill;
  467. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  468. if (rbi->skb == NULL) {
  469. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  470. rbi->len,
  471. GFP_KERNEL);
  472. if (unlikely(rbi->skb == NULL)) {
  473. rq->stats.rx_buf_alloc_failure++;
  474. break;
  475. }
  476. rbi->dma_addr = pci_map_single(adapter->pdev,
  477. rbi->skb->data, rbi->len,
  478. PCI_DMA_FROMDEVICE);
  479. } else {
  480. /* rx buffer skipped by the device */
  481. }
  482. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  483. } else {
  484. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  485. rbi->len != PAGE_SIZE);
  486. if (rbi->page == NULL) {
  487. rbi->page = alloc_page(GFP_ATOMIC);
  488. if (unlikely(rbi->page == NULL)) {
  489. rq->stats.rx_buf_alloc_failure++;
  490. break;
  491. }
  492. rbi->dma_addr = pci_map_page(adapter->pdev,
  493. rbi->page, 0, PAGE_SIZE,
  494. PCI_DMA_FROMDEVICE);
  495. } else {
  496. /* rx buffers skipped by the device */
  497. }
  498. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  499. }
  500. BUG_ON(rbi->dma_addr == 0);
  501. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  502. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  503. | val | rbi->len);
  504. /* Fill the last buffer but dont mark it ready, or else the
  505. * device will think that the queue is full */
  506. if (num_allocated == num_to_alloc)
  507. break;
  508. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  509. num_allocated++;
  510. vmxnet3_cmd_ring_adv_next2fill(ring);
  511. }
  512. netdev_dbg(adapter->netdev,
  513. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  514. num_allocated, ring->next2fill, ring->next2comp);
  515. /* so that the device can distinguish a full ring and an empty ring */
  516. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  517. return num_allocated;
  518. }
  519. static void
  520. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  521. struct vmxnet3_rx_buf_info *rbi)
  522. {
  523. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  524. skb_shinfo(skb)->nr_frags;
  525. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  526. __skb_frag_set_page(frag, rbi->page);
  527. frag->page_offset = 0;
  528. skb_frag_size_set(frag, rcd->len);
  529. skb->data_len += rcd->len;
  530. skb->truesize += PAGE_SIZE;
  531. skb_shinfo(skb)->nr_frags++;
  532. }
  533. static void
  534. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  535. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  536. struct vmxnet3_adapter *adapter)
  537. {
  538. u32 dw2, len;
  539. unsigned long buf_offset;
  540. int i;
  541. union Vmxnet3_GenericDesc *gdesc;
  542. struct vmxnet3_tx_buf_info *tbi = NULL;
  543. BUG_ON(ctx->copy_size > skb_headlen(skb));
  544. /* use the previous gen bit for the SOP desc */
  545. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  546. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  547. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  548. /* no need to map the buffer if headers are copied */
  549. if (ctx->copy_size) {
  550. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  551. tq->tx_ring.next2fill *
  552. sizeof(struct Vmxnet3_TxDataDesc));
  553. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  554. ctx->sop_txd->dword[3] = 0;
  555. tbi = tq->buf_info + tq->tx_ring.next2fill;
  556. tbi->map_type = VMXNET3_MAP_NONE;
  557. netdev_dbg(adapter->netdev,
  558. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  559. tq->tx_ring.next2fill,
  560. le64_to_cpu(ctx->sop_txd->txd.addr),
  561. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  562. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  563. /* use the right gen for non-SOP desc */
  564. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  565. }
  566. /* linear part can use multiple tx desc if it's big */
  567. len = skb_headlen(skb) - ctx->copy_size;
  568. buf_offset = ctx->copy_size;
  569. while (len) {
  570. u32 buf_size;
  571. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  572. buf_size = len;
  573. dw2 |= len;
  574. } else {
  575. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  576. /* spec says that for TxDesc.len, 0 == 2^14 */
  577. }
  578. tbi = tq->buf_info + tq->tx_ring.next2fill;
  579. tbi->map_type = VMXNET3_MAP_SINGLE;
  580. tbi->dma_addr = pci_map_single(adapter->pdev,
  581. skb->data + buf_offset, buf_size,
  582. PCI_DMA_TODEVICE);
  583. tbi->len = buf_size;
  584. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  585. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  586. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  587. gdesc->dword[2] = cpu_to_le32(dw2);
  588. gdesc->dword[3] = 0;
  589. netdev_dbg(adapter->netdev,
  590. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  591. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  592. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  593. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  594. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  595. len -= buf_size;
  596. buf_offset += buf_size;
  597. }
  598. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  599. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  600. u32 buf_size;
  601. buf_offset = 0;
  602. len = skb_frag_size(frag);
  603. while (len) {
  604. tbi = tq->buf_info + tq->tx_ring.next2fill;
  605. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  606. buf_size = len;
  607. dw2 |= len;
  608. } else {
  609. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  610. /* spec says that for TxDesc.len, 0 == 2^14 */
  611. }
  612. tbi->map_type = VMXNET3_MAP_PAGE;
  613. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  614. buf_offset, buf_size,
  615. DMA_TO_DEVICE);
  616. tbi->len = buf_size;
  617. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  618. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  619. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  620. gdesc->dword[2] = cpu_to_le32(dw2);
  621. gdesc->dword[3] = 0;
  622. netdev_dbg(adapter->netdev,
  623. "txd[%u]: 0x%llu %u %u\n",
  624. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  625. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  626. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  627. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  628. len -= buf_size;
  629. buf_offset += buf_size;
  630. }
  631. }
  632. ctx->eop_txd = gdesc;
  633. /* set the last buf_info for the pkt */
  634. tbi->skb = skb;
  635. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  636. }
  637. /* Init all tx queues */
  638. static void
  639. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  640. {
  641. int i;
  642. for (i = 0; i < adapter->num_tx_queues; i++)
  643. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  644. }
  645. /*
  646. * parse and copy relevant protocol headers:
  647. * For a tso pkt, relevant headers are L2/3/4 including options
  648. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  649. * if it's a TCP/UDP pkt
  650. *
  651. * Returns:
  652. * -1: error happens during parsing
  653. * 0: protocol headers parsed, but too big to be copied
  654. * 1: protocol headers parsed and copied
  655. *
  656. * Other effects:
  657. * 1. related *ctx fields are updated.
  658. * 2. ctx->copy_size is # of bytes copied
  659. * 3. the portion copied is guaranteed to be in the linear part
  660. *
  661. */
  662. static int
  663. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  664. struct vmxnet3_tx_ctx *ctx,
  665. struct vmxnet3_adapter *adapter)
  666. {
  667. struct Vmxnet3_TxDataDesc *tdd;
  668. if (ctx->mss) { /* TSO */
  669. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  670. ctx->l4_hdr_size = tcp_hdrlen(skb);
  671. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  672. } else {
  673. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  674. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  675. if (ctx->ipv4) {
  676. const struct iphdr *iph = ip_hdr(skb);
  677. if (iph->protocol == IPPROTO_TCP)
  678. ctx->l4_hdr_size = tcp_hdrlen(skb);
  679. else if (iph->protocol == IPPROTO_UDP)
  680. ctx->l4_hdr_size = sizeof(struct udphdr);
  681. else
  682. ctx->l4_hdr_size = 0;
  683. } else {
  684. /* for simplicity, don't copy L4 headers */
  685. ctx->l4_hdr_size = 0;
  686. }
  687. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  688. ctx->l4_hdr_size, skb->len);
  689. } else {
  690. ctx->eth_ip_hdr_size = 0;
  691. ctx->l4_hdr_size = 0;
  692. /* copy as much as allowed */
  693. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  694. , skb_headlen(skb));
  695. }
  696. /* make sure headers are accessible directly */
  697. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  698. goto err;
  699. }
  700. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  701. tq->stats.oversized_hdr++;
  702. ctx->copy_size = 0;
  703. return 0;
  704. }
  705. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  706. memcpy(tdd->data, skb->data, ctx->copy_size);
  707. netdev_dbg(adapter->netdev,
  708. "copy %u bytes to dataRing[%u]\n",
  709. ctx->copy_size, tq->tx_ring.next2fill);
  710. return 1;
  711. err:
  712. return -1;
  713. }
  714. static void
  715. vmxnet3_prepare_tso(struct sk_buff *skb,
  716. struct vmxnet3_tx_ctx *ctx)
  717. {
  718. struct tcphdr *tcph = tcp_hdr(skb);
  719. if (ctx->ipv4) {
  720. struct iphdr *iph = ip_hdr(skb);
  721. iph->check = 0;
  722. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  723. IPPROTO_TCP, 0);
  724. } else {
  725. struct ipv6hdr *iph = ipv6_hdr(skb);
  726. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  727. IPPROTO_TCP, 0);
  728. }
  729. }
  730. static int txd_estimate(const struct sk_buff *skb)
  731. {
  732. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  733. int i;
  734. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  735. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  736. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  737. }
  738. return count;
  739. }
  740. /*
  741. * Transmits a pkt thru a given tq
  742. * Returns:
  743. * NETDEV_TX_OK: descriptors are setup successfully
  744. * NETDEV_TX_OK: error occurred, the pkt is dropped
  745. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  746. *
  747. * Side-effects:
  748. * 1. tx ring may be changed
  749. * 2. tq stats may be updated accordingly
  750. * 3. shared->txNumDeferred may be updated
  751. */
  752. static int
  753. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  754. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  755. {
  756. int ret;
  757. u32 count;
  758. unsigned long flags;
  759. struct vmxnet3_tx_ctx ctx;
  760. union Vmxnet3_GenericDesc *gdesc;
  761. #ifdef __BIG_ENDIAN_BITFIELD
  762. /* Use temporary descriptor to avoid touching bits multiple times */
  763. union Vmxnet3_GenericDesc tempTxDesc;
  764. #endif
  765. count = txd_estimate(skb);
  766. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  767. ctx.mss = skb_shinfo(skb)->gso_size;
  768. if (ctx.mss) {
  769. if (skb_header_cloned(skb)) {
  770. if (unlikely(pskb_expand_head(skb, 0, 0,
  771. GFP_ATOMIC) != 0)) {
  772. tq->stats.drop_tso++;
  773. goto drop_pkt;
  774. }
  775. tq->stats.copy_skb_header++;
  776. }
  777. vmxnet3_prepare_tso(skb, &ctx);
  778. } else {
  779. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  780. /* non-tso pkts must not use more than
  781. * VMXNET3_MAX_TXD_PER_PKT entries
  782. */
  783. if (skb_linearize(skb) != 0) {
  784. tq->stats.drop_too_many_frags++;
  785. goto drop_pkt;
  786. }
  787. tq->stats.linearized++;
  788. /* recalculate the # of descriptors to use */
  789. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  790. }
  791. }
  792. spin_lock_irqsave(&tq->tx_lock, flags);
  793. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  794. tq->stats.tx_ring_full++;
  795. netdev_dbg(adapter->netdev,
  796. "tx queue stopped on %s, next2comp %u"
  797. " next2fill %u\n", adapter->netdev->name,
  798. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  799. vmxnet3_tq_stop(tq, adapter);
  800. spin_unlock_irqrestore(&tq->tx_lock, flags);
  801. return NETDEV_TX_BUSY;
  802. }
  803. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  804. if (ret >= 0) {
  805. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  806. /* hdrs parsed, check against other limits */
  807. if (ctx.mss) {
  808. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  809. VMXNET3_MAX_TX_BUF_SIZE)) {
  810. goto hdr_too_big;
  811. }
  812. } else {
  813. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  814. if (unlikely(ctx.eth_ip_hdr_size +
  815. skb->csum_offset >
  816. VMXNET3_MAX_CSUM_OFFSET)) {
  817. goto hdr_too_big;
  818. }
  819. }
  820. }
  821. } else {
  822. tq->stats.drop_hdr_inspect_err++;
  823. goto unlock_drop_pkt;
  824. }
  825. /* fill tx descs related to addr & len */
  826. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  827. /* setup the EOP desc */
  828. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  829. /* setup the SOP desc */
  830. #ifdef __BIG_ENDIAN_BITFIELD
  831. gdesc = &tempTxDesc;
  832. gdesc->dword[2] = ctx.sop_txd->dword[2];
  833. gdesc->dword[3] = ctx.sop_txd->dword[3];
  834. #else
  835. gdesc = ctx.sop_txd;
  836. #endif
  837. if (ctx.mss) {
  838. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  839. gdesc->txd.om = VMXNET3_OM_TSO;
  840. gdesc->txd.msscof = ctx.mss;
  841. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  842. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  843. } else {
  844. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  845. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  846. gdesc->txd.om = VMXNET3_OM_CSUM;
  847. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  848. skb->csum_offset;
  849. } else {
  850. gdesc->txd.om = 0;
  851. gdesc->txd.msscof = 0;
  852. }
  853. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  854. }
  855. if (vlan_tx_tag_present(skb)) {
  856. gdesc->txd.ti = 1;
  857. gdesc->txd.tci = vlan_tx_tag_get(skb);
  858. }
  859. /* finally flips the GEN bit of the SOP desc. */
  860. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  861. VMXNET3_TXD_GEN);
  862. #ifdef __BIG_ENDIAN_BITFIELD
  863. /* Finished updating in bitfields of Tx Desc, so write them in original
  864. * place.
  865. */
  866. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  867. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  868. gdesc = ctx.sop_txd;
  869. #endif
  870. netdev_dbg(adapter->netdev,
  871. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  872. (u32)(ctx.sop_txd -
  873. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  874. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  875. spin_unlock_irqrestore(&tq->tx_lock, flags);
  876. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  877. le32_to_cpu(tq->shared->txThreshold)) {
  878. tq->shared->txNumDeferred = 0;
  879. VMXNET3_WRITE_BAR0_REG(adapter,
  880. VMXNET3_REG_TXPROD + tq->qid * 8,
  881. tq->tx_ring.next2fill);
  882. }
  883. return NETDEV_TX_OK;
  884. hdr_too_big:
  885. tq->stats.drop_oversized_hdr++;
  886. unlock_drop_pkt:
  887. spin_unlock_irqrestore(&tq->tx_lock, flags);
  888. drop_pkt:
  889. tq->stats.drop_total++;
  890. dev_kfree_skb(skb);
  891. return NETDEV_TX_OK;
  892. }
  893. static netdev_tx_t
  894. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  895. {
  896. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  897. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  898. return vmxnet3_tq_xmit(skb,
  899. &adapter->tx_queue[skb->queue_mapping],
  900. adapter, netdev);
  901. }
  902. static void
  903. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  904. struct sk_buff *skb,
  905. union Vmxnet3_GenericDesc *gdesc)
  906. {
  907. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  908. /* typical case: TCP/UDP over IP and both csums are correct */
  909. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  910. VMXNET3_RCD_CSUM_OK) {
  911. skb->ip_summed = CHECKSUM_UNNECESSARY;
  912. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  913. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  914. BUG_ON(gdesc->rcd.frg);
  915. } else {
  916. if (gdesc->rcd.csum) {
  917. skb->csum = htons(gdesc->rcd.csum);
  918. skb->ip_summed = CHECKSUM_PARTIAL;
  919. } else {
  920. skb_checksum_none_assert(skb);
  921. }
  922. }
  923. } else {
  924. skb_checksum_none_assert(skb);
  925. }
  926. }
  927. static void
  928. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  929. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  930. {
  931. rq->stats.drop_err++;
  932. if (!rcd->fcs)
  933. rq->stats.drop_fcs++;
  934. rq->stats.drop_total++;
  935. /*
  936. * We do not unmap and chain the rx buffer to the skb.
  937. * We basically pretend this buffer is not used and will be recycled
  938. * by vmxnet3_rq_alloc_rx_buf()
  939. */
  940. /*
  941. * ctx->skb may be NULL if this is the first and the only one
  942. * desc for the pkt
  943. */
  944. if (ctx->skb)
  945. dev_kfree_skb_irq(ctx->skb);
  946. ctx->skb = NULL;
  947. }
  948. static int
  949. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  950. struct vmxnet3_adapter *adapter, int quota)
  951. {
  952. static const u32 rxprod_reg[2] = {
  953. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  954. };
  955. u32 num_rxd = 0;
  956. bool skip_page_frags = false;
  957. struct Vmxnet3_RxCompDesc *rcd;
  958. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  959. #ifdef __BIG_ENDIAN_BITFIELD
  960. struct Vmxnet3_RxDesc rxCmdDesc;
  961. struct Vmxnet3_RxCompDesc rxComp;
  962. #endif
  963. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  964. &rxComp);
  965. while (rcd->gen == rq->comp_ring.gen) {
  966. struct vmxnet3_rx_buf_info *rbi;
  967. struct sk_buff *skb, *new_skb = NULL;
  968. struct page *new_page = NULL;
  969. int num_to_alloc;
  970. struct Vmxnet3_RxDesc *rxd;
  971. u32 idx, ring_idx;
  972. struct vmxnet3_cmd_ring *ring = NULL;
  973. if (num_rxd >= quota) {
  974. /* we may stop even before we see the EOP desc of
  975. * the current pkt
  976. */
  977. break;
  978. }
  979. num_rxd++;
  980. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  981. idx = rcd->rxdIdx;
  982. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  983. ring = rq->rx_ring + ring_idx;
  984. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  985. &rxCmdDesc);
  986. rbi = rq->buf_info[ring_idx] + idx;
  987. BUG_ON(rxd->addr != rbi->dma_addr ||
  988. rxd->len != rbi->len);
  989. if (unlikely(rcd->eop && rcd->err)) {
  990. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  991. goto rcd_done;
  992. }
  993. if (rcd->sop) { /* first buf of the pkt */
  994. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  995. rcd->rqID != rq->qid);
  996. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  997. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  998. if (unlikely(rcd->len == 0)) {
  999. /* Pretend the rx buffer is skipped. */
  1000. BUG_ON(!(rcd->sop && rcd->eop));
  1001. netdev_dbg(adapter->netdev,
  1002. "rxRing[%u][%u] 0 length\n",
  1003. ring_idx, idx);
  1004. goto rcd_done;
  1005. }
  1006. skip_page_frags = false;
  1007. ctx->skb = rbi->skb;
  1008. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1009. rbi->len);
  1010. if (new_skb == NULL) {
  1011. /* Skb allocation failed, do not handover this
  1012. * skb to stack. Reuse it. Drop the existing pkt
  1013. */
  1014. rq->stats.rx_buf_alloc_failure++;
  1015. ctx->skb = NULL;
  1016. rq->stats.drop_total++;
  1017. skip_page_frags = true;
  1018. goto rcd_done;
  1019. }
  1020. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1021. PCI_DMA_FROMDEVICE);
  1022. #ifdef VMXNET3_RSS
  1023. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1024. (adapter->netdev->features & NETIF_F_RXHASH))
  1025. ctx->skb->rxhash = le32_to_cpu(rcd->rssHash);
  1026. #endif
  1027. skb_put(ctx->skb, rcd->len);
  1028. /* Immediate refill */
  1029. rbi->skb = new_skb;
  1030. rbi->dma_addr = pci_map_single(adapter->pdev,
  1031. rbi->skb->data, rbi->len,
  1032. PCI_DMA_FROMDEVICE);
  1033. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1034. rxd->len = rbi->len;
  1035. } else {
  1036. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1037. /* non SOP buffer must be type 1 in most cases */
  1038. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1039. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1040. /* If an sop buffer was dropped, skip all
  1041. * following non-sop fragments. They will be reused.
  1042. */
  1043. if (skip_page_frags)
  1044. goto rcd_done;
  1045. new_page = alloc_page(GFP_ATOMIC);
  1046. if (unlikely(new_page == NULL)) {
  1047. /* Replacement page frag could not be allocated.
  1048. * Reuse this page. Drop the pkt and free the
  1049. * skb which contained this page as a frag. Skip
  1050. * processing all the following non-sop frags.
  1051. */
  1052. rq->stats.rx_buf_alloc_failure++;
  1053. dev_kfree_skb(ctx->skb);
  1054. ctx->skb = NULL;
  1055. skip_page_frags = true;
  1056. goto rcd_done;
  1057. }
  1058. if (rcd->len) {
  1059. pci_unmap_page(adapter->pdev,
  1060. rbi->dma_addr, rbi->len,
  1061. PCI_DMA_FROMDEVICE);
  1062. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1063. }
  1064. /* Immediate refill */
  1065. rbi->page = new_page;
  1066. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1067. 0, PAGE_SIZE,
  1068. PCI_DMA_FROMDEVICE);
  1069. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1070. rxd->len = rbi->len;
  1071. }
  1072. skb = ctx->skb;
  1073. if (rcd->eop) {
  1074. skb->len += skb->data_len;
  1075. vmxnet3_rx_csum(adapter, skb,
  1076. (union Vmxnet3_GenericDesc *)rcd);
  1077. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1078. if (unlikely(rcd->ts))
  1079. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1080. if (adapter->netdev->features & NETIF_F_LRO)
  1081. netif_receive_skb(skb);
  1082. else
  1083. napi_gro_receive(&rq->napi, skb);
  1084. ctx->skb = NULL;
  1085. }
  1086. rcd_done:
  1087. /* device may have skipped some rx descs */
  1088. ring->next2comp = idx;
  1089. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1090. ring = rq->rx_ring + ring_idx;
  1091. while (num_to_alloc) {
  1092. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1093. &rxCmdDesc);
  1094. BUG_ON(!rxd->addr);
  1095. /* Recv desc is ready to be used by the device */
  1096. rxd->gen = ring->gen;
  1097. vmxnet3_cmd_ring_adv_next2fill(ring);
  1098. num_to_alloc--;
  1099. }
  1100. /* if needed, update the register */
  1101. if (unlikely(rq->shared->updateRxProd)) {
  1102. VMXNET3_WRITE_BAR0_REG(adapter,
  1103. rxprod_reg[ring_idx] + rq->qid * 8,
  1104. ring->next2fill);
  1105. }
  1106. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1107. vmxnet3_getRxComp(rcd,
  1108. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1109. }
  1110. return num_rxd;
  1111. }
  1112. static void
  1113. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1114. struct vmxnet3_adapter *adapter)
  1115. {
  1116. u32 i, ring_idx;
  1117. struct Vmxnet3_RxDesc *rxd;
  1118. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1119. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1120. #ifdef __BIG_ENDIAN_BITFIELD
  1121. struct Vmxnet3_RxDesc rxDesc;
  1122. #endif
  1123. vmxnet3_getRxDesc(rxd,
  1124. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1125. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1126. rq->buf_info[ring_idx][i].skb) {
  1127. pci_unmap_single(adapter->pdev, rxd->addr,
  1128. rxd->len, PCI_DMA_FROMDEVICE);
  1129. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1130. rq->buf_info[ring_idx][i].skb = NULL;
  1131. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1132. rq->buf_info[ring_idx][i].page) {
  1133. pci_unmap_page(adapter->pdev, rxd->addr,
  1134. rxd->len, PCI_DMA_FROMDEVICE);
  1135. put_page(rq->buf_info[ring_idx][i].page);
  1136. rq->buf_info[ring_idx][i].page = NULL;
  1137. }
  1138. }
  1139. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1140. rq->rx_ring[ring_idx].next2fill =
  1141. rq->rx_ring[ring_idx].next2comp = 0;
  1142. }
  1143. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1144. rq->comp_ring.next2proc = 0;
  1145. }
  1146. static void
  1147. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1148. {
  1149. int i;
  1150. for (i = 0; i < adapter->num_rx_queues; i++)
  1151. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1152. }
  1153. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1154. struct vmxnet3_adapter *adapter)
  1155. {
  1156. int i;
  1157. int j;
  1158. /* all rx buffers must have already been freed */
  1159. for (i = 0; i < 2; i++) {
  1160. if (rq->buf_info[i]) {
  1161. for (j = 0; j < rq->rx_ring[i].size; j++)
  1162. BUG_ON(rq->buf_info[i][j].page != NULL);
  1163. }
  1164. }
  1165. kfree(rq->buf_info[0]);
  1166. for (i = 0; i < 2; i++) {
  1167. if (rq->rx_ring[i].base) {
  1168. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1169. * sizeof(struct Vmxnet3_RxDesc),
  1170. rq->rx_ring[i].base,
  1171. rq->rx_ring[i].basePA);
  1172. rq->rx_ring[i].base = NULL;
  1173. }
  1174. rq->buf_info[i] = NULL;
  1175. }
  1176. if (rq->comp_ring.base) {
  1177. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1178. sizeof(struct Vmxnet3_RxCompDesc),
  1179. rq->comp_ring.base, rq->comp_ring.basePA);
  1180. rq->comp_ring.base = NULL;
  1181. }
  1182. }
  1183. static int
  1184. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1185. struct vmxnet3_adapter *adapter)
  1186. {
  1187. int i;
  1188. /* initialize buf_info */
  1189. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1190. /* 1st buf for a pkt is skbuff */
  1191. if (i % adapter->rx_buf_per_pkt == 0) {
  1192. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1193. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1194. } else { /* subsequent bufs for a pkt is frag */
  1195. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1196. rq->buf_info[0][i].len = PAGE_SIZE;
  1197. }
  1198. }
  1199. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1200. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1201. rq->buf_info[1][i].len = PAGE_SIZE;
  1202. }
  1203. /* reset internal state and allocate buffers for both rings */
  1204. for (i = 0; i < 2; i++) {
  1205. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1206. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1207. sizeof(struct Vmxnet3_RxDesc));
  1208. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1209. }
  1210. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1211. adapter) == 0) {
  1212. /* at least has 1 rx buffer for the 1st ring */
  1213. return -ENOMEM;
  1214. }
  1215. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1216. /* reset the comp ring */
  1217. rq->comp_ring.next2proc = 0;
  1218. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1219. sizeof(struct Vmxnet3_RxCompDesc));
  1220. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1221. /* reset rxctx */
  1222. rq->rx_ctx.skb = NULL;
  1223. /* stats are not reset */
  1224. return 0;
  1225. }
  1226. static int
  1227. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1228. {
  1229. int i, err = 0;
  1230. for (i = 0; i < adapter->num_rx_queues; i++) {
  1231. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1232. if (unlikely(err)) {
  1233. dev_err(&adapter->netdev->dev, "%s: failed to "
  1234. "initialize rx queue%i\n",
  1235. adapter->netdev->name, i);
  1236. break;
  1237. }
  1238. }
  1239. return err;
  1240. }
  1241. static int
  1242. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1243. {
  1244. int i;
  1245. size_t sz;
  1246. struct vmxnet3_rx_buf_info *bi;
  1247. for (i = 0; i < 2; i++) {
  1248. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1249. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1250. &rq->rx_ring[i].basePA);
  1251. if (!rq->rx_ring[i].base) {
  1252. netdev_err(adapter->netdev,
  1253. "failed to allocate rx ring %d\n", i);
  1254. goto err;
  1255. }
  1256. }
  1257. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1258. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1259. &rq->comp_ring.basePA);
  1260. if (!rq->comp_ring.base) {
  1261. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1262. goto err;
  1263. }
  1264. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1265. rq->rx_ring[1].size);
  1266. bi = kzalloc(sz, GFP_KERNEL);
  1267. if (!bi)
  1268. goto err;
  1269. rq->buf_info[0] = bi;
  1270. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1271. return 0;
  1272. err:
  1273. vmxnet3_rq_destroy(rq, adapter);
  1274. return -ENOMEM;
  1275. }
  1276. static int
  1277. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1278. {
  1279. int i, err = 0;
  1280. for (i = 0; i < adapter->num_rx_queues; i++) {
  1281. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1282. if (unlikely(err)) {
  1283. dev_err(&adapter->netdev->dev,
  1284. "%s: failed to create rx queue%i\n",
  1285. adapter->netdev->name, i);
  1286. goto err_out;
  1287. }
  1288. }
  1289. return err;
  1290. err_out:
  1291. vmxnet3_rq_destroy_all(adapter);
  1292. return err;
  1293. }
  1294. /* Multiple queue aware polling function for tx and rx */
  1295. static int
  1296. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1297. {
  1298. int rcd_done = 0, i;
  1299. if (unlikely(adapter->shared->ecr))
  1300. vmxnet3_process_events(adapter);
  1301. for (i = 0; i < adapter->num_tx_queues; i++)
  1302. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1303. for (i = 0; i < adapter->num_rx_queues; i++)
  1304. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1305. adapter, budget);
  1306. return rcd_done;
  1307. }
  1308. static int
  1309. vmxnet3_poll(struct napi_struct *napi, int budget)
  1310. {
  1311. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1312. struct vmxnet3_rx_queue, napi);
  1313. int rxd_done;
  1314. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1315. if (rxd_done < budget) {
  1316. napi_complete(napi);
  1317. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1318. }
  1319. return rxd_done;
  1320. }
  1321. /*
  1322. * NAPI polling function for MSI-X mode with multiple Rx queues
  1323. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1324. */
  1325. static int
  1326. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1327. {
  1328. struct vmxnet3_rx_queue *rq = container_of(napi,
  1329. struct vmxnet3_rx_queue, napi);
  1330. struct vmxnet3_adapter *adapter = rq->adapter;
  1331. int rxd_done;
  1332. /* When sharing interrupt with corresponding tx queue, process
  1333. * tx completions in that queue as well
  1334. */
  1335. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1336. struct vmxnet3_tx_queue *tq =
  1337. &adapter->tx_queue[rq - adapter->rx_queue];
  1338. vmxnet3_tq_tx_complete(tq, adapter);
  1339. }
  1340. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1341. if (rxd_done < budget) {
  1342. napi_complete(napi);
  1343. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1344. }
  1345. return rxd_done;
  1346. }
  1347. #ifdef CONFIG_PCI_MSI
  1348. /*
  1349. * Handle completion interrupts on tx queues
  1350. * Returns whether or not the intr is handled
  1351. */
  1352. static irqreturn_t
  1353. vmxnet3_msix_tx(int irq, void *data)
  1354. {
  1355. struct vmxnet3_tx_queue *tq = data;
  1356. struct vmxnet3_adapter *adapter = tq->adapter;
  1357. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1358. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1359. /* Handle the case where only one irq is allocate for all tx queues */
  1360. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1361. int i;
  1362. for (i = 0; i < adapter->num_tx_queues; i++) {
  1363. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1364. vmxnet3_tq_tx_complete(txq, adapter);
  1365. }
  1366. } else {
  1367. vmxnet3_tq_tx_complete(tq, adapter);
  1368. }
  1369. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1370. return IRQ_HANDLED;
  1371. }
  1372. /*
  1373. * Handle completion interrupts on rx queues. Returns whether or not the
  1374. * intr is handled
  1375. */
  1376. static irqreturn_t
  1377. vmxnet3_msix_rx(int irq, void *data)
  1378. {
  1379. struct vmxnet3_rx_queue *rq = data;
  1380. struct vmxnet3_adapter *adapter = rq->adapter;
  1381. /* disable intr if needed */
  1382. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1383. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1384. napi_schedule(&rq->napi);
  1385. return IRQ_HANDLED;
  1386. }
  1387. /*
  1388. *----------------------------------------------------------------------------
  1389. *
  1390. * vmxnet3_msix_event --
  1391. *
  1392. * vmxnet3 msix event intr handler
  1393. *
  1394. * Result:
  1395. * whether or not the intr is handled
  1396. *
  1397. *----------------------------------------------------------------------------
  1398. */
  1399. static irqreturn_t
  1400. vmxnet3_msix_event(int irq, void *data)
  1401. {
  1402. struct net_device *dev = data;
  1403. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1404. /* disable intr if needed */
  1405. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1406. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1407. if (adapter->shared->ecr)
  1408. vmxnet3_process_events(adapter);
  1409. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1410. return IRQ_HANDLED;
  1411. }
  1412. #endif /* CONFIG_PCI_MSI */
  1413. /* Interrupt handler for vmxnet3 */
  1414. static irqreturn_t
  1415. vmxnet3_intr(int irq, void *dev_id)
  1416. {
  1417. struct net_device *dev = dev_id;
  1418. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1419. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1420. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1421. if (unlikely(icr == 0))
  1422. /* not ours */
  1423. return IRQ_NONE;
  1424. }
  1425. /* disable intr if needed */
  1426. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1427. vmxnet3_disable_all_intrs(adapter);
  1428. napi_schedule(&adapter->rx_queue[0].napi);
  1429. return IRQ_HANDLED;
  1430. }
  1431. #ifdef CONFIG_NET_POLL_CONTROLLER
  1432. /* netpoll callback. */
  1433. static void
  1434. vmxnet3_netpoll(struct net_device *netdev)
  1435. {
  1436. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1437. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1438. vmxnet3_disable_all_intrs(adapter);
  1439. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1440. vmxnet3_enable_all_intrs(adapter);
  1441. }
  1442. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1443. static int
  1444. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1445. {
  1446. struct vmxnet3_intr *intr = &adapter->intr;
  1447. int err = 0, i;
  1448. int vector = 0;
  1449. #ifdef CONFIG_PCI_MSI
  1450. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1451. for (i = 0; i < adapter->num_tx_queues; i++) {
  1452. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1453. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1454. adapter->netdev->name, vector);
  1455. err = request_irq(
  1456. intr->msix_entries[vector].vector,
  1457. vmxnet3_msix_tx, 0,
  1458. adapter->tx_queue[i].name,
  1459. &adapter->tx_queue[i]);
  1460. } else {
  1461. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1462. adapter->netdev->name, vector);
  1463. }
  1464. if (err) {
  1465. dev_err(&adapter->netdev->dev,
  1466. "Failed to request irq for MSIX, %s, "
  1467. "error %d\n",
  1468. adapter->tx_queue[i].name, err);
  1469. return err;
  1470. }
  1471. /* Handle the case where only 1 MSIx was allocated for
  1472. * all tx queues */
  1473. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1474. for (; i < adapter->num_tx_queues; i++)
  1475. adapter->tx_queue[i].comp_ring.intr_idx
  1476. = vector;
  1477. vector++;
  1478. break;
  1479. } else {
  1480. adapter->tx_queue[i].comp_ring.intr_idx
  1481. = vector++;
  1482. }
  1483. }
  1484. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1485. vector = 0;
  1486. for (i = 0; i < adapter->num_rx_queues; i++) {
  1487. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1488. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1489. adapter->netdev->name, vector);
  1490. else
  1491. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1492. adapter->netdev->name, vector);
  1493. err = request_irq(intr->msix_entries[vector].vector,
  1494. vmxnet3_msix_rx, 0,
  1495. adapter->rx_queue[i].name,
  1496. &(adapter->rx_queue[i]));
  1497. if (err) {
  1498. netdev_err(adapter->netdev,
  1499. "Failed to request irq for MSIX, "
  1500. "%s, error %d\n",
  1501. adapter->rx_queue[i].name, err);
  1502. return err;
  1503. }
  1504. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1505. }
  1506. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1507. adapter->netdev->name, vector);
  1508. err = request_irq(intr->msix_entries[vector].vector,
  1509. vmxnet3_msix_event, 0,
  1510. intr->event_msi_vector_name, adapter->netdev);
  1511. intr->event_intr_idx = vector;
  1512. } else if (intr->type == VMXNET3_IT_MSI) {
  1513. adapter->num_rx_queues = 1;
  1514. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1515. adapter->netdev->name, adapter->netdev);
  1516. } else {
  1517. #endif
  1518. adapter->num_rx_queues = 1;
  1519. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1520. IRQF_SHARED, adapter->netdev->name,
  1521. adapter->netdev);
  1522. #ifdef CONFIG_PCI_MSI
  1523. }
  1524. #endif
  1525. intr->num_intrs = vector + 1;
  1526. if (err) {
  1527. netdev_err(adapter->netdev,
  1528. "Failed to request irq (intr type:%d), error %d\n",
  1529. intr->type, err);
  1530. } else {
  1531. /* Number of rx queues will not change after this */
  1532. for (i = 0; i < adapter->num_rx_queues; i++) {
  1533. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1534. rq->qid = i;
  1535. rq->qid2 = i + adapter->num_rx_queues;
  1536. }
  1537. /* init our intr settings */
  1538. for (i = 0; i < intr->num_intrs; i++)
  1539. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1540. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1541. adapter->intr.event_intr_idx = 0;
  1542. for (i = 0; i < adapter->num_tx_queues; i++)
  1543. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1544. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1545. }
  1546. netdev_info(adapter->netdev,
  1547. "intr type %u, mode %u, %u vectors allocated\n",
  1548. intr->type, intr->mask_mode, intr->num_intrs);
  1549. }
  1550. return err;
  1551. }
  1552. static void
  1553. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1554. {
  1555. struct vmxnet3_intr *intr = &adapter->intr;
  1556. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1557. switch (intr->type) {
  1558. #ifdef CONFIG_PCI_MSI
  1559. case VMXNET3_IT_MSIX:
  1560. {
  1561. int i, vector = 0;
  1562. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1563. for (i = 0; i < adapter->num_tx_queues; i++) {
  1564. free_irq(intr->msix_entries[vector++].vector,
  1565. &(adapter->tx_queue[i]));
  1566. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1567. break;
  1568. }
  1569. }
  1570. for (i = 0; i < adapter->num_rx_queues; i++) {
  1571. free_irq(intr->msix_entries[vector++].vector,
  1572. &(adapter->rx_queue[i]));
  1573. }
  1574. free_irq(intr->msix_entries[vector].vector,
  1575. adapter->netdev);
  1576. BUG_ON(vector >= intr->num_intrs);
  1577. break;
  1578. }
  1579. #endif
  1580. case VMXNET3_IT_MSI:
  1581. free_irq(adapter->pdev->irq, adapter->netdev);
  1582. break;
  1583. case VMXNET3_IT_INTX:
  1584. free_irq(adapter->pdev->irq, adapter->netdev);
  1585. break;
  1586. default:
  1587. BUG();
  1588. }
  1589. }
  1590. static void
  1591. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1592. {
  1593. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1594. u16 vid;
  1595. /* allow untagged pkts */
  1596. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1597. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1598. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1599. }
  1600. static int
  1601. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1602. {
  1603. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1604. if (!(netdev->flags & IFF_PROMISC)) {
  1605. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1606. unsigned long flags;
  1607. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1608. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1609. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1610. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1611. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1612. }
  1613. set_bit(vid, adapter->active_vlans);
  1614. return 0;
  1615. }
  1616. static int
  1617. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1618. {
  1619. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1620. if (!(netdev->flags & IFF_PROMISC)) {
  1621. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1622. unsigned long flags;
  1623. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1624. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1625. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1626. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1627. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1628. }
  1629. clear_bit(vid, adapter->active_vlans);
  1630. return 0;
  1631. }
  1632. static u8 *
  1633. vmxnet3_copy_mc(struct net_device *netdev)
  1634. {
  1635. u8 *buf = NULL;
  1636. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1637. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1638. if (sz <= 0xffff) {
  1639. /* We may be called with BH disabled */
  1640. buf = kmalloc(sz, GFP_ATOMIC);
  1641. if (buf) {
  1642. struct netdev_hw_addr *ha;
  1643. int i = 0;
  1644. netdev_for_each_mc_addr(ha, netdev)
  1645. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1646. ETH_ALEN);
  1647. }
  1648. }
  1649. return buf;
  1650. }
  1651. static void
  1652. vmxnet3_set_mc(struct net_device *netdev)
  1653. {
  1654. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1655. unsigned long flags;
  1656. struct Vmxnet3_RxFilterConf *rxConf =
  1657. &adapter->shared->devRead.rxFilterConf;
  1658. u8 *new_table = NULL;
  1659. u32 new_mode = VMXNET3_RXM_UCAST;
  1660. if (netdev->flags & IFF_PROMISC) {
  1661. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1662. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1663. new_mode |= VMXNET3_RXM_PROMISC;
  1664. } else {
  1665. vmxnet3_restore_vlan(adapter);
  1666. }
  1667. if (netdev->flags & IFF_BROADCAST)
  1668. new_mode |= VMXNET3_RXM_BCAST;
  1669. if (netdev->flags & IFF_ALLMULTI)
  1670. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1671. else
  1672. if (!netdev_mc_empty(netdev)) {
  1673. new_table = vmxnet3_copy_mc(netdev);
  1674. if (new_table) {
  1675. new_mode |= VMXNET3_RXM_MCAST;
  1676. rxConf->mfTableLen = cpu_to_le16(
  1677. netdev_mc_count(netdev) * ETH_ALEN);
  1678. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1679. new_table));
  1680. } else {
  1681. netdev_info(netdev, "failed to copy mcast list"
  1682. ", setting ALL_MULTI\n");
  1683. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1684. }
  1685. }
  1686. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1687. rxConf->mfTableLen = 0;
  1688. rxConf->mfTablePA = 0;
  1689. }
  1690. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1691. if (new_mode != rxConf->rxMode) {
  1692. rxConf->rxMode = cpu_to_le32(new_mode);
  1693. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1694. VMXNET3_CMD_UPDATE_RX_MODE);
  1695. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1696. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1697. }
  1698. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1699. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1700. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1701. kfree(new_table);
  1702. }
  1703. void
  1704. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1705. {
  1706. int i;
  1707. for (i = 0; i < adapter->num_rx_queues; i++)
  1708. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1709. }
  1710. /*
  1711. * Set up driver_shared based on settings in adapter.
  1712. */
  1713. static void
  1714. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1715. {
  1716. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1717. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1718. struct Vmxnet3_TxQueueConf *tqc;
  1719. struct Vmxnet3_RxQueueConf *rqc;
  1720. int i;
  1721. memset(shared, 0, sizeof(*shared));
  1722. /* driver settings */
  1723. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1724. devRead->misc.driverInfo.version = cpu_to_le32(
  1725. VMXNET3_DRIVER_VERSION_NUM);
  1726. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1727. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1728. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1729. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1730. *((u32 *)&devRead->misc.driverInfo.gos));
  1731. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1732. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1733. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1734. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1735. /* set up feature flags */
  1736. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1737. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1738. if (adapter->netdev->features & NETIF_F_LRO) {
  1739. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1740. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1741. }
  1742. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1743. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1744. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1745. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1746. devRead->misc.queueDescLen = cpu_to_le32(
  1747. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1748. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1749. /* tx queue settings */
  1750. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1751. for (i = 0; i < adapter->num_tx_queues; i++) {
  1752. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1753. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1754. tqc = &adapter->tqd_start[i].conf;
  1755. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1756. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1757. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1758. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1759. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1760. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1761. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1762. tqc->ddLen = cpu_to_le32(
  1763. sizeof(struct vmxnet3_tx_buf_info) *
  1764. tqc->txRingSize);
  1765. tqc->intrIdx = tq->comp_ring.intr_idx;
  1766. }
  1767. /* rx queue settings */
  1768. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1769. for (i = 0; i < adapter->num_rx_queues; i++) {
  1770. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1771. rqc = &adapter->rqd_start[i].conf;
  1772. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1773. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1774. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1775. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1776. rq->buf_info));
  1777. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1778. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1779. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1780. rqc->ddLen = cpu_to_le32(
  1781. sizeof(struct vmxnet3_rx_buf_info) *
  1782. (rqc->rxRingSize[0] +
  1783. rqc->rxRingSize[1]));
  1784. rqc->intrIdx = rq->comp_ring.intr_idx;
  1785. }
  1786. #ifdef VMXNET3_RSS
  1787. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1788. if (adapter->rss) {
  1789. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1790. static const uint8_t rss_key[UPT1_RSS_MAX_KEY_SIZE] = {
  1791. 0x3b, 0x56, 0xd1, 0x56, 0x13, 0x4a, 0xe7, 0xac,
  1792. 0xe8, 0x79, 0x09, 0x75, 0xe8, 0x65, 0x79, 0x28,
  1793. 0x35, 0x12, 0xb9, 0x56, 0x7c, 0x76, 0x4b, 0x70,
  1794. 0xd8, 0x56, 0xa3, 0x18, 0x9b, 0x0a, 0xee, 0xf3,
  1795. 0x96, 0xa6, 0x9f, 0x8f, 0x9e, 0x8c, 0x90, 0xc9,
  1796. };
  1797. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1798. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1799. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1800. UPT1_RSS_HASH_TYPE_IPV4 |
  1801. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1802. UPT1_RSS_HASH_TYPE_IPV6;
  1803. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1804. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1805. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1806. memcpy(rssConf->hashKey, rss_key, sizeof(rss_key));
  1807. for (i = 0; i < rssConf->indTableSize; i++)
  1808. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1809. i, adapter->num_rx_queues);
  1810. devRead->rssConfDesc.confVer = 1;
  1811. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1812. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1813. }
  1814. #endif /* VMXNET3_RSS */
  1815. /* intr settings */
  1816. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1817. VMXNET3_IMM_AUTO;
  1818. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1819. for (i = 0; i < adapter->intr.num_intrs; i++)
  1820. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1821. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1822. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1823. /* rx filter settings */
  1824. devRead->rxFilterConf.rxMode = 0;
  1825. vmxnet3_restore_vlan(adapter);
  1826. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1827. /* the rest are already zeroed */
  1828. }
  1829. int
  1830. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1831. {
  1832. int err, i;
  1833. u32 ret;
  1834. unsigned long flags;
  1835. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1836. " ring sizes %u %u %u\n", adapter->netdev->name,
  1837. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1838. adapter->tx_queue[0].tx_ring.size,
  1839. adapter->rx_queue[0].rx_ring[0].size,
  1840. adapter->rx_queue[0].rx_ring[1].size);
  1841. vmxnet3_tq_init_all(adapter);
  1842. err = vmxnet3_rq_init_all(adapter);
  1843. if (err) {
  1844. netdev_err(adapter->netdev,
  1845. "Failed to init rx queue error %d\n", err);
  1846. goto rq_err;
  1847. }
  1848. err = vmxnet3_request_irqs(adapter);
  1849. if (err) {
  1850. netdev_err(adapter->netdev,
  1851. "Failed to setup irq for error %d\n", err);
  1852. goto irq_err;
  1853. }
  1854. vmxnet3_setup_driver_shared(adapter);
  1855. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1856. adapter->shared_pa));
  1857. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1858. adapter->shared_pa));
  1859. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1860. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1861. VMXNET3_CMD_ACTIVATE_DEV);
  1862. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1863. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1864. if (ret != 0) {
  1865. netdev_err(adapter->netdev,
  1866. "Failed to activate dev: error %u\n", ret);
  1867. err = -EINVAL;
  1868. goto activate_err;
  1869. }
  1870. for (i = 0; i < adapter->num_rx_queues; i++) {
  1871. VMXNET3_WRITE_BAR0_REG(adapter,
  1872. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1873. adapter->rx_queue[i].rx_ring[0].next2fill);
  1874. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1875. (i * VMXNET3_REG_ALIGN)),
  1876. adapter->rx_queue[i].rx_ring[1].next2fill);
  1877. }
  1878. /* Apply the rx filter settins last. */
  1879. vmxnet3_set_mc(adapter->netdev);
  1880. /*
  1881. * Check link state when first activating device. It will start the
  1882. * tx queue if the link is up.
  1883. */
  1884. vmxnet3_check_link(adapter, true);
  1885. for (i = 0; i < adapter->num_rx_queues; i++)
  1886. napi_enable(&adapter->rx_queue[i].napi);
  1887. vmxnet3_enable_all_intrs(adapter);
  1888. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1889. return 0;
  1890. activate_err:
  1891. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1892. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1893. vmxnet3_free_irqs(adapter);
  1894. irq_err:
  1895. rq_err:
  1896. /* free up buffers we allocated */
  1897. vmxnet3_rq_cleanup_all(adapter);
  1898. return err;
  1899. }
  1900. void
  1901. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1902. {
  1903. unsigned long flags;
  1904. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1905. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1906. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1907. }
  1908. int
  1909. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1910. {
  1911. int i;
  1912. unsigned long flags;
  1913. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1914. return 0;
  1915. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1916. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1917. VMXNET3_CMD_QUIESCE_DEV);
  1918. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1919. vmxnet3_disable_all_intrs(adapter);
  1920. for (i = 0; i < adapter->num_rx_queues; i++)
  1921. napi_disable(&adapter->rx_queue[i].napi);
  1922. netif_tx_disable(adapter->netdev);
  1923. adapter->link_speed = 0;
  1924. netif_carrier_off(adapter->netdev);
  1925. vmxnet3_tq_cleanup_all(adapter);
  1926. vmxnet3_rq_cleanup_all(adapter);
  1927. vmxnet3_free_irqs(adapter);
  1928. return 0;
  1929. }
  1930. static void
  1931. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1932. {
  1933. u32 tmp;
  1934. tmp = *(u32 *)mac;
  1935. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1936. tmp = (mac[5] << 8) | mac[4];
  1937. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1938. }
  1939. static int
  1940. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1941. {
  1942. struct sockaddr *addr = p;
  1943. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1944. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1945. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1946. return 0;
  1947. }
  1948. /* ==================== initialization and cleanup routines ============ */
  1949. static int
  1950. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1951. {
  1952. int err;
  1953. unsigned long mmio_start, mmio_len;
  1954. struct pci_dev *pdev = adapter->pdev;
  1955. err = pci_enable_device(pdev);
  1956. if (err) {
  1957. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  1958. return err;
  1959. }
  1960. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1961. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1962. dev_err(&pdev->dev,
  1963. "pci_set_consistent_dma_mask failed\n");
  1964. err = -EIO;
  1965. goto err_set_mask;
  1966. }
  1967. *dma64 = true;
  1968. } else {
  1969. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1970. dev_err(&pdev->dev,
  1971. "pci_set_dma_mask failed\n");
  1972. err = -EIO;
  1973. goto err_set_mask;
  1974. }
  1975. *dma64 = false;
  1976. }
  1977. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1978. vmxnet3_driver_name);
  1979. if (err) {
  1980. dev_err(&pdev->dev,
  1981. "Failed to request region for adapter: error %d\n", err);
  1982. goto err_set_mask;
  1983. }
  1984. pci_set_master(pdev);
  1985. mmio_start = pci_resource_start(pdev, 0);
  1986. mmio_len = pci_resource_len(pdev, 0);
  1987. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1988. if (!adapter->hw_addr0) {
  1989. dev_err(&pdev->dev, "Failed to map bar0\n");
  1990. err = -EIO;
  1991. goto err_ioremap;
  1992. }
  1993. mmio_start = pci_resource_start(pdev, 1);
  1994. mmio_len = pci_resource_len(pdev, 1);
  1995. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1996. if (!adapter->hw_addr1) {
  1997. dev_err(&pdev->dev, "Failed to map bar1\n");
  1998. err = -EIO;
  1999. goto err_bar1;
  2000. }
  2001. return 0;
  2002. err_bar1:
  2003. iounmap(adapter->hw_addr0);
  2004. err_ioremap:
  2005. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2006. err_set_mask:
  2007. pci_disable_device(pdev);
  2008. return err;
  2009. }
  2010. static void
  2011. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2012. {
  2013. BUG_ON(!adapter->pdev);
  2014. iounmap(adapter->hw_addr0);
  2015. iounmap(adapter->hw_addr1);
  2016. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2017. pci_disable_device(adapter->pdev);
  2018. }
  2019. static void
  2020. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2021. {
  2022. size_t sz, i, ring0_size, ring1_size, comp_size;
  2023. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2024. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2025. VMXNET3_MAX_ETH_HDR_SIZE) {
  2026. adapter->skb_buf_size = adapter->netdev->mtu +
  2027. VMXNET3_MAX_ETH_HDR_SIZE;
  2028. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2029. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2030. adapter->rx_buf_per_pkt = 1;
  2031. } else {
  2032. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2033. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2034. VMXNET3_MAX_ETH_HDR_SIZE;
  2035. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2036. }
  2037. /*
  2038. * for simplicity, force the ring0 size to be a multiple of
  2039. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2040. */
  2041. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2042. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2043. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2044. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2045. sz * sz);
  2046. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2047. comp_size = ring0_size + ring1_size;
  2048. for (i = 0; i < adapter->num_rx_queues; i++) {
  2049. rq = &adapter->rx_queue[i];
  2050. rq->rx_ring[0].size = ring0_size;
  2051. rq->rx_ring[1].size = ring1_size;
  2052. rq->comp_ring.size = comp_size;
  2053. }
  2054. }
  2055. int
  2056. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2057. u32 rx_ring_size, u32 rx_ring2_size)
  2058. {
  2059. int err = 0, i;
  2060. for (i = 0; i < adapter->num_tx_queues; i++) {
  2061. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2062. tq->tx_ring.size = tx_ring_size;
  2063. tq->data_ring.size = tx_ring_size;
  2064. tq->comp_ring.size = tx_ring_size;
  2065. tq->shared = &adapter->tqd_start[i].ctrl;
  2066. tq->stopped = true;
  2067. tq->adapter = adapter;
  2068. tq->qid = i;
  2069. err = vmxnet3_tq_create(tq, adapter);
  2070. /*
  2071. * Too late to change num_tx_queues. We cannot do away with
  2072. * lesser number of queues than what we asked for
  2073. */
  2074. if (err)
  2075. goto queue_err;
  2076. }
  2077. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2078. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2079. vmxnet3_adjust_rx_ring_size(adapter);
  2080. for (i = 0; i < adapter->num_rx_queues; i++) {
  2081. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2082. /* qid and qid2 for rx queues will be assigned later when num
  2083. * of rx queues is finalized after allocating intrs */
  2084. rq->shared = &adapter->rqd_start[i].ctrl;
  2085. rq->adapter = adapter;
  2086. err = vmxnet3_rq_create(rq, adapter);
  2087. if (err) {
  2088. if (i == 0) {
  2089. netdev_err(adapter->netdev,
  2090. "Could not allocate any rx queues. "
  2091. "Aborting.\n");
  2092. goto queue_err;
  2093. } else {
  2094. netdev_info(adapter->netdev,
  2095. "Number of rx queues changed "
  2096. "to : %d.\n", i);
  2097. adapter->num_rx_queues = i;
  2098. err = 0;
  2099. break;
  2100. }
  2101. }
  2102. }
  2103. return err;
  2104. queue_err:
  2105. vmxnet3_tq_destroy_all(adapter);
  2106. return err;
  2107. }
  2108. static int
  2109. vmxnet3_open(struct net_device *netdev)
  2110. {
  2111. struct vmxnet3_adapter *adapter;
  2112. int err, i;
  2113. adapter = netdev_priv(netdev);
  2114. for (i = 0; i < adapter->num_tx_queues; i++)
  2115. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2116. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2117. VMXNET3_DEF_RX_RING_SIZE,
  2118. VMXNET3_DEF_RX_RING_SIZE);
  2119. if (err)
  2120. goto queue_err;
  2121. err = vmxnet3_activate_dev(adapter);
  2122. if (err)
  2123. goto activate_err;
  2124. return 0;
  2125. activate_err:
  2126. vmxnet3_rq_destroy_all(adapter);
  2127. vmxnet3_tq_destroy_all(adapter);
  2128. queue_err:
  2129. return err;
  2130. }
  2131. static int
  2132. vmxnet3_close(struct net_device *netdev)
  2133. {
  2134. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2135. /*
  2136. * Reset_work may be in the middle of resetting the device, wait for its
  2137. * completion.
  2138. */
  2139. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2140. msleep(1);
  2141. vmxnet3_quiesce_dev(adapter);
  2142. vmxnet3_rq_destroy_all(adapter);
  2143. vmxnet3_tq_destroy_all(adapter);
  2144. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2145. return 0;
  2146. }
  2147. void
  2148. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2149. {
  2150. int i;
  2151. /*
  2152. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2153. * vmxnet3_close() will deadlock.
  2154. */
  2155. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2156. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2157. for (i = 0; i < adapter->num_rx_queues; i++)
  2158. napi_enable(&adapter->rx_queue[i].napi);
  2159. dev_close(adapter->netdev);
  2160. }
  2161. static int
  2162. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2163. {
  2164. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2165. int err = 0;
  2166. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2167. return -EINVAL;
  2168. netdev->mtu = new_mtu;
  2169. /*
  2170. * Reset_work may be in the middle of resetting the device, wait for its
  2171. * completion.
  2172. */
  2173. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2174. msleep(1);
  2175. if (netif_running(netdev)) {
  2176. vmxnet3_quiesce_dev(adapter);
  2177. vmxnet3_reset_dev(adapter);
  2178. /* we need to re-create the rx queue based on the new mtu */
  2179. vmxnet3_rq_destroy_all(adapter);
  2180. vmxnet3_adjust_rx_ring_size(adapter);
  2181. err = vmxnet3_rq_create_all(adapter);
  2182. if (err) {
  2183. netdev_err(netdev,
  2184. "failed to re-create rx queues, "
  2185. " error %d. Closing it.\n", err);
  2186. goto out;
  2187. }
  2188. err = vmxnet3_activate_dev(adapter);
  2189. if (err) {
  2190. netdev_err(netdev,
  2191. "failed to re-activate, error %d. "
  2192. "Closing it\n", err);
  2193. goto out;
  2194. }
  2195. }
  2196. out:
  2197. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2198. if (err)
  2199. vmxnet3_force_close(adapter);
  2200. return err;
  2201. }
  2202. static void
  2203. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2204. {
  2205. struct net_device *netdev = adapter->netdev;
  2206. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2207. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2208. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2209. NETIF_F_LRO;
  2210. if (dma64)
  2211. netdev->hw_features |= NETIF_F_HIGHDMA;
  2212. netdev->vlan_features = netdev->hw_features &
  2213. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2214. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2215. }
  2216. static void
  2217. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2218. {
  2219. u32 tmp;
  2220. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2221. *(u32 *)mac = tmp;
  2222. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2223. mac[4] = tmp & 0xff;
  2224. mac[5] = (tmp >> 8) & 0xff;
  2225. }
  2226. #ifdef CONFIG_PCI_MSI
  2227. /*
  2228. * Enable MSIx vectors.
  2229. * Returns :
  2230. * 0 on successful enabling of required vectors,
  2231. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2232. * could be enabled.
  2233. * number of vectors which can be enabled otherwise (this number is smaller
  2234. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2235. */
  2236. static int
  2237. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2238. int vectors)
  2239. {
  2240. int err = 0, vector_threshold;
  2241. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2242. while (vectors >= vector_threshold) {
  2243. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2244. vectors);
  2245. if (!err) {
  2246. adapter->intr.num_intrs = vectors;
  2247. return 0;
  2248. } else if (err < 0) {
  2249. dev_err(&adapter->netdev->dev,
  2250. "Failed to enable MSI-X, error: %d\n", err);
  2251. vectors = 0;
  2252. } else if (err < vector_threshold) {
  2253. break;
  2254. } else {
  2255. /* If fails to enable required number of MSI-x vectors
  2256. * try enabling minimum number of vectors required.
  2257. */
  2258. dev_err(&adapter->netdev->dev,
  2259. "Failed to enable %d MSI-X, trying %d instead\n",
  2260. vectors, vector_threshold);
  2261. vectors = vector_threshold;
  2262. }
  2263. }
  2264. dev_info(&adapter->pdev->dev,
  2265. "Number of MSI-X interrupts which can be allocated "
  2266. "is lower than min threshold required.\n");
  2267. return err;
  2268. }
  2269. #endif /* CONFIG_PCI_MSI */
  2270. static void
  2271. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2272. {
  2273. u32 cfg;
  2274. unsigned long flags;
  2275. /* intr settings */
  2276. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2277. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2278. VMXNET3_CMD_GET_CONF_INTR);
  2279. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2280. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2281. adapter->intr.type = cfg & 0x3;
  2282. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2283. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2284. adapter->intr.type = VMXNET3_IT_MSIX;
  2285. }
  2286. #ifdef CONFIG_PCI_MSI
  2287. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2288. int vector, err = 0;
  2289. adapter->intr.num_intrs = (adapter->share_intr ==
  2290. VMXNET3_INTR_TXSHARE) ? 1 :
  2291. adapter->num_tx_queues;
  2292. adapter->intr.num_intrs += (adapter->share_intr ==
  2293. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2294. adapter->num_rx_queues;
  2295. adapter->intr.num_intrs += 1; /* for link event */
  2296. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2297. VMXNET3_LINUX_MIN_MSIX_VECT
  2298. ? adapter->intr.num_intrs :
  2299. VMXNET3_LINUX_MIN_MSIX_VECT);
  2300. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2301. adapter->intr.msix_entries[vector].entry = vector;
  2302. err = vmxnet3_acquire_msix_vectors(adapter,
  2303. adapter->intr.num_intrs);
  2304. /* If we cannot allocate one MSIx vector per queue
  2305. * then limit the number of rx queues to 1
  2306. */
  2307. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2308. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2309. || adapter->num_rx_queues != 1) {
  2310. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2311. netdev_err(adapter->netdev,
  2312. "Number of rx queues : 1\n");
  2313. adapter->num_rx_queues = 1;
  2314. adapter->intr.num_intrs =
  2315. VMXNET3_LINUX_MIN_MSIX_VECT;
  2316. }
  2317. return;
  2318. }
  2319. if (!err)
  2320. return;
  2321. /* If we cannot allocate MSIx vectors use only one rx queue */
  2322. dev_info(&adapter->pdev->dev,
  2323. "Failed to enable MSI-X, error %d. "
  2324. "Limiting #rx queues to 1, try MSI.\n", err);
  2325. adapter->intr.type = VMXNET3_IT_MSI;
  2326. }
  2327. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2328. int err;
  2329. err = pci_enable_msi(adapter->pdev);
  2330. if (!err) {
  2331. adapter->num_rx_queues = 1;
  2332. adapter->intr.num_intrs = 1;
  2333. return;
  2334. }
  2335. }
  2336. #endif /* CONFIG_PCI_MSI */
  2337. adapter->num_rx_queues = 1;
  2338. dev_info(&adapter->netdev->dev,
  2339. "Using INTx interrupt, #Rx queues: 1.\n");
  2340. adapter->intr.type = VMXNET3_IT_INTX;
  2341. /* INT-X related setting */
  2342. adapter->intr.num_intrs = 1;
  2343. }
  2344. static void
  2345. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2346. {
  2347. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2348. pci_disable_msix(adapter->pdev);
  2349. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2350. pci_disable_msi(adapter->pdev);
  2351. else
  2352. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2353. }
  2354. static void
  2355. vmxnet3_tx_timeout(struct net_device *netdev)
  2356. {
  2357. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2358. adapter->tx_timeout_count++;
  2359. netdev_err(adapter->netdev, "tx hang\n");
  2360. schedule_work(&adapter->work);
  2361. netif_wake_queue(adapter->netdev);
  2362. }
  2363. static void
  2364. vmxnet3_reset_work(struct work_struct *data)
  2365. {
  2366. struct vmxnet3_adapter *adapter;
  2367. adapter = container_of(data, struct vmxnet3_adapter, work);
  2368. /* if another thread is resetting the device, no need to proceed */
  2369. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2370. return;
  2371. /* if the device is closed, we must leave it alone */
  2372. rtnl_lock();
  2373. if (netif_running(adapter->netdev)) {
  2374. netdev_notice(adapter->netdev, "resetting\n");
  2375. vmxnet3_quiesce_dev(adapter);
  2376. vmxnet3_reset_dev(adapter);
  2377. vmxnet3_activate_dev(adapter);
  2378. } else {
  2379. netdev_info(adapter->netdev, "already closed\n");
  2380. }
  2381. rtnl_unlock();
  2382. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2383. }
  2384. static int
  2385. vmxnet3_probe_device(struct pci_dev *pdev,
  2386. const struct pci_device_id *id)
  2387. {
  2388. static const struct net_device_ops vmxnet3_netdev_ops = {
  2389. .ndo_open = vmxnet3_open,
  2390. .ndo_stop = vmxnet3_close,
  2391. .ndo_start_xmit = vmxnet3_xmit_frame,
  2392. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2393. .ndo_change_mtu = vmxnet3_change_mtu,
  2394. .ndo_set_features = vmxnet3_set_features,
  2395. .ndo_get_stats64 = vmxnet3_get_stats64,
  2396. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2397. .ndo_set_rx_mode = vmxnet3_set_mc,
  2398. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2399. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2400. #ifdef CONFIG_NET_POLL_CONTROLLER
  2401. .ndo_poll_controller = vmxnet3_netpoll,
  2402. #endif
  2403. };
  2404. int err;
  2405. bool dma64 = false; /* stupid gcc */
  2406. u32 ver;
  2407. struct net_device *netdev;
  2408. struct vmxnet3_adapter *adapter;
  2409. u8 mac[ETH_ALEN];
  2410. int size;
  2411. int num_tx_queues;
  2412. int num_rx_queues;
  2413. if (!pci_msi_enabled())
  2414. enable_mq = 0;
  2415. #ifdef VMXNET3_RSS
  2416. if (enable_mq)
  2417. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2418. (int)num_online_cpus());
  2419. else
  2420. #endif
  2421. num_rx_queues = 1;
  2422. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2423. if (enable_mq)
  2424. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2425. (int)num_online_cpus());
  2426. else
  2427. num_tx_queues = 1;
  2428. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2429. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2430. max(num_tx_queues, num_rx_queues));
  2431. dev_info(&pdev->dev,
  2432. "# of Tx queues : %d, # of Rx queues : %d\n",
  2433. num_tx_queues, num_rx_queues);
  2434. if (!netdev)
  2435. return -ENOMEM;
  2436. pci_set_drvdata(pdev, netdev);
  2437. adapter = netdev_priv(netdev);
  2438. adapter->netdev = netdev;
  2439. adapter->pdev = pdev;
  2440. spin_lock_init(&adapter->cmd_lock);
  2441. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2442. sizeof(struct Vmxnet3_DriverShared),
  2443. &adapter->shared_pa);
  2444. if (!adapter->shared) {
  2445. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2446. err = -ENOMEM;
  2447. goto err_alloc_shared;
  2448. }
  2449. adapter->num_rx_queues = num_rx_queues;
  2450. adapter->num_tx_queues = num_tx_queues;
  2451. adapter->rx_buf_per_pkt = 1;
  2452. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2453. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2454. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2455. &adapter->queue_desc_pa);
  2456. if (!adapter->tqd_start) {
  2457. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2458. err = -ENOMEM;
  2459. goto err_alloc_queue_desc;
  2460. }
  2461. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2462. adapter->num_tx_queues);
  2463. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2464. if (adapter->pm_conf == NULL) {
  2465. err = -ENOMEM;
  2466. goto err_alloc_pm;
  2467. }
  2468. #ifdef VMXNET3_RSS
  2469. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2470. if (adapter->rss_conf == NULL) {
  2471. err = -ENOMEM;
  2472. goto err_alloc_rss;
  2473. }
  2474. #endif /* VMXNET3_RSS */
  2475. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2476. if (err < 0)
  2477. goto err_alloc_pci;
  2478. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2479. if (ver & 1) {
  2480. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2481. } else {
  2482. dev_err(&pdev->dev,
  2483. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2484. err = -EBUSY;
  2485. goto err_ver;
  2486. }
  2487. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2488. if (ver & 1) {
  2489. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2490. } else {
  2491. dev_err(&pdev->dev,
  2492. "Incompatible upt version (0x%x) for adapter\n", ver);
  2493. err = -EBUSY;
  2494. goto err_ver;
  2495. }
  2496. SET_NETDEV_DEV(netdev, &pdev->dev);
  2497. vmxnet3_declare_features(adapter, dma64);
  2498. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2499. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2500. else
  2501. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2502. vmxnet3_alloc_intr_resources(adapter);
  2503. #ifdef VMXNET3_RSS
  2504. if (adapter->num_rx_queues > 1 &&
  2505. adapter->intr.type == VMXNET3_IT_MSIX) {
  2506. adapter->rss = true;
  2507. netdev->hw_features |= NETIF_F_RXHASH;
  2508. netdev->features |= NETIF_F_RXHASH;
  2509. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2510. } else {
  2511. adapter->rss = false;
  2512. }
  2513. #endif
  2514. vmxnet3_read_mac_addr(adapter, mac);
  2515. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2516. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2517. vmxnet3_set_ethtool_ops(netdev);
  2518. netdev->watchdog_timeo = 5 * HZ;
  2519. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2520. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2521. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2522. int i;
  2523. for (i = 0; i < adapter->num_rx_queues; i++) {
  2524. netif_napi_add(adapter->netdev,
  2525. &adapter->rx_queue[i].napi,
  2526. vmxnet3_poll_rx_only, 64);
  2527. }
  2528. } else {
  2529. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2530. vmxnet3_poll, 64);
  2531. }
  2532. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2533. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2534. netif_carrier_off(netdev);
  2535. err = register_netdev(netdev);
  2536. if (err) {
  2537. dev_err(&pdev->dev, "Failed to register adapter\n");
  2538. goto err_register;
  2539. }
  2540. vmxnet3_check_link(adapter, false);
  2541. return 0;
  2542. err_register:
  2543. vmxnet3_free_intr_resources(adapter);
  2544. err_ver:
  2545. vmxnet3_free_pci_resources(adapter);
  2546. err_alloc_pci:
  2547. #ifdef VMXNET3_RSS
  2548. kfree(adapter->rss_conf);
  2549. err_alloc_rss:
  2550. #endif
  2551. kfree(adapter->pm_conf);
  2552. err_alloc_pm:
  2553. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2554. adapter->queue_desc_pa);
  2555. err_alloc_queue_desc:
  2556. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2557. adapter->shared, adapter->shared_pa);
  2558. err_alloc_shared:
  2559. pci_set_drvdata(pdev, NULL);
  2560. free_netdev(netdev);
  2561. return err;
  2562. }
  2563. static void
  2564. vmxnet3_remove_device(struct pci_dev *pdev)
  2565. {
  2566. struct net_device *netdev = pci_get_drvdata(pdev);
  2567. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2568. int size = 0;
  2569. int num_rx_queues;
  2570. #ifdef VMXNET3_RSS
  2571. if (enable_mq)
  2572. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2573. (int)num_online_cpus());
  2574. else
  2575. #endif
  2576. num_rx_queues = 1;
  2577. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2578. cancel_work_sync(&adapter->work);
  2579. unregister_netdev(netdev);
  2580. vmxnet3_free_intr_resources(adapter);
  2581. vmxnet3_free_pci_resources(adapter);
  2582. #ifdef VMXNET3_RSS
  2583. kfree(adapter->rss_conf);
  2584. #endif
  2585. kfree(adapter->pm_conf);
  2586. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2587. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2588. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2589. adapter->queue_desc_pa);
  2590. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2591. adapter->shared, adapter->shared_pa);
  2592. free_netdev(netdev);
  2593. }
  2594. #ifdef CONFIG_PM
  2595. static int
  2596. vmxnet3_suspend(struct device *device)
  2597. {
  2598. struct pci_dev *pdev = to_pci_dev(device);
  2599. struct net_device *netdev = pci_get_drvdata(pdev);
  2600. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2601. struct Vmxnet3_PMConf *pmConf;
  2602. struct ethhdr *ehdr;
  2603. struct arphdr *ahdr;
  2604. u8 *arpreq;
  2605. struct in_device *in_dev;
  2606. struct in_ifaddr *ifa;
  2607. unsigned long flags;
  2608. int i = 0;
  2609. if (!netif_running(netdev))
  2610. return 0;
  2611. for (i = 0; i < adapter->num_rx_queues; i++)
  2612. napi_disable(&adapter->rx_queue[i].napi);
  2613. vmxnet3_disable_all_intrs(adapter);
  2614. vmxnet3_free_irqs(adapter);
  2615. vmxnet3_free_intr_resources(adapter);
  2616. netif_device_detach(netdev);
  2617. netif_tx_stop_all_queues(netdev);
  2618. /* Create wake-up filters. */
  2619. pmConf = adapter->pm_conf;
  2620. memset(pmConf, 0, sizeof(*pmConf));
  2621. if (adapter->wol & WAKE_UCAST) {
  2622. pmConf->filters[i].patternSize = ETH_ALEN;
  2623. pmConf->filters[i].maskSize = 1;
  2624. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2625. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2626. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2627. i++;
  2628. }
  2629. if (adapter->wol & WAKE_ARP) {
  2630. in_dev = in_dev_get(netdev);
  2631. if (!in_dev)
  2632. goto skip_arp;
  2633. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2634. if (!ifa)
  2635. goto skip_arp;
  2636. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2637. sizeof(struct arphdr) + /* ARP header */
  2638. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2639. 2 * sizeof(u32); /*2 IPv4 addresses */
  2640. pmConf->filters[i].maskSize =
  2641. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2642. /* ETH_P_ARP in Ethernet header. */
  2643. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2644. ehdr->h_proto = htons(ETH_P_ARP);
  2645. /* ARPOP_REQUEST in ARP header. */
  2646. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2647. ahdr->ar_op = htons(ARPOP_REQUEST);
  2648. arpreq = (u8 *)(ahdr + 1);
  2649. /* The Unicast IPv4 address in 'tip' field. */
  2650. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2651. *(u32 *)arpreq = ifa->ifa_address;
  2652. /* The mask for the relevant bits. */
  2653. pmConf->filters[i].mask[0] = 0x00;
  2654. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2655. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2656. pmConf->filters[i].mask[3] = 0x00;
  2657. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2658. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2659. in_dev_put(in_dev);
  2660. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2661. i++;
  2662. }
  2663. skip_arp:
  2664. if (adapter->wol & WAKE_MAGIC)
  2665. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2666. pmConf->numFilters = i;
  2667. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2668. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2669. *pmConf));
  2670. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2671. pmConf));
  2672. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2673. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2674. VMXNET3_CMD_UPDATE_PMCFG);
  2675. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2676. pci_save_state(pdev);
  2677. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2678. adapter->wol);
  2679. pci_disable_device(pdev);
  2680. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2681. return 0;
  2682. }
  2683. static int
  2684. vmxnet3_resume(struct device *device)
  2685. {
  2686. int err, i = 0;
  2687. unsigned long flags;
  2688. struct pci_dev *pdev = to_pci_dev(device);
  2689. struct net_device *netdev = pci_get_drvdata(pdev);
  2690. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2691. struct Vmxnet3_PMConf *pmConf;
  2692. if (!netif_running(netdev))
  2693. return 0;
  2694. /* Destroy wake-up filters. */
  2695. pmConf = adapter->pm_conf;
  2696. memset(pmConf, 0, sizeof(*pmConf));
  2697. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2698. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2699. *pmConf));
  2700. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2701. pmConf));
  2702. netif_device_attach(netdev);
  2703. pci_set_power_state(pdev, PCI_D0);
  2704. pci_restore_state(pdev);
  2705. err = pci_enable_device_mem(pdev);
  2706. if (err != 0)
  2707. return err;
  2708. pci_enable_wake(pdev, PCI_D0, 0);
  2709. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2710. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2711. VMXNET3_CMD_UPDATE_PMCFG);
  2712. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2713. vmxnet3_alloc_intr_resources(adapter);
  2714. vmxnet3_request_irqs(adapter);
  2715. for (i = 0; i < adapter->num_rx_queues; i++)
  2716. napi_enable(&adapter->rx_queue[i].napi);
  2717. vmxnet3_enable_all_intrs(adapter);
  2718. return 0;
  2719. }
  2720. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2721. .suspend = vmxnet3_suspend,
  2722. .resume = vmxnet3_resume,
  2723. };
  2724. #endif
  2725. static struct pci_driver vmxnet3_driver = {
  2726. .name = vmxnet3_driver_name,
  2727. .id_table = vmxnet3_pciid_table,
  2728. .probe = vmxnet3_probe_device,
  2729. .remove = vmxnet3_remove_device,
  2730. #ifdef CONFIG_PM
  2731. .driver.pm = &vmxnet3_pm_ops,
  2732. #endif
  2733. };
  2734. static int __init
  2735. vmxnet3_init_module(void)
  2736. {
  2737. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  2738. VMXNET3_DRIVER_VERSION_REPORT);
  2739. return pci_register_driver(&vmxnet3_driver);
  2740. }
  2741. module_init(vmxnet3_init_module);
  2742. static void
  2743. vmxnet3_exit_module(void)
  2744. {
  2745. pci_unregister_driver(&vmxnet3_driver);
  2746. }
  2747. module_exit(vmxnet3_exit_module);
  2748. MODULE_AUTHOR("VMware, Inc.");
  2749. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2750. MODULE_LICENSE("GPL v2");
  2751. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);