ax88179_178a.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448
  1. /*
  2. * ASIX AX88179/178A USB 3.0/2.0 to Gigabit Ethernet Devices
  3. *
  4. * Copyright (C) 2011-2013 ASIX
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/etherdevice.h>
  22. #include <linux/mii.h>
  23. #include <linux/usb.h>
  24. #include <linux/crc32.h>
  25. #include <linux/usb/usbnet.h>
  26. #define AX88179_PHY_ID 0x03
  27. #define AX_EEPROM_LEN 0x100
  28. #define AX88179_EEPROM_MAGIC 0x17900b95
  29. #define AX_MCAST_FLTSIZE 8
  30. #define AX_MAX_MCAST 64
  31. #define AX_INT_PPLS_LINK ((u32)BIT(16))
  32. #define AX_RXHDR_L4_TYPE_MASK 0x1c
  33. #define AX_RXHDR_L4_TYPE_UDP 4
  34. #define AX_RXHDR_L4_TYPE_TCP 16
  35. #define AX_RXHDR_L3CSUM_ERR 2
  36. #define AX_RXHDR_L4CSUM_ERR 1
  37. #define AX_RXHDR_CRC_ERR ((u32)BIT(31))
  38. #define AX_RXHDR_DROP_ERR ((u32)BIT(30))
  39. #define AX_ACCESS_MAC 0x01
  40. #define AX_ACCESS_PHY 0x02
  41. #define AX_ACCESS_EEPROM 0x04
  42. #define AX_ACCESS_EFUS 0x05
  43. #define AX_PAUSE_WATERLVL_HIGH 0x54
  44. #define AX_PAUSE_WATERLVL_LOW 0x55
  45. #define PHYSICAL_LINK_STATUS 0x02
  46. #define AX_USB_SS 0x04
  47. #define AX_USB_HS 0x02
  48. #define GENERAL_STATUS 0x03
  49. /* Check AX88179 version. UA1:Bit2 = 0, UA2:Bit2 = 1 */
  50. #define AX_SECLD 0x04
  51. #define AX_SROM_ADDR 0x07
  52. #define AX_SROM_CMD 0x0a
  53. #define EEP_RD 0x04
  54. #define EEP_BUSY 0x10
  55. #define AX_SROM_DATA_LOW 0x08
  56. #define AX_SROM_DATA_HIGH 0x09
  57. #define AX_RX_CTL 0x0b
  58. #define AX_RX_CTL_DROPCRCERR 0x0100
  59. #define AX_RX_CTL_IPE 0x0200
  60. #define AX_RX_CTL_START 0x0080
  61. #define AX_RX_CTL_AP 0x0020
  62. #define AX_RX_CTL_AM 0x0010
  63. #define AX_RX_CTL_AB 0x0008
  64. #define AX_RX_CTL_AMALL 0x0002
  65. #define AX_RX_CTL_PRO 0x0001
  66. #define AX_RX_CTL_STOP 0x0000
  67. #define AX_NODE_ID 0x10
  68. #define AX_MULFLTARY 0x16
  69. #define AX_MEDIUM_STATUS_MODE 0x22
  70. #define AX_MEDIUM_GIGAMODE 0x01
  71. #define AX_MEDIUM_FULL_DUPLEX 0x02
  72. #define AX_MEDIUM_ALWAYS_ONE 0x04
  73. #define AX_MEDIUM_EN_125MHZ 0x08
  74. #define AX_MEDIUM_RXFLOW_CTRLEN 0x10
  75. #define AX_MEDIUM_TXFLOW_CTRLEN 0x20
  76. #define AX_MEDIUM_RECEIVE_EN 0x100
  77. #define AX_MEDIUM_PS 0x200
  78. #define AX_MEDIUM_JUMBO_EN 0x8040
  79. #define AX_MONITOR_MOD 0x24
  80. #define AX_MONITOR_MODE_RWLC 0x02
  81. #define AX_MONITOR_MODE_RWMP 0x04
  82. #define AX_MONITOR_MODE_PMEPOL 0x20
  83. #define AX_MONITOR_MODE_PMETYPE 0x40
  84. #define AX_GPIO_CTRL 0x25
  85. #define AX_GPIO_CTRL_GPIO3EN 0x80
  86. #define AX_GPIO_CTRL_GPIO2EN 0x40
  87. #define AX_GPIO_CTRL_GPIO1EN 0x20
  88. #define AX_PHYPWR_RSTCTL 0x26
  89. #define AX_PHYPWR_RSTCTL_BZ 0x0010
  90. #define AX_PHYPWR_RSTCTL_IPRL 0x0020
  91. #define AX_PHYPWR_RSTCTL_AT 0x1000
  92. #define AX_RX_BULKIN_QCTRL 0x2e
  93. #define AX_CLK_SELECT 0x33
  94. #define AX_CLK_SELECT_BCS 0x01
  95. #define AX_CLK_SELECT_ACS 0x02
  96. #define AX_CLK_SELECT_ULR 0x08
  97. #define AX_RXCOE_CTL 0x34
  98. #define AX_RXCOE_IP 0x01
  99. #define AX_RXCOE_TCP 0x02
  100. #define AX_RXCOE_UDP 0x04
  101. #define AX_RXCOE_TCPV6 0x20
  102. #define AX_RXCOE_UDPV6 0x40
  103. #define AX_TXCOE_CTL 0x35
  104. #define AX_TXCOE_IP 0x01
  105. #define AX_TXCOE_TCP 0x02
  106. #define AX_TXCOE_UDP 0x04
  107. #define AX_TXCOE_TCPV6 0x20
  108. #define AX_TXCOE_UDPV6 0x40
  109. #define AX_LEDCTRL 0x73
  110. #define GMII_PHY_PHYSR 0x11
  111. #define GMII_PHY_PHYSR_SMASK 0xc000
  112. #define GMII_PHY_PHYSR_GIGA 0x8000
  113. #define GMII_PHY_PHYSR_100 0x4000
  114. #define GMII_PHY_PHYSR_FULL 0x2000
  115. #define GMII_PHY_PHYSR_LINK 0x400
  116. #define GMII_LED_ACT 0x1a
  117. #define GMII_LED_ACTIVE_MASK 0xff8f
  118. #define GMII_LED0_ACTIVE BIT(4)
  119. #define GMII_LED1_ACTIVE BIT(5)
  120. #define GMII_LED2_ACTIVE BIT(6)
  121. #define GMII_LED_LINK 0x1c
  122. #define GMII_LED_LINK_MASK 0xf888
  123. #define GMII_LED0_LINK_10 BIT(0)
  124. #define GMII_LED0_LINK_100 BIT(1)
  125. #define GMII_LED0_LINK_1000 BIT(2)
  126. #define GMII_LED1_LINK_10 BIT(4)
  127. #define GMII_LED1_LINK_100 BIT(5)
  128. #define GMII_LED1_LINK_1000 BIT(6)
  129. #define GMII_LED2_LINK_10 BIT(8)
  130. #define GMII_LED2_LINK_100 BIT(9)
  131. #define GMII_LED2_LINK_1000 BIT(10)
  132. #define LED0_ACTIVE BIT(0)
  133. #define LED0_LINK_10 BIT(1)
  134. #define LED0_LINK_100 BIT(2)
  135. #define LED0_LINK_1000 BIT(3)
  136. #define LED0_FD BIT(4)
  137. #define LED0_USB3_MASK 0x001f
  138. #define LED1_ACTIVE BIT(5)
  139. #define LED1_LINK_10 BIT(6)
  140. #define LED1_LINK_100 BIT(7)
  141. #define LED1_LINK_1000 BIT(8)
  142. #define LED1_FD BIT(9)
  143. #define LED1_USB3_MASK 0x03e0
  144. #define LED2_ACTIVE BIT(10)
  145. #define LED2_LINK_1000 BIT(13)
  146. #define LED2_LINK_100 BIT(12)
  147. #define LED2_LINK_10 BIT(11)
  148. #define LED2_FD BIT(14)
  149. #define LED_VALID BIT(15)
  150. #define LED2_USB3_MASK 0x7c00
  151. #define GMII_PHYPAGE 0x1e
  152. #define GMII_PHY_PAGE_SELECT 0x1f
  153. #define GMII_PHY_PGSEL_EXT 0x0007
  154. #define GMII_PHY_PGSEL_PAGE0 0x0000
  155. struct ax88179_data {
  156. u16 rxctl;
  157. u16 reserved;
  158. };
  159. struct ax88179_int_data {
  160. __le32 intdata1;
  161. __le32 intdata2;
  162. };
  163. static const struct {
  164. unsigned char ctrl, timer_l, timer_h, size, ifg;
  165. } AX88179_BULKIN_SIZE[] = {
  166. {7, 0x4f, 0, 0x12, 0xff},
  167. {7, 0x20, 3, 0x16, 0xff},
  168. {7, 0xae, 7, 0x18, 0xff},
  169. {7, 0xcc, 0x4c, 0x18, 8},
  170. };
  171. static int __ax88179_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  172. u16 size, void *data, int in_pm)
  173. {
  174. int ret;
  175. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  176. BUG_ON(!dev);
  177. if (!in_pm)
  178. fn = usbnet_read_cmd;
  179. else
  180. fn = usbnet_read_cmd_nopm;
  181. ret = fn(dev, cmd, USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  182. value, index, data, size);
  183. if (unlikely(ret < 0))
  184. netdev_warn(dev->net, "Failed to read reg index 0x%04x: %d\n",
  185. index, ret);
  186. return ret;
  187. }
  188. static int __ax88179_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  189. u16 size, void *data, int in_pm)
  190. {
  191. int ret;
  192. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  193. BUG_ON(!dev);
  194. if (!in_pm)
  195. fn = usbnet_write_cmd;
  196. else
  197. fn = usbnet_write_cmd_nopm;
  198. ret = fn(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  199. value, index, data, size);
  200. if (unlikely(ret < 0))
  201. netdev_warn(dev->net, "Failed to write reg index 0x%04x: %d\n",
  202. index, ret);
  203. return ret;
  204. }
  205. static void ax88179_write_cmd_async(struct usbnet *dev, u8 cmd, u16 value,
  206. u16 index, u16 size, void *data)
  207. {
  208. u16 buf;
  209. if (2 == size) {
  210. buf = *((u16 *)data);
  211. cpu_to_le16s(&buf);
  212. usbnet_write_cmd_async(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR |
  213. USB_RECIP_DEVICE, value, index, &buf,
  214. size);
  215. } else {
  216. usbnet_write_cmd_async(dev, cmd, USB_DIR_OUT | USB_TYPE_VENDOR |
  217. USB_RECIP_DEVICE, value, index, data,
  218. size);
  219. }
  220. }
  221. static int ax88179_read_cmd_nopm(struct usbnet *dev, u8 cmd, u16 value,
  222. u16 index, u16 size, void *data)
  223. {
  224. int ret;
  225. if (2 == size) {
  226. u16 buf;
  227. ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 1);
  228. le16_to_cpus(&buf);
  229. *((u16 *)data) = buf;
  230. } else if (4 == size) {
  231. u32 buf;
  232. ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 1);
  233. le32_to_cpus(&buf);
  234. *((u32 *)data) = buf;
  235. } else {
  236. ret = __ax88179_read_cmd(dev, cmd, value, index, size, data, 1);
  237. }
  238. return ret;
  239. }
  240. static int ax88179_write_cmd_nopm(struct usbnet *dev, u8 cmd, u16 value,
  241. u16 index, u16 size, void *data)
  242. {
  243. int ret;
  244. if (2 == size) {
  245. u16 buf;
  246. buf = *((u16 *)data);
  247. cpu_to_le16s(&buf);
  248. ret = __ax88179_write_cmd(dev, cmd, value, index,
  249. size, &buf, 1);
  250. } else {
  251. ret = __ax88179_write_cmd(dev, cmd, value, index,
  252. size, data, 1);
  253. }
  254. return ret;
  255. }
  256. static int ax88179_read_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  257. u16 size, void *data)
  258. {
  259. int ret;
  260. if (2 == size) {
  261. u16 buf;
  262. ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 0);
  263. le16_to_cpus(&buf);
  264. *((u16 *)data) = buf;
  265. } else if (4 == size) {
  266. u32 buf;
  267. ret = __ax88179_read_cmd(dev, cmd, value, index, size, &buf, 0);
  268. le32_to_cpus(&buf);
  269. *((u32 *)data) = buf;
  270. } else {
  271. ret = __ax88179_read_cmd(dev, cmd, value, index, size, data, 0);
  272. }
  273. return ret;
  274. }
  275. static int ax88179_write_cmd(struct usbnet *dev, u8 cmd, u16 value, u16 index,
  276. u16 size, void *data)
  277. {
  278. int ret;
  279. if (2 == size) {
  280. u16 buf;
  281. buf = *((u16 *)data);
  282. cpu_to_le16s(&buf);
  283. ret = __ax88179_write_cmd(dev, cmd, value, index,
  284. size, &buf, 0);
  285. } else {
  286. ret = __ax88179_write_cmd(dev, cmd, value, index,
  287. size, data, 0);
  288. }
  289. return ret;
  290. }
  291. static void ax88179_status(struct usbnet *dev, struct urb *urb)
  292. {
  293. struct ax88179_int_data *event;
  294. u32 link;
  295. if (urb->actual_length < 8)
  296. return;
  297. event = urb->transfer_buffer;
  298. le32_to_cpus((void *)&event->intdata1);
  299. link = (((__force u32)event->intdata1) & AX_INT_PPLS_LINK) >> 16;
  300. if (netif_carrier_ok(dev->net) != link) {
  301. if (link)
  302. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  303. else
  304. netif_carrier_off(dev->net);
  305. netdev_info(dev->net, "ax88179 - Link status is: %d\n", link);
  306. }
  307. }
  308. static int ax88179_mdio_read(struct net_device *netdev, int phy_id, int loc)
  309. {
  310. struct usbnet *dev = netdev_priv(netdev);
  311. u16 res;
  312. ax88179_read_cmd(dev, AX_ACCESS_PHY, phy_id, (__u16)loc, 2, &res);
  313. return res;
  314. }
  315. static void ax88179_mdio_write(struct net_device *netdev, int phy_id, int loc,
  316. int val)
  317. {
  318. struct usbnet *dev = netdev_priv(netdev);
  319. u16 res = (u16) val;
  320. ax88179_write_cmd(dev, AX_ACCESS_PHY, phy_id, (__u16)loc, 2, &res);
  321. }
  322. static int ax88179_suspend(struct usb_interface *intf, pm_message_t message)
  323. {
  324. struct usbnet *dev = usb_get_intfdata(intf);
  325. u16 tmp16;
  326. u8 tmp8;
  327. usbnet_suspend(intf, message);
  328. /* Disable RX path */
  329. ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  330. 2, 2, &tmp16);
  331. tmp16 &= ~AX_MEDIUM_RECEIVE_EN;
  332. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  333. 2, 2, &tmp16);
  334. /* Force bulk-in zero length */
  335. ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
  336. 2, 2, &tmp16);
  337. tmp16 |= AX_PHYPWR_RSTCTL_BZ | AX_PHYPWR_RSTCTL_IPRL;
  338. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
  339. 2, 2, &tmp16);
  340. /* change clock */
  341. tmp8 = 0;
  342. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
  343. /* Configure RX control register => stop operation */
  344. tmp16 = AX_RX_CTL_STOP;
  345. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
  346. return 0;
  347. }
  348. /* This function is used to enable the autodetach function. */
  349. /* This function is determined by offset 0x43 of EEPROM */
  350. static int ax88179_auto_detach(struct usbnet *dev, int in_pm)
  351. {
  352. u16 tmp16;
  353. u8 tmp8;
  354. int (*fnr)(struct usbnet *, u8, u16, u16, u16, void *);
  355. int (*fnw)(struct usbnet *, u8, u16, u16, u16, void *);
  356. if (!in_pm) {
  357. fnr = ax88179_read_cmd;
  358. fnw = ax88179_write_cmd;
  359. } else {
  360. fnr = ax88179_read_cmd_nopm;
  361. fnw = ax88179_write_cmd_nopm;
  362. }
  363. if (fnr(dev, AX_ACCESS_EEPROM, 0x43, 1, 2, &tmp16) < 0)
  364. return 0;
  365. if ((tmp16 == 0xFFFF) || (!(tmp16 & 0x0100)))
  366. return 0;
  367. /* Enable Auto Detach bit */
  368. tmp8 = 0;
  369. fnr(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
  370. tmp8 |= AX_CLK_SELECT_ULR;
  371. fnw(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
  372. fnr(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
  373. tmp16 |= AX_PHYPWR_RSTCTL_AT;
  374. fnw(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
  375. return 0;
  376. }
  377. static int ax88179_resume(struct usb_interface *intf)
  378. {
  379. struct usbnet *dev = usb_get_intfdata(intf);
  380. u16 tmp16;
  381. u8 tmp8;
  382. netif_carrier_off(dev->net);
  383. /* Power up ethernet PHY */
  384. tmp16 = 0;
  385. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
  386. 2, 2, &tmp16);
  387. udelay(1000);
  388. tmp16 = AX_PHYPWR_RSTCTL_IPRL;
  389. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL,
  390. 2, 2, &tmp16);
  391. msleep(200);
  392. /* Ethernet PHY Auto Detach*/
  393. ax88179_auto_detach(dev, 1);
  394. /* Enable clock */
  395. ax88179_read_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
  396. tmp8 |= AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
  397. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp8);
  398. msleep(100);
  399. /* Configure RX control register => start operation */
  400. tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
  401. AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
  402. ax88179_write_cmd_nopm(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
  403. return usbnet_resume(intf);
  404. }
  405. static void
  406. ax88179_get_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
  407. {
  408. struct usbnet *dev = netdev_priv(net);
  409. u8 opt;
  410. if (ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD,
  411. 1, 1, &opt) < 0) {
  412. wolinfo->supported = 0;
  413. wolinfo->wolopts = 0;
  414. return;
  415. }
  416. wolinfo->supported = WAKE_PHY | WAKE_MAGIC;
  417. wolinfo->wolopts = 0;
  418. if (opt & AX_MONITOR_MODE_RWLC)
  419. wolinfo->wolopts |= WAKE_PHY;
  420. if (opt & AX_MONITOR_MODE_RWMP)
  421. wolinfo->wolopts |= WAKE_MAGIC;
  422. }
  423. static int
  424. ax88179_set_wol(struct net_device *net, struct ethtool_wolinfo *wolinfo)
  425. {
  426. struct usbnet *dev = netdev_priv(net);
  427. u8 opt = 0;
  428. if (wolinfo->wolopts & WAKE_PHY)
  429. opt |= AX_MONITOR_MODE_RWLC;
  430. if (wolinfo->wolopts & WAKE_MAGIC)
  431. opt |= AX_MONITOR_MODE_RWMP;
  432. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD,
  433. 1, 1, &opt) < 0)
  434. return -EINVAL;
  435. return 0;
  436. }
  437. static int ax88179_get_eeprom_len(struct net_device *net)
  438. {
  439. return AX_EEPROM_LEN;
  440. }
  441. static int
  442. ax88179_get_eeprom(struct net_device *net, struct ethtool_eeprom *eeprom,
  443. u8 *data)
  444. {
  445. struct usbnet *dev = netdev_priv(net);
  446. u16 *eeprom_buff;
  447. int first_word, last_word;
  448. int i, ret;
  449. if (eeprom->len == 0)
  450. return -EINVAL;
  451. eeprom->magic = AX88179_EEPROM_MAGIC;
  452. first_word = eeprom->offset >> 1;
  453. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  454. eeprom_buff = kmalloc(sizeof(u16) * (last_word - first_word + 1),
  455. GFP_KERNEL);
  456. if (!eeprom_buff)
  457. return -ENOMEM;
  458. /* ax88179/178A returns 2 bytes from eeprom on read */
  459. for (i = first_word; i <= last_word; i++) {
  460. ret = __ax88179_read_cmd(dev, AX_ACCESS_EEPROM, i, 1, 2,
  461. &eeprom_buff[i - first_word],
  462. 0);
  463. if (ret < 0) {
  464. kfree(eeprom_buff);
  465. return -EIO;
  466. }
  467. }
  468. memcpy(data, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
  469. kfree(eeprom_buff);
  470. return 0;
  471. }
  472. static int ax88179_get_settings(struct net_device *net, struct ethtool_cmd *cmd)
  473. {
  474. struct usbnet *dev = netdev_priv(net);
  475. return mii_ethtool_gset(&dev->mii, cmd);
  476. }
  477. static int ax88179_set_settings(struct net_device *net, struct ethtool_cmd *cmd)
  478. {
  479. struct usbnet *dev = netdev_priv(net);
  480. return mii_ethtool_sset(&dev->mii, cmd);
  481. }
  482. static int ax88179_ioctl(struct net_device *net, struct ifreq *rq, int cmd)
  483. {
  484. struct usbnet *dev = netdev_priv(net);
  485. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  486. }
  487. static const struct ethtool_ops ax88179_ethtool_ops = {
  488. .get_link = ethtool_op_get_link,
  489. .get_msglevel = usbnet_get_msglevel,
  490. .set_msglevel = usbnet_set_msglevel,
  491. .get_wol = ax88179_get_wol,
  492. .set_wol = ax88179_set_wol,
  493. .get_eeprom_len = ax88179_get_eeprom_len,
  494. .get_eeprom = ax88179_get_eeprom,
  495. .get_settings = ax88179_get_settings,
  496. .set_settings = ax88179_set_settings,
  497. .nway_reset = usbnet_nway_reset,
  498. };
  499. static void ax88179_set_multicast(struct net_device *net)
  500. {
  501. struct usbnet *dev = netdev_priv(net);
  502. struct ax88179_data *data = (struct ax88179_data *)dev->data;
  503. u8 *m_filter = ((u8 *)dev->data) + 12;
  504. data->rxctl = (AX_RX_CTL_START | AX_RX_CTL_AB | AX_RX_CTL_IPE);
  505. if (net->flags & IFF_PROMISC) {
  506. data->rxctl |= AX_RX_CTL_PRO;
  507. } else if (net->flags & IFF_ALLMULTI ||
  508. netdev_mc_count(net) > AX_MAX_MCAST) {
  509. data->rxctl |= AX_RX_CTL_AMALL;
  510. } else if (netdev_mc_empty(net)) {
  511. /* just broadcast and directed */
  512. } else {
  513. /* We use the 20 byte dev->data for our 8 byte filter buffer
  514. * to avoid allocating memory that is tricky to free later
  515. */
  516. u32 crc_bits;
  517. struct netdev_hw_addr *ha;
  518. memset(m_filter, 0, AX_MCAST_FLTSIZE);
  519. netdev_for_each_mc_addr(ha, net) {
  520. crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
  521. *(m_filter + (crc_bits >> 3)) |= (1 << (crc_bits & 7));
  522. }
  523. ax88179_write_cmd_async(dev, AX_ACCESS_MAC, AX_MULFLTARY,
  524. AX_MCAST_FLTSIZE, AX_MCAST_FLTSIZE,
  525. m_filter);
  526. data->rxctl |= AX_RX_CTL_AM;
  527. }
  528. ax88179_write_cmd_async(dev, AX_ACCESS_MAC, AX_RX_CTL,
  529. 2, 2, &data->rxctl);
  530. }
  531. static int
  532. ax88179_set_features(struct net_device *net, netdev_features_t features)
  533. {
  534. u8 tmp;
  535. struct usbnet *dev = netdev_priv(net);
  536. netdev_features_t changed = net->features ^ features;
  537. if (changed & NETIF_F_IP_CSUM) {
  538. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
  539. tmp ^= AX_TXCOE_TCP | AX_TXCOE_UDP;
  540. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
  541. }
  542. if (changed & NETIF_F_IPV6_CSUM) {
  543. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
  544. tmp ^= AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
  545. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, &tmp);
  546. }
  547. if (changed & NETIF_F_RXCSUM) {
  548. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, &tmp);
  549. tmp ^= AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
  550. AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
  551. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, &tmp);
  552. }
  553. return 0;
  554. }
  555. static int ax88179_change_mtu(struct net_device *net, int new_mtu)
  556. {
  557. struct usbnet *dev = netdev_priv(net);
  558. u16 tmp16;
  559. if (new_mtu <= 0 || new_mtu > 4088)
  560. return -EINVAL;
  561. net->mtu = new_mtu;
  562. dev->hard_mtu = net->mtu + net->hard_header_len;
  563. if (net->mtu > 1500) {
  564. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  565. 2, 2, &tmp16);
  566. tmp16 |= AX_MEDIUM_JUMBO_EN;
  567. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  568. 2, 2, &tmp16);
  569. } else {
  570. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  571. 2, 2, &tmp16);
  572. tmp16 &= ~AX_MEDIUM_JUMBO_EN;
  573. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  574. 2, 2, &tmp16);
  575. }
  576. return 0;
  577. }
  578. static int ax88179_set_mac_addr(struct net_device *net, void *p)
  579. {
  580. struct usbnet *dev = netdev_priv(net);
  581. struct sockaddr *addr = p;
  582. if (netif_running(net))
  583. return -EBUSY;
  584. if (!is_valid_ether_addr(addr->sa_data))
  585. return -EADDRNOTAVAIL;
  586. memcpy(net->dev_addr, addr->sa_data, ETH_ALEN);
  587. /* Set the MAC address */
  588. return ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN,
  589. ETH_ALEN, net->dev_addr);
  590. }
  591. static const struct net_device_ops ax88179_netdev_ops = {
  592. .ndo_open = usbnet_open,
  593. .ndo_stop = usbnet_stop,
  594. .ndo_start_xmit = usbnet_start_xmit,
  595. .ndo_tx_timeout = usbnet_tx_timeout,
  596. .ndo_change_mtu = ax88179_change_mtu,
  597. .ndo_set_mac_address = ax88179_set_mac_addr,
  598. .ndo_validate_addr = eth_validate_addr,
  599. .ndo_do_ioctl = ax88179_ioctl,
  600. .ndo_set_rx_mode = ax88179_set_multicast,
  601. .ndo_set_features = ax88179_set_features,
  602. };
  603. static int ax88179_check_eeprom(struct usbnet *dev)
  604. {
  605. u8 i, buf, eeprom[20];
  606. u16 csum, delay = HZ / 10;
  607. unsigned long jtimeout;
  608. /* Read EEPROM content */
  609. for (i = 0; i < 6; i++) {
  610. buf = i;
  611. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_ADDR,
  612. 1, 1, &buf) < 0)
  613. return -EINVAL;
  614. buf = EEP_RD;
  615. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
  616. 1, 1, &buf) < 0)
  617. return -EINVAL;
  618. jtimeout = jiffies + delay;
  619. do {
  620. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
  621. 1, 1, &buf);
  622. if (time_after(jiffies, jtimeout))
  623. return -EINVAL;
  624. } while (buf & EEP_BUSY);
  625. __ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_LOW,
  626. 2, 2, &eeprom[i * 2], 0);
  627. if ((i == 0) && (eeprom[0] == 0xFF))
  628. return -EINVAL;
  629. }
  630. csum = eeprom[6] + eeprom[7] + eeprom[8] + eeprom[9];
  631. csum = (csum >> 8) + (csum & 0xff);
  632. if ((csum + eeprom[10]) != 0xff)
  633. return -EINVAL;
  634. return 0;
  635. }
  636. static int ax88179_check_efuse(struct usbnet *dev, u16 *ledmode)
  637. {
  638. u8 i;
  639. u8 efuse[64];
  640. u16 csum = 0;
  641. if (ax88179_read_cmd(dev, AX_ACCESS_EFUS, 0, 64, 64, efuse) < 0)
  642. return -EINVAL;
  643. if (*efuse == 0xFF)
  644. return -EINVAL;
  645. for (i = 0; i < 64; i++)
  646. csum = csum + efuse[i];
  647. while (csum > 255)
  648. csum = (csum & 0x00FF) + ((csum >> 8) & 0x00FF);
  649. if (csum != 0xFF)
  650. return -EINVAL;
  651. *ledmode = (efuse[51] << 8) | efuse[52];
  652. return 0;
  653. }
  654. static int ax88179_convert_old_led(struct usbnet *dev, u16 *ledvalue)
  655. {
  656. u16 led;
  657. /* Loaded the old eFuse LED Mode */
  658. if (ax88179_read_cmd(dev, AX_ACCESS_EEPROM, 0x3C, 1, 2, &led) < 0)
  659. return -EINVAL;
  660. led >>= 8;
  661. switch (led) {
  662. case 0xFF:
  663. led = LED0_ACTIVE | LED1_LINK_10 | LED1_LINK_100 |
  664. LED1_LINK_1000 | LED2_ACTIVE | LED2_LINK_10 |
  665. LED2_LINK_100 | LED2_LINK_1000 | LED_VALID;
  666. break;
  667. case 0xFE:
  668. led = LED0_ACTIVE | LED1_LINK_1000 | LED2_LINK_100 | LED_VALID;
  669. break;
  670. case 0xFD:
  671. led = LED0_ACTIVE | LED1_LINK_1000 | LED2_LINK_100 |
  672. LED2_LINK_10 | LED_VALID;
  673. break;
  674. case 0xFC:
  675. led = LED0_ACTIVE | LED1_ACTIVE | LED1_LINK_1000 | LED2_ACTIVE |
  676. LED2_LINK_100 | LED2_LINK_10 | LED_VALID;
  677. break;
  678. default:
  679. led = LED0_ACTIVE | LED1_LINK_10 | LED1_LINK_100 |
  680. LED1_LINK_1000 | LED2_ACTIVE | LED2_LINK_10 |
  681. LED2_LINK_100 | LED2_LINK_1000 | LED_VALID;
  682. break;
  683. }
  684. *ledvalue = led;
  685. return 0;
  686. }
  687. static int ax88179_led_setting(struct usbnet *dev)
  688. {
  689. u8 ledfd, value = 0;
  690. u16 tmp, ledact, ledlink, ledvalue = 0, delay = HZ / 10;
  691. unsigned long jtimeout;
  692. /* Check AX88179 version. UA1 or UA2*/
  693. ax88179_read_cmd(dev, AX_ACCESS_MAC, GENERAL_STATUS, 1, 1, &value);
  694. if (!(value & AX_SECLD)) { /* UA1 */
  695. value = AX_GPIO_CTRL_GPIO3EN | AX_GPIO_CTRL_GPIO2EN |
  696. AX_GPIO_CTRL_GPIO1EN;
  697. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_GPIO_CTRL,
  698. 1, 1, &value) < 0)
  699. return -EINVAL;
  700. }
  701. /* Check EEPROM */
  702. if (!ax88179_check_eeprom(dev)) {
  703. value = 0x42;
  704. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_ADDR,
  705. 1, 1, &value) < 0)
  706. return -EINVAL;
  707. value = EEP_RD;
  708. if (ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
  709. 1, 1, &value) < 0)
  710. return -EINVAL;
  711. jtimeout = jiffies + delay;
  712. do {
  713. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_CMD,
  714. 1, 1, &value);
  715. if (time_after(jiffies, jtimeout))
  716. return -EINVAL;
  717. } while (value & EEP_BUSY);
  718. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_HIGH,
  719. 1, 1, &value);
  720. ledvalue = (value << 8);
  721. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_SROM_DATA_LOW,
  722. 1, 1, &value);
  723. ledvalue |= value;
  724. /* load internal ROM for defaule setting */
  725. if ((ledvalue == 0xFFFF) || ((ledvalue & LED_VALID) == 0))
  726. ax88179_convert_old_led(dev, &ledvalue);
  727. } else if (!ax88179_check_efuse(dev, &ledvalue)) {
  728. if ((ledvalue == 0xFFFF) || ((ledvalue & LED_VALID) == 0))
  729. ax88179_convert_old_led(dev, &ledvalue);
  730. } else {
  731. ax88179_convert_old_led(dev, &ledvalue);
  732. }
  733. tmp = GMII_PHY_PGSEL_EXT;
  734. ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  735. GMII_PHY_PAGE_SELECT, 2, &tmp);
  736. tmp = 0x2c;
  737. ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  738. GMII_PHYPAGE, 2, &tmp);
  739. ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  740. GMII_LED_ACT, 2, &ledact);
  741. ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  742. GMII_LED_LINK, 2, &ledlink);
  743. ledact &= GMII_LED_ACTIVE_MASK;
  744. ledlink &= GMII_LED_LINK_MASK;
  745. if (ledvalue & LED0_ACTIVE)
  746. ledact |= GMII_LED0_ACTIVE;
  747. if (ledvalue & LED1_ACTIVE)
  748. ledact |= GMII_LED1_ACTIVE;
  749. if (ledvalue & LED2_ACTIVE)
  750. ledact |= GMII_LED2_ACTIVE;
  751. if (ledvalue & LED0_LINK_10)
  752. ledlink |= GMII_LED0_LINK_10;
  753. if (ledvalue & LED1_LINK_10)
  754. ledlink |= GMII_LED1_LINK_10;
  755. if (ledvalue & LED2_LINK_10)
  756. ledlink |= GMII_LED2_LINK_10;
  757. if (ledvalue & LED0_LINK_100)
  758. ledlink |= GMII_LED0_LINK_100;
  759. if (ledvalue & LED1_LINK_100)
  760. ledlink |= GMII_LED1_LINK_100;
  761. if (ledvalue & LED2_LINK_100)
  762. ledlink |= GMII_LED2_LINK_100;
  763. if (ledvalue & LED0_LINK_1000)
  764. ledlink |= GMII_LED0_LINK_1000;
  765. if (ledvalue & LED1_LINK_1000)
  766. ledlink |= GMII_LED1_LINK_1000;
  767. if (ledvalue & LED2_LINK_1000)
  768. ledlink |= GMII_LED2_LINK_1000;
  769. tmp = ledact;
  770. ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  771. GMII_LED_ACT, 2, &tmp);
  772. tmp = ledlink;
  773. ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  774. GMII_LED_LINK, 2, &tmp);
  775. tmp = GMII_PHY_PGSEL_PAGE0;
  776. ax88179_write_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  777. GMII_PHY_PAGE_SELECT, 2, &tmp);
  778. /* LED full duplex setting */
  779. ledfd = 0;
  780. if (ledvalue & LED0_FD)
  781. ledfd |= 0x01;
  782. else if ((ledvalue & LED0_USB3_MASK) == 0)
  783. ledfd |= 0x02;
  784. if (ledvalue & LED1_FD)
  785. ledfd |= 0x04;
  786. else if ((ledvalue & LED1_USB3_MASK) == 0)
  787. ledfd |= 0x08;
  788. if (ledvalue & LED2_FD)
  789. ledfd |= 0x10;
  790. else if ((ledvalue & LED2_USB3_MASK) == 0)
  791. ledfd |= 0x20;
  792. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_LEDCTRL, 1, 1, &ledfd);
  793. return 0;
  794. }
  795. static int ax88179_bind(struct usbnet *dev, struct usb_interface *intf)
  796. {
  797. u8 buf[5];
  798. u16 *tmp16;
  799. u8 *tmp;
  800. struct ax88179_data *ax179_data = (struct ax88179_data *)dev->data;
  801. usbnet_get_endpoints(dev, intf);
  802. tmp16 = (u16 *)buf;
  803. tmp = (u8 *)buf;
  804. memset(ax179_data, 0, sizeof(*ax179_data));
  805. /* Power up ethernet PHY */
  806. *tmp16 = 0;
  807. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
  808. *tmp16 = AX_PHYPWR_RSTCTL_IPRL;
  809. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
  810. msleep(200);
  811. *tmp = AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
  812. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, tmp);
  813. msleep(100);
  814. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN,
  815. ETH_ALEN, dev->net->dev_addr);
  816. memcpy(dev->net->perm_addr, dev->net->dev_addr, ETH_ALEN);
  817. /* RX bulk configuration */
  818. memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
  819. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
  820. dev->rx_urb_size = 1024 * 20;
  821. *tmp = 0x34;
  822. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_LOW, 1, 1, tmp);
  823. *tmp = 0x52;
  824. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_HIGH,
  825. 1, 1, tmp);
  826. dev->net->netdev_ops = &ax88179_netdev_ops;
  827. dev->net->ethtool_ops = &ax88179_ethtool_ops;
  828. dev->net->needed_headroom = 8;
  829. /* Initialize MII structure */
  830. dev->mii.dev = dev->net;
  831. dev->mii.mdio_read = ax88179_mdio_read;
  832. dev->mii.mdio_write = ax88179_mdio_write;
  833. dev->mii.phy_id_mask = 0xff;
  834. dev->mii.reg_num_mask = 0xff;
  835. dev->mii.phy_id = 0x03;
  836. dev->mii.supports_gmii = 1;
  837. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  838. NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO;
  839. dev->net->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  840. NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO;
  841. /* Enable checksum offload */
  842. *tmp = AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
  843. AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
  844. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, tmp);
  845. *tmp = AX_TXCOE_IP | AX_TXCOE_TCP | AX_TXCOE_UDP |
  846. AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
  847. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, tmp);
  848. /* Configure RX control register => start operation */
  849. *tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
  850. AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
  851. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, tmp16);
  852. *tmp = AX_MONITOR_MODE_PMETYPE | AX_MONITOR_MODE_PMEPOL |
  853. AX_MONITOR_MODE_RWMP;
  854. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD, 1, 1, tmp);
  855. /* Configure default medium type => giga */
  856. *tmp16 = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
  857. AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE |
  858. AX_MEDIUM_FULL_DUPLEX | AX_MEDIUM_GIGAMODE;
  859. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  860. 2, 2, tmp16);
  861. ax88179_led_setting(dev);
  862. /* Restart autoneg */
  863. mii_nway_restart(&dev->mii);
  864. netif_carrier_off(dev->net);
  865. return 0;
  866. }
  867. static void ax88179_unbind(struct usbnet *dev, struct usb_interface *intf)
  868. {
  869. u16 tmp16;
  870. /* Configure RX control register => stop operation */
  871. tmp16 = AX_RX_CTL_STOP;
  872. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &tmp16);
  873. tmp16 = 0;
  874. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, &tmp16);
  875. /* Power down ethernet PHY */
  876. tmp16 = 0;
  877. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, &tmp16);
  878. }
  879. static void
  880. ax88179_rx_checksum(struct sk_buff *skb, u32 *pkt_hdr)
  881. {
  882. skb->ip_summed = CHECKSUM_NONE;
  883. /* checksum error bit is set */
  884. if ((*pkt_hdr & AX_RXHDR_L3CSUM_ERR) ||
  885. (*pkt_hdr & AX_RXHDR_L4CSUM_ERR))
  886. return;
  887. /* It must be a TCP or UDP packet with a valid checksum */
  888. if (((*pkt_hdr & AX_RXHDR_L4_TYPE_MASK) == AX_RXHDR_L4_TYPE_TCP) ||
  889. ((*pkt_hdr & AX_RXHDR_L4_TYPE_MASK) == AX_RXHDR_L4_TYPE_UDP))
  890. skb->ip_summed = CHECKSUM_UNNECESSARY;
  891. }
  892. static int ax88179_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  893. {
  894. struct sk_buff *ax_skb;
  895. int pkt_cnt;
  896. u32 rx_hdr;
  897. u16 hdr_off;
  898. u32 *pkt_hdr;
  899. skb_trim(skb, skb->len - 4);
  900. memcpy(&rx_hdr, skb_tail_pointer(skb), 4);
  901. le32_to_cpus(&rx_hdr);
  902. pkt_cnt = (u16)rx_hdr;
  903. hdr_off = (u16)(rx_hdr >> 16);
  904. pkt_hdr = (u32 *)(skb->data + hdr_off);
  905. while (pkt_cnt--) {
  906. u16 pkt_len;
  907. le32_to_cpus(pkt_hdr);
  908. pkt_len = (*pkt_hdr >> 16) & 0x1fff;
  909. /* Check CRC or runt packet */
  910. if ((*pkt_hdr & AX_RXHDR_CRC_ERR) ||
  911. (*pkt_hdr & AX_RXHDR_DROP_ERR)) {
  912. skb_pull(skb, (pkt_len + 7) & 0xFFF8);
  913. pkt_hdr++;
  914. continue;
  915. }
  916. if (pkt_cnt == 0) {
  917. /* Skip IP alignment psudo header */
  918. skb_pull(skb, 2);
  919. skb->len = pkt_len;
  920. skb_set_tail_pointer(skb, pkt_len);
  921. skb->truesize = pkt_len + sizeof(struct sk_buff);
  922. ax88179_rx_checksum(skb, pkt_hdr);
  923. return 1;
  924. }
  925. ax_skb = skb_clone(skb, GFP_ATOMIC);
  926. if (ax_skb) {
  927. ax_skb->len = pkt_len;
  928. ax_skb->data = skb->data + 2;
  929. skb_set_tail_pointer(ax_skb, pkt_len);
  930. ax_skb->truesize = pkt_len + sizeof(struct sk_buff);
  931. ax88179_rx_checksum(ax_skb, pkt_hdr);
  932. usbnet_skb_return(dev, ax_skb);
  933. } else {
  934. return 0;
  935. }
  936. skb_pull(skb, (pkt_len + 7) & 0xFFF8);
  937. pkt_hdr++;
  938. }
  939. return 1;
  940. }
  941. static struct sk_buff *
  942. ax88179_tx_fixup(struct usbnet *dev, struct sk_buff *skb, gfp_t flags)
  943. {
  944. u32 tx_hdr1, tx_hdr2;
  945. int frame_size = dev->maxpacket;
  946. int mss = skb_shinfo(skb)->gso_size;
  947. int headroom;
  948. int tailroom;
  949. tx_hdr1 = skb->len;
  950. tx_hdr2 = mss;
  951. if (((skb->len + 8) % frame_size) == 0)
  952. tx_hdr2 |= 0x80008000; /* Enable padding */
  953. skb_linearize(skb);
  954. headroom = skb_headroom(skb);
  955. tailroom = skb_tailroom(skb);
  956. if (!skb_header_cloned(skb) &&
  957. !skb_cloned(skb) &&
  958. (headroom + tailroom) >= 8) {
  959. if (headroom < 8) {
  960. skb->data = memmove(skb->head + 8, skb->data, skb->len);
  961. skb_set_tail_pointer(skb, skb->len);
  962. }
  963. } else {
  964. struct sk_buff *skb2;
  965. skb2 = skb_copy_expand(skb, 8, 0, flags);
  966. dev_kfree_skb_any(skb);
  967. skb = skb2;
  968. if (!skb)
  969. return NULL;
  970. }
  971. skb_push(skb, 4);
  972. cpu_to_le32s(&tx_hdr2);
  973. skb_copy_to_linear_data(skb, &tx_hdr2, 4);
  974. skb_push(skb, 4);
  975. cpu_to_le32s(&tx_hdr1);
  976. skb_copy_to_linear_data(skb, &tx_hdr1, 4);
  977. return skb;
  978. }
  979. static int ax88179_link_reset(struct usbnet *dev)
  980. {
  981. struct ax88179_data *ax179_data = (struct ax88179_data *)dev->data;
  982. u8 tmp[5], link_sts;
  983. u16 mode, tmp16, delay = HZ / 10;
  984. u32 tmp32 = 0x40000000;
  985. unsigned long jtimeout;
  986. jtimeout = jiffies + delay;
  987. while (tmp32 & 0x40000000) {
  988. mode = 0;
  989. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, &mode);
  990. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2,
  991. &ax179_data->rxctl);
  992. /*link up, check the usb device control TX FIFO full or empty*/
  993. ax88179_read_cmd(dev, 0x81, 0x8c, 0, 4, &tmp32);
  994. if (time_after(jiffies, jtimeout))
  995. return 0;
  996. }
  997. mode = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
  998. AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE;
  999. ax88179_read_cmd(dev, AX_ACCESS_MAC, PHYSICAL_LINK_STATUS,
  1000. 1, 1, &link_sts);
  1001. ax88179_read_cmd(dev, AX_ACCESS_PHY, AX88179_PHY_ID,
  1002. GMII_PHY_PHYSR, 2, &tmp16);
  1003. if (!(tmp16 & GMII_PHY_PHYSR_LINK)) {
  1004. return 0;
  1005. } else if (GMII_PHY_PHYSR_GIGA == (tmp16 & GMII_PHY_PHYSR_SMASK)) {
  1006. mode |= AX_MEDIUM_GIGAMODE | AX_MEDIUM_EN_125MHZ;
  1007. if (dev->net->mtu > 1500)
  1008. mode |= AX_MEDIUM_JUMBO_EN;
  1009. if (link_sts & AX_USB_SS)
  1010. memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
  1011. else if (link_sts & AX_USB_HS)
  1012. memcpy(tmp, &AX88179_BULKIN_SIZE[1], 5);
  1013. else
  1014. memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
  1015. } else if (GMII_PHY_PHYSR_100 == (tmp16 & GMII_PHY_PHYSR_SMASK)) {
  1016. mode |= AX_MEDIUM_PS;
  1017. if (link_sts & (AX_USB_SS | AX_USB_HS))
  1018. memcpy(tmp, &AX88179_BULKIN_SIZE[2], 5);
  1019. else
  1020. memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
  1021. } else {
  1022. memcpy(tmp, &AX88179_BULKIN_SIZE[3], 5);
  1023. }
  1024. /* RX bulk configuration */
  1025. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
  1026. dev->rx_urb_size = (1024 * (tmp[3] + 2));
  1027. if (tmp16 & GMII_PHY_PHYSR_FULL)
  1028. mode |= AX_MEDIUM_FULL_DUPLEX;
  1029. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  1030. 2, 2, &mode);
  1031. netif_carrier_on(dev->net);
  1032. return 0;
  1033. }
  1034. static int ax88179_reset(struct usbnet *dev)
  1035. {
  1036. u8 buf[5];
  1037. u16 *tmp16;
  1038. u8 *tmp;
  1039. tmp16 = (u16 *)buf;
  1040. tmp = (u8 *)buf;
  1041. /* Power up ethernet PHY */
  1042. *tmp16 = 0;
  1043. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
  1044. *tmp16 = AX_PHYPWR_RSTCTL_IPRL;
  1045. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PHYPWR_RSTCTL, 2, 2, tmp16);
  1046. msleep(200);
  1047. *tmp = AX_CLK_SELECT_ACS | AX_CLK_SELECT_BCS;
  1048. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_CLK_SELECT, 1, 1, tmp);
  1049. msleep(100);
  1050. /* Ethernet PHY Auto Detach*/
  1051. ax88179_auto_detach(dev, 0);
  1052. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_NODE_ID, ETH_ALEN, ETH_ALEN,
  1053. dev->net->dev_addr);
  1054. memcpy(dev->net->perm_addr, dev->net->dev_addr, ETH_ALEN);
  1055. /* RX bulk configuration */
  1056. memcpy(tmp, &AX88179_BULKIN_SIZE[0], 5);
  1057. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_BULKIN_QCTRL, 5, 5, tmp);
  1058. dev->rx_urb_size = 1024 * 20;
  1059. *tmp = 0x34;
  1060. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_LOW, 1, 1, tmp);
  1061. *tmp = 0x52;
  1062. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_PAUSE_WATERLVL_HIGH,
  1063. 1, 1, tmp);
  1064. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1065. NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO;
  1066. dev->net->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1067. NETIF_F_RXCSUM | NETIF_F_SG | NETIF_F_TSO;
  1068. /* Enable checksum offload */
  1069. *tmp = AX_RXCOE_IP | AX_RXCOE_TCP | AX_RXCOE_UDP |
  1070. AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6;
  1071. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RXCOE_CTL, 1, 1, tmp);
  1072. *tmp = AX_TXCOE_IP | AX_TXCOE_TCP | AX_TXCOE_UDP |
  1073. AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6;
  1074. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_TXCOE_CTL, 1, 1, tmp);
  1075. /* Configure RX control register => start operation */
  1076. *tmp16 = AX_RX_CTL_DROPCRCERR | AX_RX_CTL_IPE | AX_RX_CTL_START |
  1077. AX_RX_CTL_AP | AX_RX_CTL_AMALL | AX_RX_CTL_AB;
  1078. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_RX_CTL, 2, 2, tmp16);
  1079. *tmp = AX_MONITOR_MODE_PMETYPE | AX_MONITOR_MODE_PMEPOL |
  1080. AX_MONITOR_MODE_RWMP;
  1081. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MONITOR_MOD, 1, 1, tmp);
  1082. /* Configure default medium type => giga */
  1083. *tmp16 = AX_MEDIUM_RECEIVE_EN | AX_MEDIUM_TXFLOW_CTRLEN |
  1084. AX_MEDIUM_RXFLOW_CTRLEN | AX_MEDIUM_ALWAYS_ONE |
  1085. AX_MEDIUM_FULL_DUPLEX | AX_MEDIUM_GIGAMODE;
  1086. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  1087. 2, 2, tmp16);
  1088. ax88179_led_setting(dev);
  1089. /* Restart autoneg */
  1090. mii_nway_restart(&dev->mii);
  1091. netif_carrier_off(dev->net);
  1092. return 0;
  1093. }
  1094. static int ax88179_stop(struct usbnet *dev)
  1095. {
  1096. u16 tmp16;
  1097. ax88179_read_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  1098. 2, 2, &tmp16);
  1099. tmp16 &= ~AX_MEDIUM_RECEIVE_EN;
  1100. ax88179_write_cmd(dev, AX_ACCESS_MAC, AX_MEDIUM_STATUS_MODE,
  1101. 2, 2, &tmp16);
  1102. return 0;
  1103. }
  1104. static const struct driver_info ax88179_info = {
  1105. .description = "ASIX AX88179 USB 3.0 Gigibit Ethernet",
  1106. .bind = ax88179_bind,
  1107. .unbind = ax88179_unbind,
  1108. .status = ax88179_status,
  1109. .link_reset = ax88179_link_reset,
  1110. .reset = ax88179_reset,
  1111. .stop = ax88179_stop,
  1112. .flags = FLAG_ETHER | FLAG_FRAMING_AX,
  1113. .rx_fixup = ax88179_rx_fixup,
  1114. .tx_fixup = ax88179_tx_fixup,
  1115. };
  1116. static const struct driver_info ax88178a_info = {
  1117. .description = "ASIX AX88178A USB 2.0 Gigibit Ethernet",
  1118. .bind = ax88179_bind,
  1119. .unbind = ax88179_unbind,
  1120. .status = ax88179_status,
  1121. .link_reset = ax88179_link_reset,
  1122. .reset = ax88179_reset,
  1123. .stop = ax88179_stop,
  1124. .flags = FLAG_ETHER | FLAG_FRAMING_AX,
  1125. .rx_fixup = ax88179_rx_fixup,
  1126. .tx_fixup = ax88179_tx_fixup,
  1127. };
  1128. static const struct driver_info sitecom_info = {
  1129. .description = "Sitecom USB 3.0 to Gigabit Adapter",
  1130. .bind = ax88179_bind,
  1131. .unbind = ax88179_unbind,
  1132. .status = ax88179_status,
  1133. .link_reset = ax88179_link_reset,
  1134. .reset = ax88179_reset,
  1135. .stop = ax88179_stop,
  1136. .flags = FLAG_ETHER | FLAG_FRAMING_AX,
  1137. .rx_fixup = ax88179_rx_fixup,
  1138. .tx_fixup = ax88179_tx_fixup,
  1139. };
  1140. static const struct usb_device_id products[] = {
  1141. {
  1142. /* ASIX AX88179 10/100/1000 */
  1143. USB_DEVICE(0x0b95, 0x1790),
  1144. .driver_info = (unsigned long)&ax88179_info,
  1145. }, {
  1146. /* ASIX AX88178A 10/100/1000 */
  1147. USB_DEVICE(0x0b95, 0x178a),
  1148. .driver_info = (unsigned long)&ax88178a_info,
  1149. }, {
  1150. /* Sitecom USB 3.0 to Gigabit Adapter */
  1151. USB_DEVICE(0x0df6, 0x0072),
  1152. .driver_info = (unsigned long) &sitecom_info,
  1153. },
  1154. { },
  1155. };
  1156. MODULE_DEVICE_TABLE(usb, products);
  1157. static struct usb_driver ax88179_178a_driver = {
  1158. .name = "ax88179_178a",
  1159. .id_table = products,
  1160. .probe = usbnet_probe,
  1161. .suspend = ax88179_suspend,
  1162. .resume = ax88179_resume,
  1163. .disconnect = usbnet_disconnect,
  1164. .supports_autosuspend = 1,
  1165. .disable_hub_initiated_lpm = 1,
  1166. };
  1167. module_usb_driver(ax88179_178a_driver);
  1168. MODULE_DESCRIPTION("ASIX AX88179/178A based USB 3.0/2.0 Gigabit Ethernet Devices");
  1169. MODULE_LICENSE("GPL");