ll_temac_main.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. /*
  2. * Driver for Xilinx TEMAC Ethernet device
  3. *
  4. * Copyright (c) 2008 Nissin Systems Co., Ltd., Yoshio Kashiwagi
  5. * Copyright (c) 2005-2008 DLA Systems, David H. Lynch Jr. <dhlii@dlasys.net>
  6. * Copyright (c) 2008-2009 Secret Lab Technologies Ltd.
  7. *
  8. * This is a driver for the Xilinx ll_temac ipcore which is often used
  9. * in the Virtex and Spartan series of chips.
  10. *
  11. * Notes:
  12. * - The ll_temac hardware uses indirect access for many of the TEMAC
  13. * registers, include the MDIO bus. However, indirect access to MDIO
  14. * registers take considerably more clock cycles than to TEMAC registers.
  15. * MDIO accesses are long, so threads doing them should probably sleep
  16. * rather than busywait. However, since only one indirect access can be
  17. * in progress at any given time, that means that *all* indirect accesses
  18. * could end up sleeping (to wait for an MDIO access to complete).
  19. * Fortunately none of the indirect accesses are on the 'hot' path for tx
  20. * or rx, so this should be okay.
  21. *
  22. * TODO:
  23. * - Factor out locallink DMA code into separate driver
  24. * - Fix multicast assignment.
  25. * - Fix support for hardware checksumming.
  26. * - Testing. Lots and lots of testing.
  27. *
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/init.h>
  32. #include <linux/mii.h>
  33. #include <linux/module.h>
  34. #include <linux/mutex.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/of.h>
  37. #include <linux/of_device.h>
  38. #include <linux/of_mdio.h>
  39. #include <linux/of_platform.h>
  40. #include <linux/of_address.h>
  41. #include <linux/skbuff.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/tcp.h> /* needed for sizeof(tcphdr) */
  44. #include <linux/udp.h> /* needed for sizeof(udphdr) */
  45. #include <linux/phy.h>
  46. #include <linux/in.h>
  47. #include <linux/io.h>
  48. #include <linux/ip.h>
  49. #include <linux/slab.h>
  50. #include <linux/interrupt.h>
  51. #include <linux/dma-mapping.h>
  52. #include "ll_temac.h"
  53. #define TX_BD_NUM 64
  54. #define RX_BD_NUM 128
  55. /* ---------------------------------------------------------------------
  56. * Low level register access functions
  57. */
  58. u32 temac_ior(struct temac_local *lp, int offset)
  59. {
  60. return in_be32((u32 *)(lp->regs + offset));
  61. }
  62. void temac_iow(struct temac_local *lp, int offset, u32 value)
  63. {
  64. out_be32((u32 *) (lp->regs + offset), value);
  65. }
  66. int temac_indirect_busywait(struct temac_local *lp)
  67. {
  68. long end = jiffies + 2;
  69. while (!(temac_ior(lp, XTE_RDY0_OFFSET) & XTE_RDY0_HARD_ACS_RDY_MASK)) {
  70. if (end - jiffies <= 0) {
  71. WARN_ON(1);
  72. return -ETIMEDOUT;
  73. }
  74. msleep(1);
  75. }
  76. return 0;
  77. }
  78. /**
  79. * temac_indirect_in32
  80. *
  81. * lp->indirect_mutex must be held when calling this function
  82. */
  83. u32 temac_indirect_in32(struct temac_local *lp, int reg)
  84. {
  85. u32 val;
  86. if (temac_indirect_busywait(lp))
  87. return -ETIMEDOUT;
  88. temac_iow(lp, XTE_CTL0_OFFSET, reg);
  89. if (temac_indirect_busywait(lp))
  90. return -ETIMEDOUT;
  91. val = temac_ior(lp, XTE_LSW0_OFFSET);
  92. return val;
  93. }
  94. /**
  95. * temac_indirect_out32
  96. *
  97. * lp->indirect_mutex must be held when calling this function
  98. */
  99. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value)
  100. {
  101. if (temac_indirect_busywait(lp))
  102. return;
  103. temac_iow(lp, XTE_LSW0_OFFSET, value);
  104. temac_iow(lp, XTE_CTL0_OFFSET, CNTLREG_WRITE_ENABLE_MASK | reg);
  105. temac_indirect_busywait(lp);
  106. }
  107. /**
  108. * temac_dma_in32 - Memory mapped DMA read, this function expects a
  109. * register input that is based on DCR word addresses which
  110. * are then converted to memory mapped byte addresses
  111. */
  112. static u32 temac_dma_in32(struct temac_local *lp, int reg)
  113. {
  114. return in_be32((u32 *)(lp->sdma_regs + (reg << 2)));
  115. }
  116. /**
  117. * temac_dma_out32 - Memory mapped DMA read, this function expects a
  118. * register input that is based on DCR word addresses which
  119. * are then converted to memory mapped byte addresses
  120. */
  121. static void temac_dma_out32(struct temac_local *lp, int reg, u32 value)
  122. {
  123. out_be32((u32 *)(lp->sdma_regs + (reg << 2)), value);
  124. }
  125. /* DMA register access functions can be DCR based or memory mapped.
  126. * The PowerPC 440 is DCR based, the PowerPC 405 and MicroBlaze are both
  127. * memory mapped.
  128. */
  129. #ifdef CONFIG_PPC_DCR
  130. /**
  131. * temac_dma_dcr_in32 - DCR based DMA read
  132. */
  133. static u32 temac_dma_dcr_in(struct temac_local *lp, int reg)
  134. {
  135. return dcr_read(lp->sdma_dcrs, reg);
  136. }
  137. /**
  138. * temac_dma_dcr_out32 - DCR based DMA write
  139. */
  140. static void temac_dma_dcr_out(struct temac_local *lp, int reg, u32 value)
  141. {
  142. dcr_write(lp->sdma_dcrs, reg, value);
  143. }
  144. /**
  145. * temac_dcr_setup - If the DMA is DCR based, then setup the address and
  146. * I/O functions
  147. */
  148. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  149. struct device_node *np)
  150. {
  151. unsigned int dcrs;
  152. /* setup the dcr address mapping if it's in the device tree */
  153. dcrs = dcr_resource_start(np, 0);
  154. if (dcrs != 0) {
  155. lp->sdma_dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
  156. lp->dma_in = temac_dma_dcr_in;
  157. lp->dma_out = temac_dma_dcr_out;
  158. dev_dbg(&op->dev, "DCR base: %x\n", dcrs);
  159. return 0;
  160. }
  161. /* no DCR in the device tree, indicate a failure */
  162. return -1;
  163. }
  164. #else
  165. /*
  166. * temac_dcr_setup - This is a stub for when DCR is not supported,
  167. * such as with MicroBlaze
  168. */
  169. static int temac_dcr_setup(struct temac_local *lp, struct platform_device *op,
  170. struct device_node *np)
  171. {
  172. return -1;
  173. }
  174. #endif
  175. /**
  176. * temac_dma_bd_release - Release buffer descriptor rings
  177. */
  178. static void temac_dma_bd_release(struct net_device *ndev)
  179. {
  180. struct temac_local *lp = netdev_priv(ndev);
  181. int i;
  182. /* Reset Local Link (DMA) */
  183. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  184. for (i = 0; i < RX_BD_NUM; i++) {
  185. if (!lp->rx_skb[i])
  186. break;
  187. else {
  188. dma_unmap_single(ndev->dev.parent, lp->rx_bd_v[i].phys,
  189. XTE_MAX_JUMBO_FRAME_SIZE, DMA_FROM_DEVICE);
  190. dev_kfree_skb(lp->rx_skb[i]);
  191. }
  192. }
  193. if (lp->rx_bd_v)
  194. dma_free_coherent(ndev->dev.parent,
  195. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  196. lp->rx_bd_v, lp->rx_bd_p);
  197. if (lp->tx_bd_v)
  198. dma_free_coherent(ndev->dev.parent,
  199. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  200. lp->tx_bd_v, lp->tx_bd_p);
  201. if (lp->rx_skb)
  202. kfree(lp->rx_skb);
  203. }
  204. /**
  205. * temac_dma_bd_init - Setup buffer descriptor rings
  206. */
  207. static int temac_dma_bd_init(struct net_device *ndev)
  208. {
  209. struct temac_local *lp = netdev_priv(ndev);
  210. struct sk_buff *skb;
  211. int i;
  212. lp->rx_skb = kcalloc(RX_BD_NUM, sizeof(*lp->rx_skb), GFP_KERNEL);
  213. if (!lp->rx_skb)
  214. goto out;
  215. /* allocate the tx and rx ring buffer descriptors. */
  216. /* returns a virtual address and a physical address. */
  217. lp->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  218. sizeof(*lp->tx_bd_v) * TX_BD_NUM,
  219. &lp->tx_bd_p, GFP_KERNEL);
  220. if (!lp->tx_bd_v) {
  221. dev_err(&ndev->dev,
  222. "unable to allocate DMA TX buffer descriptors");
  223. goto out;
  224. }
  225. lp->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  226. sizeof(*lp->rx_bd_v) * RX_BD_NUM,
  227. &lp->rx_bd_p, GFP_KERNEL);
  228. if (!lp->rx_bd_v) {
  229. dev_err(&ndev->dev,
  230. "unable to allocate DMA RX buffer descriptors");
  231. goto out;
  232. }
  233. memset(lp->tx_bd_v, 0, sizeof(*lp->tx_bd_v) * TX_BD_NUM);
  234. for (i = 0; i < TX_BD_NUM; i++) {
  235. lp->tx_bd_v[i].next = lp->tx_bd_p +
  236. sizeof(*lp->tx_bd_v) * ((i + 1) % TX_BD_NUM);
  237. }
  238. memset(lp->rx_bd_v, 0, sizeof(*lp->rx_bd_v) * RX_BD_NUM);
  239. for (i = 0; i < RX_BD_NUM; i++) {
  240. lp->rx_bd_v[i].next = lp->rx_bd_p +
  241. sizeof(*lp->rx_bd_v) * ((i + 1) % RX_BD_NUM);
  242. skb = netdev_alloc_skb_ip_align(ndev,
  243. XTE_MAX_JUMBO_FRAME_SIZE);
  244. if (skb == 0) {
  245. dev_err(&ndev->dev, "alloc_skb error %d\n", i);
  246. goto out;
  247. }
  248. lp->rx_skb[i] = skb;
  249. /* returns physical address of skb->data */
  250. lp->rx_bd_v[i].phys = dma_map_single(ndev->dev.parent,
  251. skb->data,
  252. XTE_MAX_JUMBO_FRAME_SIZE,
  253. DMA_FROM_DEVICE);
  254. lp->rx_bd_v[i].len = XTE_MAX_JUMBO_FRAME_SIZE;
  255. lp->rx_bd_v[i].app0 = STS_CTRL_APP0_IRQONEND;
  256. }
  257. lp->dma_out(lp, TX_CHNL_CTRL, 0x10220400 |
  258. CHNL_CTRL_IRQ_EN |
  259. CHNL_CTRL_IRQ_DLY_EN |
  260. CHNL_CTRL_IRQ_COAL_EN);
  261. /* 0x10220483 */
  262. /* 0x00100483 */
  263. lp->dma_out(lp, RX_CHNL_CTRL, 0xff070000 |
  264. CHNL_CTRL_IRQ_EN |
  265. CHNL_CTRL_IRQ_DLY_EN |
  266. CHNL_CTRL_IRQ_COAL_EN |
  267. CHNL_CTRL_IRQ_IOE);
  268. /* 0xff010283 */
  269. lp->dma_out(lp, RX_CURDESC_PTR, lp->rx_bd_p);
  270. lp->dma_out(lp, RX_TAILDESC_PTR,
  271. lp->rx_bd_p + (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  272. lp->dma_out(lp, TX_CURDESC_PTR, lp->tx_bd_p);
  273. return 0;
  274. out:
  275. temac_dma_bd_release(ndev);
  276. return -ENOMEM;
  277. }
  278. /* ---------------------------------------------------------------------
  279. * net_device_ops
  280. */
  281. static void temac_do_set_mac_address(struct net_device *ndev)
  282. {
  283. struct temac_local *lp = netdev_priv(ndev);
  284. /* set up unicast MAC address filter set its mac address */
  285. mutex_lock(&lp->indirect_mutex);
  286. temac_indirect_out32(lp, XTE_UAW0_OFFSET,
  287. (ndev->dev_addr[0]) |
  288. (ndev->dev_addr[1] << 8) |
  289. (ndev->dev_addr[2] << 16) |
  290. (ndev->dev_addr[3] << 24));
  291. /* There are reserved bits in EUAW1
  292. * so don't affect them Set MAC bits [47:32] in EUAW1 */
  293. temac_indirect_out32(lp, XTE_UAW1_OFFSET,
  294. (ndev->dev_addr[4] & 0x000000ff) |
  295. (ndev->dev_addr[5] << 8));
  296. mutex_unlock(&lp->indirect_mutex);
  297. }
  298. static int temac_init_mac_address(struct net_device *ndev, void *address)
  299. {
  300. memcpy(ndev->dev_addr, address, ETH_ALEN);
  301. if (!is_valid_ether_addr(ndev->dev_addr))
  302. eth_hw_addr_random(ndev);
  303. temac_do_set_mac_address(ndev);
  304. return 0;
  305. }
  306. static int temac_set_mac_address(struct net_device *ndev, void *p)
  307. {
  308. struct sockaddr *addr = p;
  309. if (!is_valid_ether_addr(addr->sa_data))
  310. return -EADDRNOTAVAIL;
  311. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  312. temac_do_set_mac_address(ndev);
  313. return 0;
  314. }
  315. static void temac_set_multicast_list(struct net_device *ndev)
  316. {
  317. struct temac_local *lp = netdev_priv(ndev);
  318. u32 multi_addr_msw, multi_addr_lsw, val;
  319. int i;
  320. mutex_lock(&lp->indirect_mutex);
  321. if (ndev->flags & (IFF_ALLMULTI | IFF_PROMISC) ||
  322. netdev_mc_count(ndev) > MULTICAST_CAM_TABLE_NUM) {
  323. /*
  324. * We must make the kernel realise we had to move
  325. * into promisc mode or we start all out war on
  326. * the cable. If it was a promisc request the
  327. * flag is already set. If not we assert it.
  328. */
  329. ndev->flags |= IFF_PROMISC;
  330. temac_indirect_out32(lp, XTE_AFM_OFFSET, XTE_AFM_EPPRM_MASK);
  331. dev_info(&ndev->dev, "Promiscuous mode enabled.\n");
  332. } else if (!netdev_mc_empty(ndev)) {
  333. struct netdev_hw_addr *ha;
  334. i = 0;
  335. netdev_for_each_mc_addr(ha, ndev) {
  336. if (i >= MULTICAST_CAM_TABLE_NUM)
  337. break;
  338. multi_addr_msw = ((ha->addr[3] << 24) |
  339. (ha->addr[2] << 16) |
  340. (ha->addr[1] << 8) |
  341. (ha->addr[0]));
  342. temac_indirect_out32(lp, XTE_MAW0_OFFSET,
  343. multi_addr_msw);
  344. multi_addr_lsw = ((ha->addr[5] << 8) |
  345. (ha->addr[4]) | (i << 16));
  346. temac_indirect_out32(lp, XTE_MAW1_OFFSET,
  347. multi_addr_lsw);
  348. i++;
  349. }
  350. } else {
  351. val = temac_indirect_in32(lp, XTE_AFM_OFFSET);
  352. temac_indirect_out32(lp, XTE_AFM_OFFSET,
  353. val & ~XTE_AFM_EPPRM_MASK);
  354. temac_indirect_out32(lp, XTE_MAW0_OFFSET, 0);
  355. temac_indirect_out32(lp, XTE_MAW1_OFFSET, 0);
  356. dev_info(&ndev->dev, "Promiscuous mode disabled.\n");
  357. }
  358. mutex_unlock(&lp->indirect_mutex);
  359. }
  360. struct temac_option {
  361. int flg;
  362. u32 opt;
  363. u32 reg;
  364. u32 m_or;
  365. u32 m_and;
  366. } temac_options[] = {
  367. /* Turn on jumbo packet support for both Rx and Tx */
  368. {
  369. .opt = XTE_OPTION_JUMBO,
  370. .reg = XTE_TXC_OFFSET,
  371. .m_or = XTE_TXC_TXJMBO_MASK,
  372. },
  373. {
  374. .opt = XTE_OPTION_JUMBO,
  375. .reg = XTE_RXC1_OFFSET,
  376. .m_or =XTE_RXC1_RXJMBO_MASK,
  377. },
  378. /* Turn on VLAN packet support for both Rx and Tx */
  379. {
  380. .opt = XTE_OPTION_VLAN,
  381. .reg = XTE_TXC_OFFSET,
  382. .m_or =XTE_TXC_TXVLAN_MASK,
  383. },
  384. {
  385. .opt = XTE_OPTION_VLAN,
  386. .reg = XTE_RXC1_OFFSET,
  387. .m_or =XTE_RXC1_RXVLAN_MASK,
  388. },
  389. /* Turn on FCS stripping on receive packets */
  390. {
  391. .opt = XTE_OPTION_FCS_STRIP,
  392. .reg = XTE_RXC1_OFFSET,
  393. .m_or =XTE_RXC1_RXFCS_MASK,
  394. },
  395. /* Turn on FCS insertion on transmit packets */
  396. {
  397. .opt = XTE_OPTION_FCS_INSERT,
  398. .reg = XTE_TXC_OFFSET,
  399. .m_or =XTE_TXC_TXFCS_MASK,
  400. },
  401. /* Turn on length/type field checking on receive packets */
  402. {
  403. .opt = XTE_OPTION_LENTYPE_ERR,
  404. .reg = XTE_RXC1_OFFSET,
  405. .m_or =XTE_RXC1_RXLT_MASK,
  406. },
  407. /* Turn on flow control */
  408. {
  409. .opt = XTE_OPTION_FLOW_CONTROL,
  410. .reg = XTE_FCC_OFFSET,
  411. .m_or =XTE_FCC_RXFLO_MASK,
  412. },
  413. /* Turn on flow control */
  414. {
  415. .opt = XTE_OPTION_FLOW_CONTROL,
  416. .reg = XTE_FCC_OFFSET,
  417. .m_or =XTE_FCC_TXFLO_MASK,
  418. },
  419. /* Turn on promiscuous frame filtering (all frames are received ) */
  420. {
  421. .opt = XTE_OPTION_PROMISC,
  422. .reg = XTE_AFM_OFFSET,
  423. .m_or =XTE_AFM_EPPRM_MASK,
  424. },
  425. /* Enable transmitter if not already enabled */
  426. {
  427. .opt = XTE_OPTION_TXEN,
  428. .reg = XTE_TXC_OFFSET,
  429. .m_or =XTE_TXC_TXEN_MASK,
  430. },
  431. /* Enable receiver? */
  432. {
  433. .opt = XTE_OPTION_RXEN,
  434. .reg = XTE_RXC1_OFFSET,
  435. .m_or =XTE_RXC1_RXEN_MASK,
  436. },
  437. {}
  438. };
  439. /**
  440. * temac_setoptions
  441. */
  442. static u32 temac_setoptions(struct net_device *ndev, u32 options)
  443. {
  444. struct temac_local *lp = netdev_priv(ndev);
  445. struct temac_option *tp = &temac_options[0];
  446. int reg;
  447. mutex_lock(&lp->indirect_mutex);
  448. while (tp->opt) {
  449. reg = temac_indirect_in32(lp, tp->reg) & ~tp->m_or;
  450. if (options & tp->opt)
  451. reg |= tp->m_or;
  452. temac_indirect_out32(lp, tp->reg, reg);
  453. tp++;
  454. }
  455. lp->options |= options;
  456. mutex_unlock(&lp->indirect_mutex);
  457. return 0;
  458. }
  459. /* Initialize temac */
  460. static void temac_device_reset(struct net_device *ndev)
  461. {
  462. struct temac_local *lp = netdev_priv(ndev);
  463. u32 timeout;
  464. u32 val;
  465. /* Perform a software reset */
  466. /* 0x300 host enable bit ? */
  467. /* reset PHY through control register ?:1 */
  468. dev_dbg(&ndev->dev, "%s()\n", __func__);
  469. mutex_lock(&lp->indirect_mutex);
  470. /* Reset the receiver and wait for it to finish reset */
  471. temac_indirect_out32(lp, XTE_RXC1_OFFSET, XTE_RXC1_RXRST_MASK);
  472. timeout = 1000;
  473. while (temac_indirect_in32(lp, XTE_RXC1_OFFSET) & XTE_RXC1_RXRST_MASK) {
  474. udelay(1);
  475. if (--timeout == 0) {
  476. dev_err(&ndev->dev,
  477. "temac_device_reset RX reset timeout!!\n");
  478. break;
  479. }
  480. }
  481. /* Reset the transmitter and wait for it to finish reset */
  482. temac_indirect_out32(lp, XTE_TXC_OFFSET, XTE_TXC_TXRST_MASK);
  483. timeout = 1000;
  484. while (temac_indirect_in32(lp, XTE_TXC_OFFSET) & XTE_TXC_TXRST_MASK) {
  485. udelay(1);
  486. if (--timeout == 0) {
  487. dev_err(&ndev->dev,
  488. "temac_device_reset TX reset timeout!!\n");
  489. break;
  490. }
  491. }
  492. /* Disable the receiver */
  493. val = temac_indirect_in32(lp, XTE_RXC1_OFFSET);
  494. temac_indirect_out32(lp, XTE_RXC1_OFFSET, val & ~XTE_RXC1_RXEN_MASK);
  495. /* Reset Local Link (DMA) */
  496. lp->dma_out(lp, DMA_CONTROL_REG, DMA_CONTROL_RST);
  497. timeout = 1000;
  498. while (lp->dma_in(lp, DMA_CONTROL_REG) & DMA_CONTROL_RST) {
  499. udelay(1);
  500. if (--timeout == 0) {
  501. dev_err(&ndev->dev,
  502. "temac_device_reset DMA reset timeout!!\n");
  503. break;
  504. }
  505. }
  506. lp->dma_out(lp, DMA_CONTROL_REG, DMA_TAIL_ENABLE);
  507. if (temac_dma_bd_init(ndev)) {
  508. dev_err(&ndev->dev,
  509. "temac_device_reset descriptor allocation failed\n");
  510. }
  511. temac_indirect_out32(lp, XTE_RXC0_OFFSET, 0);
  512. temac_indirect_out32(lp, XTE_RXC1_OFFSET, 0);
  513. temac_indirect_out32(lp, XTE_TXC_OFFSET, 0);
  514. temac_indirect_out32(lp, XTE_FCC_OFFSET, XTE_FCC_RXFLO_MASK);
  515. mutex_unlock(&lp->indirect_mutex);
  516. /* Sync default options with HW
  517. * but leave receiver and transmitter disabled. */
  518. temac_setoptions(ndev,
  519. lp->options & ~(XTE_OPTION_TXEN | XTE_OPTION_RXEN));
  520. temac_do_set_mac_address(ndev);
  521. /* Set address filter table */
  522. temac_set_multicast_list(ndev);
  523. if (temac_setoptions(ndev, lp->options))
  524. dev_err(&ndev->dev, "Error setting TEMAC options\n");
  525. /* Init Driver variable */
  526. ndev->trans_start = jiffies; /* prevent tx timeout */
  527. }
  528. void temac_adjust_link(struct net_device *ndev)
  529. {
  530. struct temac_local *lp = netdev_priv(ndev);
  531. struct phy_device *phy = lp->phy_dev;
  532. u32 mii_speed;
  533. int link_state;
  534. /* hash together the state values to decide if something has changed */
  535. link_state = phy->speed | (phy->duplex << 1) | phy->link;
  536. mutex_lock(&lp->indirect_mutex);
  537. if (lp->last_link != link_state) {
  538. mii_speed = temac_indirect_in32(lp, XTE_EMCFG_OFFSET);
  539. mii_speed &= ~XTE_EMCFG_LINKSPD_MASK;
  540. switch (phy->speed) {
  541. case SPEED_1000: mii_speed |= XTE_EMCFG_LINKSPD_1000; break;
  542. case SPEED_100: mii_speed |= XTE_EMCFG_LINKSPD_100; break;
  543. case SPEED_10: mii_speed |= XTE_EMCFG_LINKSPD_10; break;
  544. }
  545. /* Write new speed setting out to TEMAC */
  546. temac_indirect_out32(lp, XTE_EMCFG_OFFSET, mii_speed);
  547. lp->last_link = link_state;
  548. phy_print_status(phy);
  549. }
  550. mutex_unlock(&lp->indirect_mutex);
  551. }
  552. static void temac_start_xmit_done(struct net_device *ndev)
  553. {
  554. struct temac_local *lp = netdev_priv(ndev);
  555. struct cdmac_bd *cur_p;
  556. unsigned int stat = 0;
  557. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  558. stat = cur_p->app0;
  559. while (stat & STS_CTRL_APP0_CMPLT) {
  560. dma_unmap_single(ndev->dev.parent, cur_p->phys, cur_p->len,
  561. DMA_TO_DEVICE);
  562. if (cur_p->app4)
  563. dev_kfree_skb_irq((struct sk_buff *)cur_p->app4);
  564. cur_p->app0 = 0;
  565. cur_p->app1 = 0;
  566. cur_p->app2 = 0;
  567. cur_p->app3 = 0;
  568. cur_p->app4 = 0;
  569. ndev->stats.tx_packets++;
  570. ndev->stats.tx_bytes += cur_p->len;
  571. lp->tx_bd_ci++;
  572. if (lp->tx_bd_ci >= TX_BD_NUM)
  573. lp->tx_bd_ci = 0;
  574. cur_p = &lp->tx_bd_v[lp->tx_bd_ci];
  575. stat = cur_p->app0;
  576. }
  577. netif_wake_queue(ndev);
  578. }
  579. static inline int temac_check_tx_bd_space(struct temac_local *lp, int num_frag)
  580. {
  581. struct cdmac_bd *cur_p;
  582. int tail;
  583. tail = lp->tx_bd_tail;
  584. cur_p = &lp->tx_bd_v[tail];
  585. do {
  586. if (cur_p->app0)
  587. return NETDEV_TX_BUSY;
  588. tail++;
  589. if (tail >= TX_BD_NUM)
  590. tail = 0;
  591. cur_p = &lp->tx_bd_v[tail];
  592. num_frag--;
  593. } while (num_frag >= 0);
  594. return 0;
  595. }
  596. static int temac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  597. {
  598. struct temac_local *lp = netdev_priv(ndev);
  599. struct cdmac_bd *cur_p;
  600. dma_addr_t start_p, tail_p;
  601. int ii;
  602. unsigned long num_frag;
  603. skb_frag_t *frag;
  604. num_frag = skb_shinfo(skb)->nr_frags;
  605. frag = &skb_shinfo(skb)->frags[0];
  606. start_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  607. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  608. if (temac_check_tx_bd_space(lp, num_frag)) {
  609. if (!netif_queue_stopped(ndev)) {
  610. netif_stop_queue(ndev);
  611. return NETDEV_TX_BUSY;
  612. }
  613. return NETDEV_TX_BUSY;
  614. }
  615. cur_p->app0 = 0;
  616. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  617. unsigned int csum_start_off = skb_checksum_start_offset(skb);
  618. unsigned int csum_index_off = csum_start_off + skb->csum_offset;
  619. cur_p->app0 |= 1; /* TX Checksum Enabled */
  620. cur_p->app1 = (csum_start_off << 16) | csum_index_off;
  621. cur_p->app2 = 0; /* initial checksum seed */
  622. }
  623. cur_p->app0 |= STS_CTRL_APP0_SOP;
  624. cur_p->len = skb_headlen(skb);
  625. cur_p->phys = dma_map_single(ndev->dev.parent, skb->data, skb->len,
  626. DMA_TO_DEVICE);
  627. cur_p->app4 = (unsigned long)skb;
  628. for (ii = 0; ii < num_frag; ii++) {
  629. lp->tx_bd_tail++;
  630. if (lp->tx_bd_tail >= TX_BD_NUM)
  631. lp->tx_bd_tail = 0;
  632. cur_p = &lp->tx_bd_v[lp->tx_bd_tail];
  633. cur_p->phys = dma_map_single(ndev->dev.parent,
  634. skb_frag_address(frag),
  635. skb_frag_size(frag), DMA_TO_DEVICE);
  636. cur_p->len = skb_frag_size(frag);
  637. cur_p->app0 = 0;
  638. frag++;
  639. }
  640. cur_p->app0 |= STS_CTRL_APP0_EOP;
  641. tail_p = lp->tx_bd_p + sizeof(*lp->tx_bd_v) * lp->tx_bd_tail;
  642. lp->tx_bd_tail++;
  643. if (lp->tx_bd_tail >= TX_BD_NUM)
  644. lp->tx_bd_tail = 0;
  645. skb_tx_timestamp(skb);
  646. /* Kick off the transfer */
  647. lp->dma_out(lp, TX_TAILDESC_PTR, tail_p); /* DMA start */
  648. return NETDEV_TX_OK;
  649. }
  650. static void ll_temac_recv(struct net_device *ndev)
  651. {
  652. struct temac_local *lp = netdev_priv(ndev);
  653. struct sk_buff *skb, *new_skb;
  654. unsigned int bdstat;
  655. struct cdmac_bd *cur_p;
  656. dma_addr_t tail_p;
  657. int length;
  658. unsigned long flags;
  659. spin_lock_irqsave(&lp->rx_lock, flags);
  660. tail_p = lp->rx_bd_p + sizeof(*lp->rx_bd_v) * lp->rx_bd_ci;
  661. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  662. bdstat = cur_p->app0;
  663. while ((bdstat & STS_CTRL_APP0_CMPLT)) {
  664. skb = lp->rx_skb[lp->rx_bd_ci];
  665. length = cur_p->app4 & 0x3FFF;
  666. dma_unmap_single(ndev->dev.parent, cur_p->phys, length,
  667. DMA_FROM_DEVICE);
  668. skb_put(skb, length);
  669. skb->protocol = eth_type_trans(skb, ndev);
  670. skb_checksum_none_assert(skb);
  671. /* if we're doing rx csum offload, set it up */
  672. if (((lp->temac_features & TEMAC_FEATURE_RX_CSUM) != 0) &&
  673. (skb->protocol == __constant_htons(ETH_P_IP)) &&
  674. (skb->len > 64)) {
  675. skb->csum = cur_p->app3 & 0xFFFF;
  676. skb->ip_summed = CHECKSUM_COMPLETE;
  677. }
  678. if (!skb_defer_rx_timestamp(skb))
  679. netif_rx(skb);
  680. ndev->stats.rx_packets++;
  681. ndev->stats.rx_bytes += length;
  682. new_skb = netdev_alloc_skb_ip_align(ndev,
  683. XTE_MAX_JUMBO_FRAME_SIZE);
  684. if (new_skb == 0) {
  685. dev_err(&ndev->dev, "no memory for new sk_buff\n");
  686. spin_unlock_irqrestore(&lp->rx_lock, flags);
  687. return;
  688. }
  689. cur_p->app0 = STS_CTRL_APP0_IRQONEND;
  690. cur_p->phys = dma_map_single(ndev->dev.parent, new_skb->data,
  691. XTE_MAX_JUMBO_FRAME_SIZE,
  692. DMA_FROM_DEVICE);
  693. cur_p->len = XTE_MAX_JUMBO_FRAME_SIZE;
  694. lp->rx_skb[lp->rx_bd_ci] = new_skb;
  695. lp->rx_bd_ci++;
  696. if (lp->rx_bd_ci >= RX_BD_NUM)
  697. lp->rx_bd_ci = 0;
  698. cur_p = &lp->rx_bd_v[lp->rx_bd_ci];
  699. bdstat = cur_p->app0;
  700. }
  701. lp->dma_out(lp, RX_TAILDESC_PTR, tail_p);
  702. spin_unlock_irqrestore(&lp->rx_lock, flags);
  703. }
  704. static irqreturn_t ll_temac_tx_irq(int irq, void *_ndev)
  705. {
  706. struct net_device *ndev = _ndev;
  707. struct temac_local *lp = netdev_priv(ndev);
  708. unsigned int status;
  709. status = lp->dma_in(lp, TX_IRQ_REG);
  710. lp->dma_out(lp, TX_IRQ_REG, status);
  711. if (status & (IRQ_COAL | IRQ_DLY))
  712. temac_start_xmit_done(lp->ndev);
  713. if (status & 0x080)
  714. dev_err(&ndev->dev, "DMA error 0x%x\n", status);
  715. return IRQ_HANDLED;
  716. }
  717. static irqreturn_t ll_temac_rx_irq(int irq, void *_ndev)
  718. {
  719. struct net_device *ndev = _ndev;
  720. struct temac_local *lp = netdev_priv(ndev);
  721. unsigned int status;
  722. /* Read and clear the status registers */
  723. status = lp->dma_in(lp, RX_IRQ_REG);
  724. lp->dma_out(lp, RX_IRQ_REG, status);
  725. if (status & (IRQ_COAL | IRQ_DLY))
  726. ll_temac_recv(lp->ndev);
  727. return IRQ_HANDLED;
  728. }
  729. static int temac_open(struct net_device *ndev)
  730. {
  731. struct temac_local *lp = netdev_priv(ndev);
  732. int rc;
  733. dev_dbg(&ndev->dev, "temac_open()\n");
  734. if (lp->phy_node) {
  735. lp->phy_dev = of_phy_connect(lp->ndev, lp->phy_node,
  736. temac_adjust_link, 0, 0);
  737. if (!lp->phy_dev) {
  738. dev_err(lp->dev, "of_phy_connect() failed\n");
  739. return -ENODEV;
  740. }
  741. phy_start(lp->phy_dev);
  742. }
  743. temac_device_reset(ndev);
  744. rc = request_irq(lp->tx_irq, ll_temac_tx_irq, 0, ndev->name, ndev);
  745. if (rc)
  746. goto err_tx_irq;
  747. rc = request_irq(lp->rx_irq, ll_temac_rx_irq, 0, ndev->name, ndev);
  748. if (rc)
  749. goto err_rx_irq;
  750. return 0;
  751. err_rx_irq:
  752. free_irq(lp->tx_irq, ndev);
  753. err_tx_irq:
  754. if (lp->phy_dev)
  755. phy_disconnect(lp->phy_dev);
  756. lp->phy_dev = NULL;
  757. dev_err(lp->dev, "request_irq() failed\n");
  758. return rc;
  759. }
  760. static int temac_stop(struct net_device *ndev)
  761. {
  762. struct temac_local *lp = netdev_priv(ndev);
  763. dev_dbg(&ndev->dev, "temac_close()\n");
  764. free_irq(lp->tx_irq, ndev);
  765. free_irq(lp->rx_irq, ndev);
  766. if (lp->phy_dev)
  767. phy_disconnect(lp->phy_dev);
  768. lp->phy_dev = NULL;
  769. temac_dma_bd_release(ndev);
  770. return 0;
  771. }
  772. #ifdef CONFIG_NET_POLL_CONTROLLER
  773. static void
  774. temac_poll_controller(struct net_device *ndev)
  775. {
  776. struct temac_local *lp = netdev_priv(ndev);
  777. disable_irq(lp->tx_irq);
  778. disable_irq(lp->rx_irq);
  779. ll_temac_rx_irq(lp->tx_irq, ndev);
  780. ll_temac_tx_irq(lp->rx_irq, ndev);
  781. enable_irq(lp->tx_irq);
  782. enable_irq(lp->rx_irq);
  783. }
  784. #endif
  785. static int temac_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  786. {
  787. struct temac_local *lp = netdev_priv(ndev);
  788. if (!netif_running(ndev))
  789. return -EINVAL;
  790. if (!lp->phy_dev)
  791. return -EINVAL;
  792. return phy_mii_ioctl(lp->phy_dev, rq, cmd);
  793. }
  794. static const struct net_device_ops temac_netdev_ops = {
  795. .ndo_open = temac_open,
  796. .ndo_stop = temac_stop,
  797. .ndo_start_xmit = temac_start_xmit,
  798. .ndo_set_mac_address = temac_set_mac_address,
  799. .ndo_validate_addr = eth_validate_addr,
  800. .ndo_do_ioctl = temac_ioctl,
  801. #ifdef CONFIG_NET_POLL_CONTROLLER
  802. .ndo_poll_controller = temac_poll_controller,
  803. #endif
  804. };
  805. /* ---------------------------------------------------------------------
  806. * SYSFS device attributes
  807. */
  808. static ssize_t temac_show_llink_regs(struct device *dev,
  809. struct device_attribute *attr, char *buf)
  810. {
  811. struct net_device *ndev = dev_get_drvdata(dev);
  812. struct temac_local *lp = netdev_priv(ndev);
  813. int i, len = 0;
  814. for (i = 0; i < 0x11; i++)
  815. len += sprintf(buf + len, "%.8x%s", lp->dma_in(lp, i),
  816. (i % 8) == 7 ? "\n" : " ");
  817. len += sprintf(buf + len, "\n");
  818. return len;
  819. }
  820. static DEVICE_ATTR(llink_regs, 0440, temac_show_llink_regs, NULL);
  821. static struct attribute *temac_device_attrs[] = {
  822. &dev_attr_llink_regs.attr,
  823. NULL,
  824. };
  825. static const struct attribute_group temac_attr_group = {
  826. .attrs = temac_device_attrs,
  827. };
  828. /* ethtool support */
  829. static int temac_get_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  830. {
  831. struct temac_local *lp = netdev_priv(ndev);
  832. return phy_ethtool_gset(lp->phy_dev, cmd);
  833. }
  834. static int temac_set_settings(struct net_device *ndev, struct ethtool_cmd *cmd)
  835. {
  836. struct temac_local *lp = netdev_priv(ndev);
  837. return phy_ethtool_sset(lp->phy_dev, cmd);
  838. }
  839. static int temac_nway_reset(struct net_device *ndev)
  840. {
  841. struct temac_local *lp = netdev_priv(ndev);
  842. return phy_start_aneg(lp->phy_dev);
  843. }
  844. static const struct ethtool_ops temac_ethtool_ops = {
  845. .get_settings = temac_get_settings,
  846. .set_settings = temac_set_settings,
  847. .nway_reset = temac_nway_reset,
  848. .get_link = ethtool_op_get_link,
  849. .get_ts_info = ethtool_op_get_ts_info,
  850. };
  851. static int temac_of_probe(struct platform_device *op)
  852. {
  853. struct device_node *np;
  854. struct temac_local *lp;
  855. struct net_device *ndev;
  856. const void *addr;
  857. __be32 *p;
  858. int size, rc = 0;
  859. /* Init network device structure */
  860. ndev = alloc_etherdev(sizeof(*lp));
  861. if (!ndev)
  862. return -ENOMEM;
  863. ether_setup(ndev);
  864. dev_set_drvdata(&op->dev, ndev);
  865. SET_NETDEV_DEV(ndev, &op->dev);
  866. ndev->flags &= ~IFF_MULTICAST; /* clear multicast */
  867. ndev->features = NETIF_F_SG | NETIF_F_FRAGLIST;
  868. ndev->netdev_ops = &temac_netdev_ops;
  869. ndev->ethtool_ops = &temac_ethtool_ops;
  870. #if 0
  871. ndev->features |= NETIF_F_IP_CSUM; /* Can checksum TCP/UDP over IPv4. */
  872. ndev->features |= NETIF_F_HW_CSUM; /* Can checksum all the packets. */
  873. ndev->features |= NETIF_F_IPV6_CSUM; /* Can checksum IPV6 TCP/UDP */
  874. ndev->features |= NETIF_F_HIGHDMA; /* Can DMA to high memory. */
  875. ndev->features |= NETIF_F_HW_VLAN_TX; /* Transmit VLAN hw accel */
  876. ndev->features |= NETIF_F_HW_VLAN_RX; /* Receive VLAN hw acceleration */
  877. ndev->features |= NETIF_F_HW_VLAN_FILTER; /* Receive VLAN filtering */
  878. ndev->features |= NETIF_F_VLAN_CHALLENGED; /* cannot handle VLAN pkts */
  879. ndev->features |= NETIF_F_GSO; /* Enable software GSO. */
  880. ndev->features |= NETIF_F_MULTI_QUEUE; /* Has multiple TX/RX queues */
  881. ndev->features |= NETIF_F_LRO; /* large receive offload */
  882. #endif
  883. /* setup temac private info structure */
  884. lp = netdev_priv(ndev);
  885. lp->ndev = ndev;
  886. lp->dev = &op->dev;
  887. lp->options = XTE_OPTION_DEFAULTS;
  888. spin_lock_init(&lp->rx_lock);
  889. mutex_init(&lp->indirect_mutex);
  890. /* map device registers */
  891. lp->regs = of_iomap(op->dev.of_node, 0);
  892. if (!lp->regs) {
  893. dev_err(&op->dev, "could not map temac regs.\n");
  894. goto nodev;
  895. }
  896. /* Setup checksum offload, but default to off if not specified */
  897. lp->temac_features = 0;
  898. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,txcsum", NULL);
  899. if (p && be32_to_cpu(*p)) {
  900. lp->temac_features |= TEMAC_FEATURE_TX_CSUM;
  901. /* Can checksum TCP/UDP over IPv4. */
  902. ndev->features |= NETIF_F_IP_CSUM;
  903. }
  904. p = (__be32 *)of_get_property(op->dev.of_node, "xlnx,rxcsum", NULL);
  905. if (p && be32_to_cpu(*p))
  906. lp->temac_features |= TEMAC_FEATURE_RX_CSUM;
  907. /* Find the DMA node, map the DMA registers, and decode the DMA IRQs */
  908. np = of_parse_phandle(op->dev.of_node, "llink-connected", 0);
  909. if (!np) {
  910. dev_err(&op->dev, "could not find DMA node\n");
  911. goto err_iounmap;
  912. }
  913. /* Setup the DMA register accesses, could be DCR or memory mapped */
  914. if (temac_dcr_setup(lp, op, np)) {
  915. /* no DCR in the device tree, try non-DCR */
  916. lp->sdma_regs = of_iomap(np, 0);
  917. if (lp->sdma_regs) {
  918. lp->dma_in = temac_dma_in32;
  919. lp->dma_out = temac_dma_out32;
  920. dev_dbg(&op->dev, "MEM base: %p\n", lp->sdma_regs);
  921. } else {
  922. dev_err(&op->dev, "unable to map DMA registers\n");
  923. of_node_put(np);
  924. goto err_iounmap;
  925. }
  926. }
  927. lp->rx_irq = irq_of_parse_and_map(np, 0);
  928. lp->tx_irq = irq_of_parse_and_map(np, 1);
  929. of_node_put(np); /* Finished with the DMA node; drop the reference */
  930. if (!lp->rx_irq || !lp->tx_irq) {
  931. dev_err(&op->dev, "could not determine irqs\n");
  932. rc = -ENOMEM;
  933. goto err_iounmap_2;
  934. }
  935. /* Retrieve the MAC address */
  936. addr = of_get_property(op->dev.of_node, "local-mac-address", &size);
  937. if ((!addr) || (size != 6)) {
  938. dev_err(&op->dev, "could not find MAC address\n");
  939. rc = -ENODEV;
  940. goto err_iounmap_2;
  941. }
  942. temac_init_mac_address(ndev, (void *)addr);
  943. rc = temac_mdio_setup(lp, op->dev.of_node);
  944. if (rc)
  945. dev_warn(&op->dev, "error registering MDIO bus\n");
  946. lp->phy_node = of_parse_phandle(op->dev.of_node, "phy-handle", 0);
  947. if (lp->phy_node)
  948. dev_dbg(lp->dev, "using PHY node %s (%p)\n", np->full_name, np);
  949. /* Add the device attributes */
  950. rc = sysfs_create_group(&lp->dev->kobj, &temac_attr_group);
  951. if (rc) {
  952. dev_err(lp->dev, "Error creating sysfs files\n");
  953. goto err_iounmap_2;
  954. }
  955. rc = register_netdev(lp->ndev);
  956. if (rc) {
  957. dev_err(lp->dev, "register_netdev() error (%i)\n", rc);
  958. goto err_register_ndev;
  959. }
  960. return 0;
  961. err_register_ndev:
  962. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  963. err_iounmap_2:
  964. if (lp->sdma_regs)
  965. iounmap(lp->sdma_regs);
  966. err_iounmap:
  967. iounmap(lp->regs);
  968. nodev:
  969. free_netdev(ndev);
  970. ndev = NULL;
  971. return rc;
  972. }
  973. static int temac_of_remove(struct platform_device *op)
  974. {
  975. struct net_device *ndev = dev_get_drvdata(&op->dev);
  976. struct temac_local *lp = netdev_priv(ndev);
  977. temac_mdio_teardown(lp);
  978. unregister_netdev(ndev);
  979. sysfs_remove_group(&lp->dev->kobj, &temac_attr_group);
  980. if (lp->phy_node)
  981. of_node_put(lp->phy_node);
  982. lp->phy_node = NULL;
  983. dev_set_drvdata(&op->dev, NULL);
  984. iounmap(lp->regs);
  985. if (lp->sdma_regs)
  986. iounmap(lp->sdma_regs);
  987. free_netdev(ndev);
  988. return 0;
  989. }
  990. static struct of_device_id temac_of_match[] = {
  991. { .compatible = "xlnx,xps-ll-temac-1.01.b", },
  992. { .compatible = "xlnx,xps-ll-temac-2.00.a", },
  993. { .compatible = "xlnx,xps-ll-temac-2.02.a", },
  994. { .compatible = "xlnx,xps-ll-temac-2.03.a", },
  995. {},
  996. };
  997. MODULE_DEVICE_TABLE(of, temac_of_match);
  998. static struct platform_driver temac_of_driver = {
  999. .probe = temac_of_probe,
  1000. .remove = temac_of_remove,
  1001. .driver = {
  1002. .owner = THIS_MODULE,
  1003. .name = "xilinx_temac",
  1004. .of_match_table = temac_of_match,
  1005. },
  1006. };
  1007. module_platform_driver(temac_of_driver);
  1008. MODULE_DESCRIPTION("Xilinx LL_TEMAC Ethernet driver");
  1009. MODULE_AUTHOR("Yoshio Kashiwagi");
  1010. MODULE_LICENSE("GPL");