tehuti.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495
  1. /*
  2. * Tehuti Networks(R) Network Driver
  3. * ethtool interface implementation
  4. * Copyright (C) 2007 Tehuti Networks Ltd. All rights reserved
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. /*
  12. * RX HW/SW interaction overview
  13. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  14. * There are 2 types of RX communication channels between driver and NIC.
  15. * 1) RX Free Fifo - RXF - holds descriptors of empty buffers to accept incoming
  16. * traffic. This Fifo is filled by SW and is readen by HW. Each descriptor holds
  17. * info about buffer's location, size and ID. An ID field is used to identify a
  18. * buffer when it's returned with data via RXD Fifo (see below)
  19. * 2) RX Data Fifo - RXD - holds descriptors of full buffers. This Fifo is
  20. * filled by HW and is readen by SW. Each descriptor holds status and ID.
  21. * HW pops descriptor from RXF Fifo, stores ID, fills buffer with incoming data,
  22. * via dma moves it into host memory, builds new RXD descriptor with same ID,
  23. * pushes it into RXD Fifo and raises interrupt to indicate new RX data.
  24. *
  25. * Current NIC configuration (registers + firmware) makes NIC use 2 RXF Fifos.
  26. * One holds 1.5K packets and another - 26K packets. Depending on incoming
  27. * packet size, HW desides on a RXF Fifo to pop buffer from. When packet is
  28. * filled with data, HW builds new RXD descriptor for it and push it into single
  29. * RXD Fifo.
  30. *
  31. * RX SW Data Structures
  32. * ~~~~~~~~~~~~~~~~~~~~~
  33. * skb db - used to keep track of all skbs owned by SW and their dma addresses.
  34. * For RX case, ownership lasts from allocating new empty skb for RXF until
  35. * accepting full skb from RXD and passing it to OS. Each RXF Fifo has its own
  36. * skb db. Implemented as array with bitmask.
  37. * fifo - keeps info about fifo's size and location, relevant HW registers,
  38. * usage and skb db. Each RXD and RXF Fifo has its own fifo structure.
  39. * Implemented as simple struct.
  40. *
  41. * RX SW Execution Flow
  42. * ~~~~~~~~~~~~~~~~~~~~
  43. * Upon initialization (ifconfig up) driver creates RX fifos and initializes
  44. * relevant registers. At the end of init phase, driver enables interrupts.
  45. * NIC sees that there is no RXF buffers and raises
  46. * RD_INTR interrupt, isr fills skbs and Rx begins.
  47. * Driver has two receive operation modes:
  48. * NAPI - interrupt-driven mixed with polling
  49. * interrupt-driven only
  50. *
  51. * Interrupt-driven only flow is following. When buffer is ready, HW raises
  52. * interrupt and isr is called. isr collects all available packets
  53. * (bdx_rx_receive), refills skbs (bdx_rx_alloc_skbs) and exit.
  54. * Rx buffer allocation note
  55. * ~~~~~~~~~~~~~~~~~~~~~~~~~
  56. * Driver cares to feed such amount of RxF descriptors that respective amount of
  57. * RxD descriptors can not fill entire RxD fifo. The main reason is lack of
  58. * overflow check in Bordeaux for RxD fifo free/used size.
  59. * FIXME: this is NOT fully implemented, more work should be done
  60. *
  61. */
  62. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  63. #include "tehuti.h"
  64. static DEFINE_PCI_DEVICE_TABLE(bdx_pci_tbl) = {
  65. { PCI_VDEVICE(TEHUTI, 0x3009), },
  66. { PCI_VDEVICE(TEHUTI, 0x3010), },
  67. { PCI_VDEVICE(TEHUTI, 0x3014), },
  68. { 0 }
  69. };
  70. MODULE_DEVICE_TABLE(pci, bdx_pci_tbl);
  71. /* Definitions needed by ISR or NAPI functions */
  72. static void bdx_rx_alloc_skbs(struct bdx_priv *priv, struct rxf_fifo *f);
  73. static void bdx_tx_cleanup(struct bdx_priv *priv);
  74. static int bdx_rx_receive(struct bdx_priv *priv, struct rxd_fifo *f, int budget);
  75. /* Definitions needed by FW loading */
  76. static void bdx_tx_push_desc_safe(struct bdx_priv *priv, void *data, int size);
  77. /* Definitions needed by hw_start */
  78. static int bdx_tx_init(struct bdx_priv *priv);
  79. static int bdx_rx_init(struct bdx_priv *priv);
  80. /* Definitions needed by bdx_close */
  81. static void bdx_rx_free(struct bdx_priv *priv);
  82. static void bdx_tx_free(struct bdx_priv *priv);
  83. /* Definitions needed by bdx_probe */
  84. static void bdx_set_ethtool_ops(struct net_device *netdev);
  85. /*************************************************************************
  86. * Print Info *
  87. *************************************************************************/
  88. static void print_hw_id(struct pci_dev *pdev)
  89. {
  90. struct pci_nic *nic = pci_get_drvdata(pdev);
  91. u16 pci_link_status = 0;
  92. u16 pci_ctrl = 0;
  93. pci_read_config_word(pdev, PCI_LINK_STATUS_REG, &pci_link_status);
  94. pci_read_config_word(pdev, PCI_DEV_CTRL_REG, &pci_ctrl);
  95. pr_info("%s%s\n", BDX_NIC_NAME,
  96. nic->port_num == 1 ? "" : ", 2-Port");
  97. pr_info("srom 0x%x fpga %d build %u lane# %d max_pl 0x%x mrrs 0x%x\n",
  98. readl(nic->regs + SROM_VER), readl(nic->regs + FPGA_VER) & 0xFFF,
  99. readl(nic->regs + FPGA_SEED),
  100. GET_LINK_STATUS_LANES(pci_link_status),
  101. GET_DEV_CTRL_MAXPL(pci_ctrl), GET_DEV_CTRL_MRRS(pci_ctrl));
  102. }
  103. static void print_fw_id(struct pci_nic *nic)
  104. {
  105. pr_info("fw 0x%x\n", readl(nic->regs + FW_VER));
  106. }
  107. static void print_eth_id(struct net_device *ndev)
  108. {
  109. netdev_info(ndev, "%s, Port %c\n",
  110. BDX_NIC_NAME, (ndev->if_port == 0) ? 'A' : 'B');
  111. }
  112. /*************************************************************************
  113. * Code *
  114. *************************************************************************/
  115. #define bdx_enable_interrupts(priv) \
  116. do { WRITE_REG(priv, regIMR, IR_RUN); } while (0)
  117. #define bdx_disable_interrupts(priv) \
  118. do { WRITE_REG(priv, regIMR, 0); } while (0)
  119. /**
  120. * bdx_fifo_init - create TX/RX descriptor fifo for host-NIC communication.
  121. * @priv: NIC private structure
  122. * @f: fifo to initialize
  123. * @fsz_type: fifo size type: 0-4KB, 1-8KB, 2-16KB, 3-32KB
  124. * @reg_XXX: offsets of registers relative to base address
  125. *
  126. * 1K extra space is allocated at the end of the fifo to simplify
  127. * processing of descriptors that wraps around fifo's end
  128. *
  129. * Returns 0 on success, negative value on failure
  130. *
  131. */
  132. static int
  133. bdx_fifo_init(struct bdx_priv *priv, struct fifo *f, int fsz_type,
  134. u16 reg_CFG0, u16 reg_CFG1, u16 reg_RPTR, u16 reg_WPTR)
  135. {
  136. u16 memsz = FIFO_SIZE * (1 << fsz_type);
  137. memset(f, 0, sizeof(struct fifo));
  138. /* pci_alloc_consistent gives us 4k-aligned memory */
  139. f->va = pci_alloc_consistent(priv->pdev,
  140. memsz + FIFO_EXTRA_SPACE, &f->da);
  141. if (!f->va) {
  142. pr_err("pci_alloc_consistent failed\n");
  143. RET(-ENOMEM);
  144. }
  145. f->reg_CFG0 = reg_CFG0;
  146. f->reg_CFG1 = reg_CFG1;
  147. f->reg_RPTR = reg_RPTR;
  148. f->reg_WPTR = reg_WPTR;
  149. f->rptr = 0;
  150. f->wptr = 0;
  151. f->memsz = memsz;
  152. f->size_mask = memsz - 1;
  153. WRITE_REG(priv, reg_CFG0, (u32) ((f->da & TX_RX_CFG0_BASE) | fsz_type));
  154. WRITE_REG(priv, reg_CFG1, H32_64(f->da));
  155. RET(0);
  156. }
  157. /**
  158. * bdx_fifo_free - free all resources used by fifo
  159. * @priv: NIC private structure
  160. * @f: fifo to release
  161. */
  162. static void bdx_fifo_free(struct bdx_priv *priv, struct fifo *f)
  163. {
  164. ENTER;
  165. if (f->va) {
  166. pci_free_consistent(priv->pdev,
  167. f->memsz + FIFO_EXTRA_SPACE, f->va, f->da);
  168. f->va = NULL;
  169. }
  170. RET();
  171. }
  172. /**
  173. * bdx_link_changed - notifies OS about hw link state.
  174. * @priv: hw adapter structure
  175. */
  176. static void bdx_link_changed(struct bdx_priv *priv)
  177. {
  178. u32 link = READ_REG(priv, regMAC_LNK_STAT) & MAC_LINK_STAT;
  179. if (!link) {
  180. if (netif_carrier_ok(priv->ndev)) {
  181. netif_stop_queue(priv->ndev);
  182. netif_carrier_off(priv->ndev);
  183. netdev_err(priv->ndev, "Link Down\n");
  184. }
  185. } else {
  186. if (!netif_carrier_ok(priv->ndev)) {
  187. netif_wake_queue(priv->ndev);
  188. netif_carrier_on(priv->ndev);
  189. netdev_err(priv->ndev, "Link Up\n");
  190. }
  191. }
  192. }
  193. static void bdx_isr_extra(struct bdx_priv *priv, u32 isr)
  194. {
  195. if (isr & IR_RX_FREE_0) {
  196. bdx_rx_alloc_skbs(priv, &priv->rxf_fifo0);
  197. DBG("RX_FREE_0\n");
  198. }
  199. if (isr & IR_LNKCHG0)
  200. bdx_link_changed(priv);
  201. if (isr & IR_PCIE_LINK)
  202. netdev_err(priv->ndev, "PCI-E Link Fault\n");
  203. if (isr & IR_PCIE_TOUT)
  204. netdev_err(priv->ndev, "PCI-E Time Out\n");
  205. }
  206. /**
  207. * bdx_isr_napi - Interrupt Service Routine for Bordeaux NIC
  208. * @irq: interrupt number
  209. * @dev: network device
  210. *
  211. * Return IRQ_NONE if it was not our interrupt, IRQ_HANDLED - otherwise
  212. *
  213. * It reads ISR register to know interrupt reasons, and proceed them one by one.
  214. * Reasons of interest are:
  215. * RX_DESC - new packet has arrived and RXD fifo holds its descriptor
  216. * RX_FREE - number of free Rx buffers in RXF fifo gets low
  217. * TX_FREE - packet was transmited and RXF fifo holds its descriptor
  218. */
  219. static irqreturn_t bdx_isr_napi(int irq, void *dev)
  220. {
  221. struct net_device *ndev = dev;
  222. struct bdx_priv *priv = netdev_priv(ndev);
  223. u32 isr;
  224. ENTER;
  225. isr = (READ_REG(priv, regISR) & IR_RUN);
  226. if (unlikely(!isr)) {
  227. bdx_enable_interrupts(priv);
  228. return IRQ_NONE; /* Not our interrupt */
  229. }
  230. if (isr & IR_EXTRA)
  231. bdx_isr_extra(priv, isr);
  232. if (isr & (IR_RX_DESC_0 | IR_TX_FREE_0)) {
  233. if (likely(napi_schedule_prep(&priv->napi))) {
  234. __napi_schedule(&priv->napi);
  235. RET(IRQ_HANDLED);
  236. } else {
  237. /* NOTE: we get here if intr has slipped into window
  238. * between these lines in bdx_poll:
  239. * bdx_enable_interrupts(priv);
  240. * return 0;
  241. * currently intrs are disabled (since we read ISR),
  242. * and we have failed to register next poll.
  243. * so we read the regs to trigger chip
  244. * and allow further interupts. */
  245. READ_REG(priv, regTXF_WPTR_0);
  246. READ_REG(priv, regRXD_WPTR_0);
  247. }
  248. }
  249. bdx_enable_interrupts(priv);
  250. RET(IRQ_HANDLED);
  251. }
  252. static int bdx_poll(struct napi_struct *napi, int budget)
  253. {
  254. struct bdx_priv *priv = container_of(napi, struct bdx_priv, napi);
  255. int work_done;
  256. ENTER;
  257. bdx_tx_cleanup(priv);
  258. work_done = bdx_rx_receive(priv, &priv->rxd_fifo0, budget);
  259. if ((work_done < budget) ||
  260. (priv->napi_stop++ >= 30)) {
  261. DBG("rx poll is done. backing to isr-driven\n");
  262. /* from time to time we exit to let NAPI layer release
  263. * device lock and allow waiting tasks (eg rmmod) to advance) */
  264. priv->napi_stop = 0;
  265. napi_complete(napi);
  266. bdx_enable_interrupts(priv);
  267. }
  268. return work_done;
  269. }
  270. /**
  271. * bdx_fw_load - loads firmware to NIC
  272. * @priv: NIC private structure
  273. *
  274. * Firmware is loaded via TXD fifo, so it must be initialized first.
  275. * Firware must be loaded once per NIC not per PCI device provided by NIC (NIC
  276. * can have few of them). So all drivers use semaphore register to choose one
  277. * that will actually load FW to NIC.
  278. */
  279. static int bdx_fw_load(struct bdx_priv *priv)
  280. {
  281. const struct firmware *fw = NULL;
  282. int master, i;
  283. int rc;
  284. ENTER;
  285. master = READ_REG(priv, regINIT_SEMAPHORE);
  286. if (!READ_REG(priv, regINIT_STATUS) && master) {
  287. rc = request_firmware(&fw, "tehuti/bdx.bin", &priv->pdev->dev);
  288. if (rc)
  289. goto out;
  290. bdx_tx_push_desc_safe(priv, (char *)fw->data, fw->size);
  291. mdelay(100);
  292. }
  293. for (i = 0; i < 200; i++) {
  294. if (READ_REG(priv, regINIT_STATUS)) {
  295. rc = 0;
  296. goto out;
  297. }
  298. mdelay(2);
  299. }
  300. rc = -EIO;
  301. out:
  302. if (master)
  303. WRITE_REG(priv, regINIT_SEMAPHORE, 1);
  304. release_firmware(fw);
  305. if (rc) {
  306. netdev_err(priv->ndev, "firmware loading failed\n");
  307. if (rc == -EIO)
  308. DBG("VPC = 0x%x VIC = 0x%x INIT_STATUS = 0x%x i=%d\n",
  309. READ_REG(priv, regVPC),
  310. READ_REG(priv, regVIC),
  311. READ_REG(priv, regINIT_STATUS), i);
  312. RET(rc);
  313. } else {
  314. DBG("%s: firmware loading success\n", priv->ndev->name);
  315. RET(0);
  316. }
  317. }
  318. static void bdx_restore_mac(struct net_device *ndev, struct bdx_priv *priv)
  319. {
  320. u32 val;
  321. ENTER;
  322. DBG("mac0=%x mac1=%x mac2=%x\n",
  323. READ_REG(priv, regUNC_MAC0_A),
  324. READ_REG(priv, regUNC_MAC1_A), READ_REG(priv, regUNC_MAC2_A));
  325. val = (ndev->dev_addr[0] << 8) | (ndev->dev_addr[1]);
  326. WRITE_REG(priv, regUNC_MAC2_A, val);
  327. val = (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]);
  328. WRITE_REG(priv, regUNC_MAC1_A, val);
  329. val = (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]);
  330. WRITE_REG(priv, regUNC_MAC0_A, val);
  331. DBG("mac0=%x mac1=%x mac2=%x\n",
  332. READ_REG(priv, regUNC_MAC0_A),
  333. READ_REG(priv, regUNC_MAC1_A), READ_REG(priv, regUNC_MAC2_A));
  334. RET();
  335. }
  336. /**
  337. * bdx_hw_start - inits registers and starts HW's Rx and Tx engines
  338. * @priv: NIC private structure
  339. */
  340. static int bdx_hw_start(struct bdx_priv *priv)
  341. {
  342. int rc = -EIO;
  343. struct net_device *ndev = priv->ndev;
  344. ENTER;
  345. bdx_link_changed(priv);
  346. /* 10G overall max length (vlan, eth&ip header, ip payload, crc) */
  347. WRITE_REG(priv, regFRM_LENGTH, 0X3FE0);
  348. WRITE_REG(priv, regPAUSE_QUANT, 0x96);
  349. WRITE_REG(priv, regRX_FIFO_SECTION, 0x800010);
  350. WRITE_REG(priv, regTX_FIFO_SECTION, 0xE00010);
  351. WRITE_REG(priv, regRX_FULLNESS, 0);
  352. WRITE_REG(priv, regTX_FULLNESS, 0);
  353. WRITE_REG(priv, regCTRLST,
  354. regCTRLST_BASE | regCTRLST_RX_ENA | regCTRLST_TX_ENA);
  355. WRITE_REG(priv, regVGLB, 0);
  356. WRITE_REG(priv, regMAX_FRAME_A,
  357. priv->rxf_fifo0.m.pktsz & MAX_FRAME_AB_VAL);
  358. DBG("RDINTCM=%08x\n", priv->rdintcm); /*NOTE: test script uses this */
  359. WRITE_REG(priv, regRDINTCM0, priv->rdintcm);
  360. WRITE_REG(priv, regRDINTCM2, 0); /*cpu_to_le32(rcm.val)); */
  361. DBG("TDINTCM=%08x\n", priv->tdintcm); /*NOTE: test script uses this */
  362. WRITE_REG(priv, regTDINTCM0, priv->tdintcm); /* old val = 0x300064 */
  363. /* Enable timer interrupt once in 2 secs. */
  364. /*WRITE_REG(priv, regGTMR0, ((GTMR_SEC * 2) & GTMR_DATA)); */
  365. bdx_restore_mac(priv->ndev, priv);
  366. WRITE_REG(priv, regGMAC_RXF_A, GMAC_RX_FILTER_OSEN |
  367. GMAC_RX_FILTER_AM | GMAC_RX_FILTER_AB);
  368. #define BDX_IRQ_TYPE ((priv->nic->irq_type == IRQ_MSI) ? 0 : IRQF_SHARED)
  369. rc = request_irq(priv->pdev->irq, bdx_isr_napi, BDX_IRQ_TYPE,
  370. ndev->name, ndev);
  371. if (rc)
  372. goto err_irq;
  373. bdx_enable_interrupts(priv);
  374. RET(0);
  375. err_irq:
  376. RET(rc);
  377. }
  378. static void bdx_hw_stop(struct bdx_priv *priv)
  379. {
  380. ENTER;
  381. bdx_disable_interrupts(priv);
  382. free_irq(priv->pdev->irq, priv->ndev);
  383. netif_carrier_off(priv->ndev);
  384. netif_stop_queue(priv->ndev);
  385. RET();
  386. }
  387. static int bdx_hw_reset_direct(void __iomem *regs)
  388. {
  389. u32 val, i;
  390. ENTER;
  391. /* reset sequences: read, write 1, read, write 0 */
  392. val = readl(regs + regCLKPLL);
  393. writel((val | CLKPLL_SFTRST) + 0x8, regs + regCLKPLL);
  394. udelay(50);
  395. val = readl(regs + regCLKPLL);
  396. writel(val & ~CLKPLL_SFTRST, regs + regCLKPLL);
  397. /* check that the PLLs are locked and reset ended */
  398. for (i = 0; i < 70; i++, mdelay(10))
  399. if ((readl(regs + regCLKPLL) & CLKPLL_LKD) == CLKPLL_LKD) {
  400. /* do any PCI-E read transaction */
  401. readl(regs + regRXD_CFG0_0);
  402. return 0;
  403. }
  404. pr_err("HW reset failed\n");
  405. return 1; /* failure */
  406. }
  407. static int bdx_hw_reset(struct bdx_priv *priv)
  408. {
  409. u32 val, i;
  410. ENTER;
  411. if (priv->port == 0) {
  412. /* reset sequences: read, write 1, read, write 0 */
  413. val = READ_REG(priv, regCLKPLL);
  414. WRITE_REG(priv, regCLKPLL, (val | CLKPLL_SFTRST) + 0x8);
  415. udelay(50);
  416. val = READ_REG(priv, regCLKPLL);
  417. WRITE_REG(priv, regCLKPLL, val & ~CLKPLL_SFTRST);
  418. }
  419. /* check that the PLLs are locked and reset ended */
  420. for (i = 0; i < 70; i++, mdelay(10))
  421. if ((READ_REG(priv, regCLKPLL) & CLKPLL_LKD) == CLKPLL_LKD) {
  422. /* do any PCI-E read transaction */
  423. READ_REG(priv, regRXD_CFG0_0);
  424. return 0;
  425. }
  426. pr_err("HW reset failed\n");
  427. return 1; /* failure */
  428. }
  429. static int bdx_sw_reset(struct bdx_priv *priv)
  430. {
  431. int i;
  432. ENTER;
  433. /* 1. load MAC (obsolete) */
  434. /* 2. disable Rx (and Tx) */
  435. WRITE_REG(priv, regGMAC_RXF_A, 0);
  436. mdelay(100);
  437. /* 3. disable port */
  438. WRITE_REG(priv, regDIS_PORT, 1);
  439. /* 4. disable queue */
  440. WRITE_REG(priv, regDIS_QU, 1);
  441. /* 5. wait until hw is disabled */
  442. for (i = 0; i < 50; i++) {
  443. if (READ_REG(priv, regRST_PORT) & 1)
  444. break;
  445. mdelay(10);
  446. }
  447. if (i == 50)
  448. netdev_err(priv->ndev, "SW reset timeout. continuing anyway\n");
  449. /* 6. disable intrs */
  450. WRITE_REG(priv, regRDINTCM0, 0);
  451. WRITE_REG(priv, regTDINTCM0, 0);
  452. WRITE_REG(priv, regIMR, 0);
  453. READ_REG(priv, regISR);
  454. /* 7. reset queue */
  455. WRITE_REG(priv, regRST_QU, 1);
  456. /* 8. reset port */
  457. WRITE_REG(priv, regRST_PORT, 1);
  458. /* 9. zero all read and write pointers */
  459. for (i = regTXD_WPTR_0; i <= regTXF_RPTR_3; i += 0x10)
  460. DBG("%x = %x\n", i, READ_REG(priv, i) & TXF_WPTR_WR_PTR);
  461. for (i = regTXD_WPTR_0; i <= regTXF_RPTR_3; i += 0x10)
  462. WRITE_REG(priv, i, 0);
  463. /* 10. unseet port disable */
  464. WRITE_REG(priv, regDIS_PORT, 0);
  465. /* 11. unset queue disable */
  466. WRITE_REG(priv, regDIS_QU, 0);
  467. /* 12. unset queue reset */
  468. WRITE_REG(priv, regRST_QU, 0);
  469. /* 13. unset port reset */
  470. WRITE_REG(priv, regRST_PORT, 0);
  471. /* 14. enable Rx */
  472. /* skiped. will be done later */
  473. /* 15. save MAC (obsolete) */
  474. for (i = regTXD_WPTR_0; i <= regTXF_RPTR_3; i += 0x10)
  475. DBG("%x = %x\n", i, READ_REG(priv, i) & TXF_WPTR_WR_PTR);
  476. RET(0);
  477. }
  478. /* bdx_reset - performs right type of reset depending on hw type */
  479. static int bdx_reset(struct bdx_priv *priv)
  480. {
  481. ENTER;
  482. RET((priv->pdev->device == 0x3009)
  483. ? bdx_hw_reset(priv)
  484. : bdx_sw_reset(priv));
  485. }
  486. /**
  487. * bdx_close - Disables a network interface
  488. * @netdev: network interface device structure
  489. *
  490. * Returns 0, this is not allowed to fail
  491. *
  492. * The close entry point is called when an interface is de-activated
  493. * by the OS. The hardware is still under the drivers control, but
  494. * needs to be disabled. A global MAC reset is issued to stop the
  495. * hardware, and all transmit and receive resources are freed.
  496. **/
  497. static int bdx_close(struct net_device *ndev)
  498. {
  499. struct bdx_priv *priv = NULL;
  500. ENTER;
  501. priv = netdev_priv(ndev);
  502. napi_disable(&priv->napi);
  503. bdx_reset(priv);
  504. bdx_hw_stop(priv);
  505. bdx_rx_free(priv);
  506. bdx_tx_free(priv);
  507. RET(0);
  508. }
  509. /**
  510. * bdx_open - Called when a network interface is made active
  511. * @netdev: network interface device structure
  512. *
  513. * Returns 0 on success, negative value on failure
  514. *
  515. * The open entry point is called when a network interface is made
  516. * active by the system (IFF_UP). At this point all resources needed
  517. * for transmit and receive operations are allocated, the interrupt
  518. * handler is registered with the OS, the watchdog timer is started,
  519. * and the stack is notified that the interface is ready.
  520. **/
  521. static int bdx_open(struct net_device *ndev)
  522. {
  523. struct bdx_priv *priv;
  524. int rc;
  525. ENTER;
  526. priv = netdev_priv(ndev);
  527. bdx_reset(priv);
  528. if (netif_running(ndev))
  529. netif_stop_queue(priv->ndev);
  530. if ((rc = bdx_tx_init(priv)) ||
  531. (rc = bdx_rx_init(priv)) ||
  532. (rc = bdx_fw_load(priv)))
  533. goto err;
  534. bdx_rx_alloc_skbs(priv, &priv->rxf_fifo0);
  535. rc = bdx_hw_start(priv);
  536. if (rc)
  537. goto err;
  538. napi_enable(&priv->napi);
  539. print_fw_id(priv->nic);
  540. RET(0);
  541. err:
  542. bdx_close(ndev);
  543. RET(rc);
  544. }
  545. static int bdx_range_check(struct bdx_priv *priv, u32 offset)
  546. {
  547. return (offset > (u32) (BDX_REGS_SIZE / priv->nic->port_num)) ?
  548. -EINVAL : 0;
  549. }
  550. static int bdx_ioctl_priv(struct net_device *ndev, struct ifreq *ifr, int cmd)
  551. {
  552. struct bdx_priv *priv = netdev_priv(ndev);
  553. u32 data[3];
  554. int error;
  555. ENTER;
  556. DBG("jiffies=%ld cmd=%d\n", jiffies, cmd);
  557. if (cmd != SIOCDEVPRIVATE) {
  558. error = copy_from_user(data, ifr->ifr_data, sizeof(data));
  559. if (error) {
  560. pr_err("can't copy from user\n");
  561. RET(-EFAULT);
  562. }
  563. DBG("%d 0x%x 0x%x\n", data[0], data[1], data[2]);
  564. }
  565. if (!capable(CAP_SYS_RAWIO))
  566. return -EPERM;
  567. switch (data[0]) {
  568. case BDX_OP_READ:
  569. error = bdx_range_check(priv, data[1]);
  570. if (error < 0)
  571. return error;
  572. data[2] = READ_REG(priv, data[1]);
  573. DBG("read_reg(0x%x)=0x%x (dec %d)\n", data[1], data[2],
  574. data[2]);
  575. error = copy_to_user(ifr->ifr_data, data, sizeof(data));
  576. if (error)
  577. RET(-EFAULT);
  578. break;
  579. case BDX_OP_WRITE:
  580. error = bdx_range_check(priv, data[1]);
  581. if (error < 0)
  582. return error;
  583. WRITE_REG(priv, data[1], data[2]);
  584. DBG("write_reg(0x%x, 0x%x)\n", data[1], data[2]);
  585. break;
  586. default:
  587. RET(-EOPNOTSUPP);
  588. }
  589. return 0;
  590. }
  591. static int bdx_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd)
  592. {
  593. ENTER;
  594. if (cmd >= SIOCDEVPRIVATE && cmd <= (SIOCDEVPRIVATE + 15))
  595. RET(bdx_ioctl_priv(ndev, ifr, cmd));
  596. else
  597. RET(-EOPNOTSUPP);
  598. }
  599. /**
  600. * __bdx_vlan_rx_vid - private helper for adding/killing VLAN vid
  601. * @ndev: network device
  602. * @vid: VLAN vid
  603. * @op: add or kill operation
  604. *
  605. * Passes VLAN filter table to hardware
  606. */
  607. static void __bdx_vlan_rx_vid(struct net_device *ndev, uint16_t vid, int enable)
  608. {
  609. struct bdx_priv *priv = netdev_priv(ndev);
  610. u32 reg, bit, val;
  611. ENTER;
  612. DBG2("vid=%d value=%d\n", (int)vid, enable);
  613. if (unlikely(vid >= 4096)) {
  614. pr_err("invalid VID: %u (> 4096)\n", vid);
  615. RET();
  616. }
  617. reg = regVLAN_0 + (vid / 32) * 4;
  618. bit = 1 << vid % 32;
  619. val = READ_REG(priv, reg);
  620. DBG2("reg=%x, val=%x, bit=%d\n", reg, val, bit);
  621. if (enable)
  622. val |= bit;
  623. else
  624. val &= ~bit;
  625. DBG2("new val %x\n", val);
  626. WRITE_REG(priv, reg, val);
  627. RET();
  628. }
  629. /**
  630. * bdx_vlan_rx_add_vid - kernel hook for adding VLAN vid to hw filtering table
  631. * @ndev: network device
  632. * @vid: VLAN vid to add
  633. */
  634. static int bdx_vlan_rx_add_vid(struct net_device *ndev, uint16_t vid)
  635. {
  636. __bdx_vlan_rx_vid(ndev, vid, 1);
  637. return 0;
  638. }
  639. /**
  640. * bdx_vlan_rx_kill_vid - kernel hook for killing VLAN vid in hw filtering table
  641. * @ndev: network device
  642. * @vid: VLAN vid to kill
  643. */
  644. static int bdx_vlan_rx_kill_vid(struct net_device *ndev, unsigned short vid)
  645. {
  646. __bdx_vlan_rx_vid(ndev, vid, 0);
  647. return 0;
  648. }
  649. /**
  650. * bdx_change_mtu - Change the Maximum Transfer Unit
  651. * @netdev: network interface device structure
  652. * @new_mtu: new value for maximum frame size
  653. *
  654. * Returns 0 on success, negative on failure
  655. */
  656. static int bdx_change_mtu(struct net_device *ndev, int new_mtu)
  657. {
  658. ENTER;
  659. if (new_mtu == ndev->mtu)
  660. RET(0);
  661. /* enforce minimum frame size */
  662. if (new_mtu < ETH_ZLEN) {
  663. netdev_err(ndev, "mtu %d is less then minimal %d\n",
  664. new_mtu, ETH_ZLEN);
  665. RET(-EINVAL);
  666. }
  667. ndev->mtu = new_mtu;
  668. if (netif_running(ndev)) {
  669. bdx_close(ndev);
  670. bdx_open(ndev);
  671. }
  672. RET(0);
  673. }
  674. static void bdx_setmulti(struct net_device *ndev)
  675. {
  676. struct bdx_priv *priv = netdev_priv(ndev);
  677. u32 rxf_val =
  678. GMAC_RX_FILTER_AM | GMAC_RX_FILTER_AB | GMAC_RX_FILTER_OSEN;
  679. int i;
  680. ENTER;
  681. /* IMF - imperfect (hash) rx multicat filter */
  682. /* PMF - perfect rx multicat filter */
  683. /* FIXME: RXE(OFF) */
  684. if (ndev->flags & IFF_PROMISC) {
  685. rxf_val |= GMAC_RX_FILTER_PRM;
  686. } else if (ndev->flags & IFF_ALLMULTI) {
  687. /* set IMF to accept all multicast frmaes */
  688. for (i = 0; i < MAC_MCST_HASH_NUM; i++)
  689. WRITE_REG(priv, regRX_MCST_HASH0 + i * 4, ~0);
  690. } else if (!netdev_mc_empty(ndev)) {
  691. u8 hash;
  692. struct netdev_hw_addr *ha;
  693. u32 reg, val;
  694. /* set IMF to deny all multicast frames */
  695. for (i = 0; i < MAC_MCST_HASH_NUM; i++)
  696. WRITE_REG(priv, regRX_MCST_HASH0 + i * 4, 0);
  697. /* set PMF to deny all multicast frames */
  698. for (i = 0; i < MAC_MCST_NUM; i++) {
  699. WRITE_REG(priv, regRX_MAC_MCST0 + i * 8, 0);
  700. WRITE_REG(priv, regRX_MAC_MCST1 + i * 8, 0);
  701. }
  702. /* use PMF to accept first MAC_MCST_NUM (15) addresses */
  703. /* TBD: sort addresses and write them in ascending order
  704. * into RX_MAC_MCST regs. we skip this phase now and accept ALL
  705. * multicast frames throu IMF */
  706. /* accept the rest of addresses throu IMF */
  707. netdev_for_each_mc_addr(ha, ndev) {
  708. hash = 0;
  709. for (i = 0; i < ETH_ALEN; i++)
  710. hash ^= ha->addr[i];
  711. reg = regRX_MCST_HASH0 + ((hash >> 5) << 2);
  712. val = READ_REG(priv, reg);
  713. val |= (1 << (hash % 32));
  714. WRITE_REG(priv, reg, val);
  715. }
  716. } else {
  717. DBG("only own mac %d\n", netdev_mc_count(ndev));
  718. rxf_val |= GMAC_RX_FILTER_AB;
  719. }
  720. WRITE_REG(priv, regGMAC_RXF_A, rxf_val);
  721. /* enable RX */
  722. /* FIXME: RXE(ON) */
  723. RET();
  724. }
  725. static int bdx_set_mac(struct net_device *ndev, void *p)
  726. {
  727. struct bdx_priv *priv = netdev_priv(ndev);
  728. struct sockaddr *addr = p;
  729. ENTER;
  730. /*
  731. if (netif_running(dev))
  732. return -EBUSY
  733. */
  734. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  735. bdx_restore_mac(ndev, priv);
  736. RET(0);
  737. }
  738. static int bdx_read_mac(struct bdx_priv *priv)
  739. {
  740. u16 macAddress[3], i;
  741. ENTER;
  742. macAddress[2] = READ_REG(priv, regUNC_MAC0_A);
  743. macAddress[2] = READ_REG(priv, regUNC_MAC0_A);
  744. macAddress[1] = READ_REG(priv, regUNC_MAC1_A);
  745. macAddress[1] = READ_REG(priv, regUNC_MAC1_A);
  746. macAddress[0] = READ_REG(priv, regUNC_MAC2_A);
  747. macAddress[0] = READ_REG(priv, regUNC_MAC2_A);
  748. for (i = 0; i < 3; i++) {
  749. priv->ndev->dev_addr[i * 2 + 1] = macAddress[i];
  750. priv->ndev->dev_addr[i * 2] = macAddress[i] >> 8;
  751. }
  752. RET(0);
  753. }
  754. static u64 bdx_read_l2stat(struct bdx_priv *priv, int reg)
  755. {
  756. u64 val;
  757. val = READ_REG(priv, reg);
  758. val |= ((u64) READ_REG(priv, reg + 8)) << 32;
  759. return val;
  760. }
  761. /*Do the statistics-update work*/
  762. static void bdx_update_stats(struct bdx_priv *priv)
  763. {
  764. struct bdx_stats *stats = &priv->hw_stats;
  765. u64 *stats_vector = (u64 *) stats;
  766. int i;
  767. int addr;
  768. /*Fill HW structure */
  769. addr = 0x7200;
  770. /*First 12 statistics - 0x7200 - 0x72B0 */
  771. for (i = 0; i < 12; i++) {
  772. stats_vector[i] = bdx_read_l2stat(priv, addr);
  773. addr += 0x10;
  774. }
  775. BDX_ASSERT(addr != 0x72C0);
  776. /* 0x72C0-0x72E0 RSRV */
  777. addr = 0x72F0;
  778. for (; i < 16; i++) {
  779. stats_vector[i] = bdx_read_l2stat(priv, addr);
  780. addr += 0x10;
  781. }
  782. BDX_ASSERT(addr != 0x7330);
  783. /* 0x7330-0x7360 RSRV */
  784. addr = 0x7370;
  785. for (; i < 19; i++) {
  786. stats_vector[i] = bdx_read_l2stat(priv, addr);
  787. addr += 0x10;
  788. }
  789. BDX_ASSERT(addr != 0x73A0);
  790. /* 0x73A0-0x73B0 RSRV */
  791. addr = 0x73C0;
  792. for (; i < 23; i++) {
  793. stats_vector[i] = bdx_read_l2stat(priv, addr);
  794. addr += 0x10;
  795. }
  796. BDX_ASSERT(addr != 0x7400);
  797. BDX_ASSERT((sizeof(struct bdx_stats) / sizeof(u64)) != i);
  798. }
  799. static void print_rxdd(struct rxd_desc *rxdd, u32 rxd_val1, u16 len,
  800. u16 rxd_vlan);
  801. static void print_rxfd(struct rxf_desc *rxfd);
  802. /*************************************************************************
  803. * Rx DB *
  804. *************************************************************************/
  805. static void bdx_rxdb_destroy(struct rxdb *db)
  806. {
  807. vfree(db);
  808. }
  809. static struct rxdb *bdx_rxdb_create(int nelem)
  810. {
  811. struct rxdb *db;
  812. int i;
  813. db = vmalloc(sizeof(struct rxdb)
  814. + (nelem * sizeof(int))
  815. + (nelem * sizeof(struct rx_map)));
  816. if (likely(db != NULL)) {
  817. db->stack = (int *)(db + 1);
  818. db->elems = (void *)(db->stack + nelem);
  819. db->nelem = nelem;
  820. db->top = nelem;
  821. for (i = 0; i < nelem; i++)
  822. db->stack[i] = nelem - i - 1; /* to make first allocs
  823. close to db struct*/
  824. }
  825. return db;
  826. }
  827. static inline int bdx_rxdb_alloc_elem(struct rxdb *db)
  828. {
  829. BDX_ASSERT(db->top <= 0);
  830. return db->stack[--(db->top)];
  831. }
  832. static inline void *bdx_rxdb_addr_elem(struct rxdb *db, int n)
  833. {
  834. BDX_ASSERT((n < 0) || (n >= db->nelem));
  835. return db->elems + n;
  836. }
  837. static inline int bdx_rxdb_available(struct rxdb *db)
  838. {
  839. return db->top;
  840. }
  841. static inline void bdx_rxdb_free_elem(struct rxdb *db, int n)
  842. {
  843. BDX_ASSERT((n >= db->nelem) || (n < 0));
  844. db->stack[(db->top)++] = n;
  845. }
  846. /*************************************************************************
  847. * Rx Init *
  848. *************************************************************************/
  849. /**
  850. * bdx_rx_init - initialize RX all related HW and SW resources
  851. * @priv: NIC private structure
  852. *
  853. * Returns 0 on success, negative value on failure
  854. *
  855. * It creates rxf and rxd fifos, update relevant HW registers, preallocate
  856. * skb for rx. It assumes that Rx is desabled in HW
  857. * funcs are grouped for better cache usage
  858. *
  859. * RxD fifo is smaller than RxF fifo by design. Upon high load, RxD will be
  860. * filled and packets will be dropped by nic without getting into host or
  861. * cousing interrupt. Anyway, in that condition, host has no chance to process
  862. * all packets, but dropping in nic is cheaper, since it takes 0 cpu cycles
  863. */
  864. /* TBD: ensure proper packet size */
  865. static int bdx_rx_init(struct bdx_priv *priv)
  866. {
  867. ENTER;
  868. if (bdx_fifo_init(priv, &priv->rxd_fifo0.m, priv->rxd_size,
  869. regRXD_CFG0_0, regRXD_CFG1_0,
  870. regRXD_RPTR_0, regRXD_WPTR_0))
  871. goto err_mem;
  872. if (bdx_fifo_init(priv, &priv->rxf_fifo0.m, priv->rxf_size,
  873. regRXF_CFG0_0, regRXF_CFG1_0,
  874. regRXF_RPTR_0, regRXF_WPTR_0))
  875. goto err_mem;
  876. priv->rxdb = bdx_rxdb_create(priv->rxf_fifo0.m.memsz /
  877. sizeof(struct rxf_desc));
  878. if (!priv->rxdb)
  879. goto err_mem;
  880. priv->rxf_fifo0.m.pktsz = priv->ndev->mtu + VLAN_ETH_HLEN;
  881. return 0;
  882. err_mem:
  883. netdev_err(priv->ndev, "Rx init failed\n");
  884. return -ENOMEM;
  885. }
  886. /**
  887. * bdx_rx_free_skbs - frees and unmaps all skbs allocated for the fifo
  888. * @priv: NIC private structure
  889. * @f: RXF fifo
  890. */
  891. static void bdx_rx_free_skbs(struct bdx_priv *priv, struct rxf_fifo *f)
  892. {
  893. struct rx_map *dm;
  894. struct rxdb *db = priv->rxdb;
  895. u16 i;
  896. ENTER;
  897. DBG("total=%d free=%d busy=%d\n", db->nelem, bdx_rxdb_available(db),
  898. db->nelem - bdx_rxdb_available(db));
  899. while (bdx_rxdb_available(db) > 0) {
  900. i = bdx_rxdb_alloc_elem(db);
  901. dm = bdx_rxdb_addr_elem(db, i);
  902. dm->dma = 0;
  903. }
  904. for (i = 0; i < db->nelem; i++) {
  905. dm = bdx_rxdb_addr_elem(db, i);
  906. if (dm->dma) {
  907. pci_unmap_single(priv->pdev,
  908. dm->dma, f->m.pktsz,
  909. PCI_DMA_FROMDEVICE);
  910. dev_kfree_skb(dm->skb);
  911. }
  912. }
  913. }
  914. /**
  915. * bdx_rx_free - release all Rx resources
  916. * @priv: NIC private structure
  917. *
  918. * It assumes that Rx is desabled in HW
  919. */
  920. static void bdx_rx_free(struct bdx_priv *priv)
  921. {
  922. ENTER;
  923. if (priv->rxdb) {
  924. bdx_rx_free_skbs(priv, &priv->rxf_fifo0);
  925. bdx_rxdb_destroy(priv->rxdb);
  926. priv->rxdb = NULL;
  927. }
  928. bdx_fifo_free(priv, &priv->rxf_fifo0.m);
  929. bdx_fifo_free(priv, &priv->rxd_fifo0.m);
  930. RET();
  931. }
  932. /*************************************************************************
  933. * Rx Engine *
  934. *************************************************************************/
  935. /**
  936. * bdx_rx_alloc_skbs - fill rxf fifo with new skbs
  937. * @priv: nic's private structure
  938. * @f: RXF fifo that needs skbs
  939. *
  940. * It allocates skbs, build rxf descs and push it (rxf descr) into rxf fifo.
  941. * skb's virtual and physical addresses are stored in skb db.
  942. * To calculate free space, func uses cached values of RPTR and WPTR
  943. * When needed, it also updates RPTR and WPTR.
  944. */
  945. /* TBD: do not update WPTR if no desc were written */
  946. static void bdx_rx_alloc_skbs(struct bdx_priv *priv, struct rxf_fifo *f)
  947. {
  948. struct sk_buff *skb;
  949. struct rxf_desc *rxfd;
  950. struct rx_map *dm;
  951. int dno, delta, idx;
  952. struct rxdb *db = priv->rxdb;
  953. ENTER;
  954. dno = bdx_rxdb_available(db) - 1;
  955. while (dno > 0) {
  956. skb = netdev_alloc_skb(priv->ndev, f->m.pktsz + NET_IP_ALIGN);
  957. if (!skb) {
  958. pr_err("NO MEM: netdev_alloc_skb failed\n");
  959. break;
  960. }
  961. skb_reserve(skb, NET_IP_ALIGN);
  962. idx = bdx_rxdb_alloc_elem(db);
  963. dm = bdx_rxdb_addr_elem(db, idx);
  964. dm->dma = pci_map_single(priv->pdev,
  965. skb->data, f->m.pktsz,
  966. PCI_DMA_FROMDEVICE);
  967. dm->skb = skb;
  968. rxfd = (struct rxf_desc *)(f->m.va + f->m.wptr);
  969. rxfd->info = CPU_CHIP_SWAP32(0x10003); /* INFO=1 BC=3 */
  970. rxfd->va_lo = idx;
  971. rxfd->pa_lo = CPU_CHIP_SWAP32(L32_64(dm->dma));
  972. rxfd->pa_hi = CPU_CHIP_SWAP32(H32_64(dm->dma));
  973. rxfd->len = CPU_CHIP_SWAP32(f->m.pktsz);
  974. print_rxfd(rxfd);
  975. f->m.wptr += sizeof(struct rxf_desc);
  976. delta = f->m.wptr - f->m.memsz;
  977. if (unlikely(delta >= 0)) {
  978. f->m.wptr = delta;
  979. if (delta > 0) {
  980. memcpy(f->m.va, f->m.va + f->m.memsz, delta);
  981. DBG("wrapped descriptor\n");
  982. }
  983. }
  984. dno--;
  985. }
  986. /*TBD: to do - delayed rxf wptr like in txd */
  987. WRITE_REG(priv, f->m.reg_WPTR, f->m.wptr & TXF_WPTR_WR_PTR);
  988. RET();
  989. }
  990. static inline void
  991. NETIF_RX_MUX(struct bdx_priv *priv, u32 rxd_val1, u16 rxd_vlan,
  992. struct sk_buff *skb)
  993. {
  994. ENTER;
  995. DBG("rxdd->flags.bits.vtag=%d\n", GET_RXD_VTAG(rxd_val1));
  996. if (GET_RXD_VTAG(rxd_val1)) {
  997. DBG("%s: vlan rcv vlan '%x' vtag '%x'\n",
  998. priv->ndev->name,
  999. GET_RXD_VLAN_ID(rxd_vlan),
  1000. GET_RXD_VTAG(rxd_val1));
  1001. __vlan_hwaccel_put_tag(skb, GET_RXD_VLAN_TCI(rxd_vlan));
  1002. }
  1003. netif_receive_skb(skb);
  1004. }
  1005. static void bdx_recycle_skb(struct bdx_priv *priv, struct rxd_desc *rxdd)
  1006. {
  1007. struct rxf_desc *rxfd;
  1008. struct rx_map *dm;
  1009. struct rxf_fifo *f;
  1010. struct rxdb *db;
  1011. struct sk_buff *skb;
  1012. int delta;
  1013. ENTER;
  1014. DBG("priv=%p rxdd=%p\n", priv, rxdd);
  1015. f = &priv->rxf_fifo0;
  1016. db = priv->rxdb;
  1017. DBG("db=%p f=%p\n", db, f);
  1018. dm = bdx_rxdb_addr_elem(db, rxdd->va_lo);
  1019. DBG("dm=%p\n", dm);
  1020. skb = dm->skb;
  1021. rxfd = (struct rxf_desc *)(f->m.va + f->m.wptr);
  1022. rxfd->info = CPU_CHIP_SWAP32(0x10003); /* INFO=1 BC=3 */
  1023. rxfd->va_lo = rxdd->va_lo;
  1024. rxfd->pa_lo = CPU_CHIP_SWAP32(L32_64(dm->dma));
  1025. rxfd->pa_hi = CPU_CHIP_SWAP32(H32_64(dm->dma));
  1026. rxfd->len = CPU_CHIP_SWAP32(f->m.pktsz);
  1027. print_rxfd(rxfd);
  1028. f->m.wptr += sizeof(struct rxf_desc);
  1029. delta = f->m.wptr - f->m.memsz;
  1030. if (unlikely(delta >= 0)) {
  1031. f->m.wptr = delta;
  1032. if (delta > 0) {
  1033. memcpy(f->m.va, f->m.va + f->m.memsz, delta);
  1034. DBG("wrapped descriptor\n");
  1035. }
  1036. }
  1037. RET();
  1038. }
  1039. /**
  1040. * bdx_rx_receive - receives full packets from RXD fifo and pass them to OS
  1041. * NOTE: a special treatment is given to non-continuous descriptors
  1042. * that start near the end, wraps around and continue at the beginning. a second
  1043. * part is copied right after the first, and then descriptor is interpreted as
  1044. * normal. fifo has an extra space to allow such operations
  1045. * @priv: nic's private structure
  1046. * @f: RXF fifo that needs skbs
  1047. * @budget: maximum number of packets to receive
  1048. */
  1049. /* TBD: replace memcpy func call by explicite inline asm */
  1050. static int bdx_rx_receive(struct bdx_priv *priv, struct rxd_fifo *f, int budget)
  1051. {
  1052. struct net_device *ndev = priv->ndev;
  1053. struct sk_buff *skb, *skb2;
  1054. struct rxd_desc *rxdd;
  1055. struct rx_map *dm;
  1056. struct rxf_fifo *rxf_fifo;
  1057. int tmp_len, size;
  1058. int done = 0;
  1059. int max_done = BDX_MAX_RX_DONE;
  1060. struct rxdb *db = NULL;
  1061. /* Unmarshalled descriptor - copy of descriptor in host order */
  1062. u32 rxd_val1;
  1063. u16 len;
  1064. u16 rxd_vlan;
  1065. ENTER;
  1066. max_done = budget;
  1067. f->m.wptr = READ_REG(priv, f->m.reg_WPTR) & TXF_WPTR_WR_PTR;
  1068. size = f->m.wptr - f->m.rptr;
  1069. if (size < 0)
  1070. size = f->m.memsz + size; /* size is negative :-) */
  1071. while (size > 0) {
  1072. rxdd = (struct rxd_desc *)(f->m.va + f->m.rptr);
  1073. rxd_val1 = CPU_CHIP_SWAP32(rxdd->rxd_val1);
  1074. len = CPU_CHIP_SWAP16(rxdd->len);
  1075. rxd_vlan = CPU_CHIP_SWAP16(rxdd->rxd_vlan);
  1076. print_rxdd(rxdd, rxd_val1, len, rxd_vlan);
  1077. tmp_len = GET_RXD_BC(rxd_val1) << 3;
  1078. BDX_ASSERT(tmp_len <= 0);
  1079. size -= tmp_len;
  1080. if (size < 0) /* test for partially arrived descriptor */
  1081. break;
  1082. f->m.rptr += tmp_len;
  1083. tmp_len = f->m.rptr - f->m.memsz;
  1084. if (unlikely(tmp_len >= 0)) {
  1085. f->m.rptr = tmp_len;
  1086. if (tmp_len > 0) {
  1087. DBG("wrapped desc rptr=%d tmp_len=%d\n",
  1088. f->m.rptr, tmp_len);
  1089. memcpy(f->m.va + f->m.memsz, f->m.va, tmp_len);
  1090. }
  1091. }
  1092. if (unlikely(GET_RXD_ERR(rxd_val1))) {
  1093. DBG("rxd_err = 0x%x\n", GET_RXD_ERR(rxd_val1));
  1094. ndev->stats.rx_errors++;
  1095. bdx_recycle_skb(priv, rxdd);
  1096. continue;
  1097. }
  1098. rxf_fifo = &priv->rxf_fifo0;
  1099. db = priv->rxdb;
  1100. dm = bdx_rxdb_addr_elem(db, rxdd->va_lo);
  1101. skb = dm->skb;
  1102. if (len < BDX_COPYBREAK &&
  1103. (skb2 = netdev_alloc_skb(priv->ndev, len + NET_IP_ALIGN))) {
  1104. skb_reserve(skb2, NET_IP_ALIGN);
  1105. /*skb_put(skb2, len); */
  1106. pci_dma_sync_single_for_cpu(priv->pdev,
  1107. dm->dma, rxf_fifo->m.pktsz,
  1108. PCI_DMA_FROMDEVICE);
  1109. memcpy(skb2->data, skb->data, len);
  1110. bdx_recycle_skb(priv, rxdd);
  1111. skb = skb2;
  1112. } else {
  1113. pci_unmap_single(priv->pdev,
  1114. dm->dma, rxf_fifo->m.pktsz,
  1115. PCI_DMA_FROMDEVICE);
  1116. bdx_rxdb_free_elem(db, rxdd->va_lo);
  1117. }
  1118. ndev->stats.rx_bytes += len;
  1119. skb_put(skb, len);
  1120. skb->protocol = eth_type_trans(skb, ndev);
  1121. /* Non-IP packets aren't checksum-offloaded */
  1122. if (GET_RXD_PKT_ID(rxd_val1) == 0)
  1123. skb_checksum_none_assert(skb);
  1124. else
  1125. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1126. NETIF_RX_MUX(priv, rxd_val1, rxd_vlan, skb);
  1127. if (++done >= max_done)
  1128. break;
  1129. }
  1130. ndev->stats.rx_packets += done;
  1131. /* FIXME: do smth to minimize pci accesses */
  1132. WRITE_REG(priv, f->m.reg_RPTR, f->m.rptr & TXF_WPTR_WR_PTR);
  1133. bdx_rx_alloc_skbs(priv, &priv->rxf_fifo0);
  1134. RET(done);
  1135. }
  1136. /*************************************************************************
  1137. * Debug / Temprorary Code *
  1138. *************************************************************************/
  1139. static void print_rxdd(struct rxd_desc *rxdd, u32 rxd_val1, u16 len,
  1140. u16 rxd_vlan)
  1141. {
  1142. DBG("ERROR: rxdd bc %d rxfq %d to %d type %d err %d rxp %d pkt_id %d vtag %d len %d vlan_id %d cfi %d prio %d va_lo %d va_hi %d\n",
  1143. GET_RXD_BC(rxd_val1), GET_RXD_RXFQ(rxd_val1), GET_RXD_TO(rxd_val1),
  1144. GET_RXD_TYPE(rxd_val1), GET_RXD_ERR(rxd_val1),
  1145. GET_RXD_RXP(rxd_val1), GET_RXD_PKT_ID(rxd_val1),
  1146. GET_RXD_VTAG(rxd_val1), len, GET_RXD_VLAN_ID(rxd_vlan),
  1147. GET_RXD_CFI(rxd_vlan), GET_RXD_PRIO(rxd_vlan), rxdd->va_lo,
  1148. rxdd->va_hi);
  1149. }
  1150. static void print_rxfd(struct rxf_desc *rxfd)
  1151. {
  1152. DBG("=== RxF desc CHIP ORDER/ENDIANNESS =============\n"
  1153. "info 0x%x va_lo %u pa_lo 0x%x pa_hi 0x%x len 0x%x\n",
  1154. rxfd->info, rxfd->va_lo, rxfd->pa_lo, rxfd->pa_hi, rxfd->len);
  1155. }
  1156. /*
  1157. * TX HW/SW interaction overview
  1158. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  1159. * There are 2 types of TX communication channels between driver and NIC.
  1160. * 1) TX Free Fifo - TXF - holds ack descriptors for sent packets
  1161. * 2) TX Data Fifo - TXD - holds descriptors of full buffers.
  1162. *
  1163. * Currently NIC supports TSO, checksuming and gather DMA
  1164. * UFO and IP fragmentation is on the way
  1165. *
  1166. * RX SW Data Structures
  1167. * ~~~~~~~~~~~~~~~~~~~~~
  1168. * txdb - used to keep track of all skbs owned by SW and their dma addresses.
  1169. * For TX case, ownership lasts from geting packet via hard_xmit and until HW
  1170. * acknowledges sent by TXF descriptors.
  1171. * Implemented as cyclic buffer.
  1172. * fifo - keeps info about fifo's size and location, relevant HW registers,
  1173. * usage and skb db. Each RXD and RXF Fifo has its own fifo structure.
  1174. * Implemented as simple struct.
  1175. *
  1176. * TX SW Execution Flow
  1177. * ~~~~~~~~~~~~~~~~~~~~
  1178. * OS calls driver's hard_xmit method with packet to sent.
  1179. * Driver creates DMA mappings, builds TXD descriptors and kicks HW
  1180. * by updating TXD WPTR.
  1181. * When packet is sent, HW write us TXF descriptor and SW frees original skb.
  1182. * To prevent TXD fifo overflow without reading HW registers every time,
  1183. * SW deploys "tx level" technique.
  1184. * Upon strart up, tx level is initialized to TXD fifo length.
  1185. * For every sent packet, SW gets its TXD descriptor sizei
  1186. * (from precalculated array) and substructs it from tx level.
  1187. * The size is also stored in txdb. When TXF ack arrives, SW fetch size of
  1188. * original TXD descriptor from txdb and adds it to tx level.
  1189. * When Tx level drops under some predefined treshhold, the driver
  1190. * stops the TX queue. When TX level rises above that level,
  1191. * the tx queue is enabled again.
  1192. *
  1193. * This technique avoids eccessive reading of RPTR and WPTR registers.
  1194. * As our benchmarks shows, it adds 1.5 Gbit/sec to NIS's throuput.
  1195. */
  1196. /*************************************************************************
  1197. * Tx DB *
  1198. *************************************************************************/
  1199. static inline int bdx_tx_db_size(struct txdb *db)
  1200. {
  1201. int taken = db->wptr - db->rptr;
  1202. if (taken < 0)
  1203. taken = db->size + 1 + taken; /* (size + 1) equals memsz */
  1204. return db->size - taken;
  1205. }
  1206. /**
  1207. * __bdx_tx_db_ptr_next - helper function, increment read/write pointer + wrap
  1208. * @db: tx data base
  1209. * @pptr: read or write pointer
  1210. */
  1211. static inline void __bdx_tx_db_ptr_next(struct txdb *db, struct tx_map **pptr)
  1212. {
  1213. BDX_ASSERT(db == NULL || pptr == NULL); /* sanity */
  1214. BDX_ASSERT(*pptr != db->rptr && /* expect either read */
  1215. *pptr != db->wptr); /* or write pointer */
  1216. BDX_ASSERT(*pptr < db->start || /* pointer has to be */
  1217. *pptr >= db->end); /* in range */
  1218. ++*pptr;
  1219. if (unlikely(*pptr == db->end))
  1220. *pptr = db->start;
  1221. }
  1222. /**
  1223. * bdx_tx_db_inc_rptr - increment read pointer
  1224. * @db: tx data base
  1225. */
  1226. static inline void bdx_tx_db_inc_rptr(struct txdb *db)
  1227. {
  1228. BDX_ASSERT(db->rptr == db->wptr); /* can't read from empty db */
  1229. __bdx_tx_db_ptr_next(db, &db->rptr);
  1230. }
  1231. /**
  1232. * bdx_tx_db_inc_wptr - increment write pointer
  1233. * @db: tx data base
  1234. */
  1235. static inline void bdx_tx_db_inc_wptr(struct txdb *db)
  1236. {
  1237. __bdx_tx_db_ptr_next(db, &db->wptr);
  1238. BDX_ASSERT(db->rptr == db->wptr); /* we can not get empty db as
  1239. a result of write */
  1240. }
  1241. /**
  1242. * bdx_tx_db_init - creates and initializes tx db
  1243. * @d: tx data base
  1244. * @sz_type: size of tx fifo
  1245. *
  1246. * Returns 0 on success, error code otherwise
  1247. */
  1248. static int bdx_tx_db_init(struct txdb *d, int sz_type)
  1249. {
  1250. int memsz = FIFO_SIZE * (1 << (sz_type + 1));
  1251. d->start = vmalloc(memsz);
  1252. if (!d->start)
  1253. return -ENOMEM;
  1254. /*
  1255. * In order to differentiate between db is empty and db is full
  1256. * states at least one element should always be empty in order to
  1257. * avoid rptr == wptr which means db is empty
  1258. */
  1259. d->size = memsz / sizeof(struct tx_map) - 1;
  1260. d->end = d->start + d->size + 1; /* just after last element */
  1261. /* all dbs are created equally empty */
  1262. d->rptr = d->start;
  1263. d->wptr = d->start;
  1264. return 0;
  1265. }
  1266. /**
  1267. * bdx_tx_db_close - closes tx db and frees all memory
  1268. * @d: tx data base
  1269. */
  1270. static void bdx_tx_db_close(struct txdb *d)
  1271. {
  1272. BDX_ASSERT(d == NULL);
  1273. vfree(d->start);
  1274. d->start = NULL;
  1275. }
  1276. /*************************************************************************
  1277. * Tx Engine *
  1278. *************************************************************************/
  1279. /* sizes of tx desc (including padding if needed) as function
  1280. * of skb's frag number */
  1281. static struct {
  1282. u16 bytes;
  1283. u16 qwords; /* qword = 64 bit */
  1284. } txd_sizes[MAX_SKB_FRAGS + 1];
  1285. /**
  1286. * bdx_tx_map_skb - creates and stores dma mappings for skb's data blocks
  1287. * @priv: NIC private structure
  1288. * @skb: socket buffer to map
  1289. * @txdd: TX descriptor to use
  1290. *
  1291. * It makes dma mappings for skb's data blocks and writes them to PBL of
  1292. * new tx descriptor. It also stores them in the tx db, so they could be
  1293. * unmaped after data was sent. It is reponsibility of a caller to make
  1294. * sure that there is enough space in the tx db. Last element holds pointer
  1295. * to skb itself and marked with zero length
  1296. */
  1297. static inline void
  1298. bdx_tx_map_skb(struct bdx_priv *priv, struct sk_buff *skb,
  1299. struct txd_desc *txdd)
  1300. {
  1301. struct txdb *db = &priv->txdb;
  1302. struct pbl *pbl = &txdd->pbl[0];
  1303. int nr_frags = skb_shinfo(skb)->nr_frags;
  1304. int i;
  1305. db->wptr->len = skb_headlen(skb);
  1306. db->wptr->addr.dma = pci_map_single(priv->pdev, skb->data,
  1307. db->wptr->len, PCI_DMA_TODEVICE);
  1308. pbl->len = CPU_CHIP_SWAP32(db->wptr->len);
  1309. pbl->pa_lo = CPU_CHIP_SWAP32(L32_64(db->wptr->addr.dma));
  1310. pbl->pa_hi = CPU_CHIP_SWAP32(H32_64(db->wptr->addr.dma));
  1311. DBG("=== pbl len: 0x%x ================\n", pbl->len);
  1312. DBG("=== pbl pa_lo: 0x%x ================\n", pbl->pa_lo);
  1313. DBG("=== pbl pa_hi: 0x%x ================\n", pbl->pa_hi);
  1314. bdx_tx_db_inc_wptr(db);
  1315. for (i = 0; i < nr_frags; i++) {
  1316. const struct skb_frag_struct *frag;
  1317. frag = &skb_shinfo(skb)->frags[i];
  1318. db->wptr->len = skb_frag_size(frag);
  1319. db->wptr->addr.dma = skb_frag_dma_map(&priv->pdev->dev, frag,
  1320. 0, skb_frag_size(frag),
  1321. DMA_TO_DEVICE);
  1322. pbl++;
  1323. pbl->len = CPU_CHIP_SWAP32(db->wptr->len);
  1324. pbl->pa_lo = CPU_CHIP_SWAP32(L32_64(db->wptr->addr.dma));
  1325. pbl->pa_hi = CPU_CHIP_SWAP32(H32_64(db->wptr->addr.dma));
  1326. bdx_tx_db_inc_wptr(db);
  1327. }
  1328. /* add skb clean up info. */
  1329. db->wptr->len = -txd_sizes[nr_frags].bytes;
  1330. db->wptr->addr.skb = skb;
  1331. bdx_tx_db_inc_wptr(db);
  1332. }
  1333. /* init_txd_sizes - precalculate sizes of descriptors for skbs up to 16 frags
  1334. * number of frags is used as index to fetch correct descriptors size,
  1335. * instead of calculating it each time */
  1336. static void __init init_txd_sizes(void)
  1337. {
  1338. int i, lwords;
  1339. /* 7 - is number of lwords in txd with one phys buffer
  1340. * 3 - is number of lwords used for every additional phys buffer */
  1341. for (i = 0; i < MAX_SKB_FRAGS + 1; i++) {
  1342. lwords = 7 + (i * 3);
  1343. if (lwords & 1)
  1344. lwords++; /* pad it with 1 lword */
  1345. txd_sizes[i].qwords = lwords >> 1;
  1346. txd_sizes[i].bytes = lwords << 2;
  1347. }
  1348. }
  1349. /* bdx_tx_init - initialize all Tx related stuff.
  1350. * Namely, TXD and TXF fifos, database etc */
  1351. static int bdx_tx_init(struct bdx_priv *priv)
  1352. {
  1353. if (bdx_fifo_init(priv, &priv->txd_fifo0.m, priv->txd_size,
  1354. regTXD_CFG0_0,
  1355. regTXD_CFG1_0, regTXD_RPTR_0, regTXD_WPTR_0))
  1356. goto err_mem;
  1357. if (bdx_fifo_init(priv, &priv->txf_fifo0.m, priv->txf_size,
  1358. regTXF_CFG0_0,
  1359. regTXF_CFG1_0, regTXF_RPTR_0, regTXF_WPTR_0))
  1360. goto err_mem;
  1361. /* The TX db has to keep mappings for all packets sent (on TxD)
  1362. * and not yet reclaimed (on TxF) */
  1363. if (bdx_tx_db_init(&priv->txdb, max(priv->txd_size, priv->txf_size)))
  1364. goto err_mem;
  1365. priv->tx_level = BDX_MAX_TX_LEVEL;
  1366. #ifdef BDX_DELAY_WPTR
  1367. priv->tx_update_mark = priv->tx_level - 1024;
  1368. #endif
  1369. return 0;
  1370. err_mem:
  1371. netdev_err(priv->ndev, "Tx init failed\n");
  1372. return -ENOMEM;
  1373. }
  1374. /**
  1375. * bdx_tx_space - calculates available space in TX fifo
  1376. * @priv: NIC private structure
  1377. *
  1378. * Returns available space in TX fifo in bytes
  1379. */
  1380. static inline int bdx_tx_space(struct bdx_priv *priv)
  1381. {
  1382. struct txd_fifo *f = &priv->txd_fifo0;
  1383. int fsize;
  1384. f->m.rptr = READ_REG(priv, f->m.reg_RPTR) & TXF_WPTR_WR_PTR;
  1385. fsize = f->m.rptr - f->m.wptr;
  1386. if (fsize <= 0)
  1387. fsize = f->m.memsz + fsize;
  1388. return fsize;
  1389. }
  1390. /**
  1391. * bdx_tx_transmit - send packet to NIC
  1392. * @skb: packet to send
  1393. * @ndev: network device assigned to NIC
  1394. * Return codes:
  1395. * o NETDEV_TX_OK everything ok.
  1396. * o NETDEV_TX_BUSY Cannot transmit packet, try later
  1397. * Usually a bug, means queue start/stop flow control is broken in
  1398. * the driver. Note: the driver must NOT put the skb in its DMA ring.
  1399. * o NETDEV_TX_LOCKED Locking failed, please retry quickly.
  1400. */
  1401. static netdev_tx_t bdx_tx_transmit(struct sk_buff *skb,
  1402. struct net_device *ndev)
  1403. {
  1404. struct bdx_priv *priv = netdev_priv(ndev);
  1405. struct txd_fifo *f = &priv->txd_fifo0;
  1406. int txd_checksum = 7; /* full checksum */
  1407. int txd_lgsnd = 0;
  1408. int txd_vlan_id = 0;
  1409. int txd_vtag = 0;
  1410. int txd_mss = 0;
  1411. int nr_frags = skb_shinfo(skb)->nr_frags;
  1412. struct txd_desc *txdd;
  1413. int len;
  1414. unsigned long flags;
  1415. ENTER;
  1416. local_irq_save(flags);
  1417. if (!spin_trylock(&priv->tx_lock)) {
  1418. local_irq_restore(flags);
  1419. DBG("%s[%s]: TX locked, returning NETDEV_TX_LOCKED\n",
  1420. BDX_DRV_NAME, ndev->name);
  1421. return NETDEV_TX_LOCKED;
  1422. }
  1423. /* build tx descriptor */
  1424. BDX_ASSERT(f->m.wptr >= f->m.memsz); /* started with valid wptr */
  1425. txdd = (struct txd_desc *)(f->m.va + f->m.wptr);
  1426. if (unlikely(skb->ip_summed != CHECKSUM_PARTIAL))
  1427. txd_checksum = 0;
  1428. if (skb_shinfo(skb)->gso_size) {
  1429. txd_mss = skb_shinfo(skb)->gso_size;
  1430. txd_lgsnd = 1;
  1431. DBG("skb %p skb len %d gso size = %d\n", skb, skb->len,
  1432. txd_mss);
  1433. }
  1434. if (vlan_tx_tag_present(skb)) {
  1435. /*Cut VLAN ID to 12 bits */
  1436. txd_vlan_id = vlan_tx_tag_get(skb) & BITS_MASK(12);
  1437. txd_vtag = 1;
  1438. }
  1439. txdd->length = CPU_CHIP_SWAP16(skb->len);
  1440. txdd->mss = CPU_CHIP_SWAP16(txd_mss);
  1441. txdd->txd_val1 =
  1442. CPU_CHIP_SWAP32(TXD_W1_VAL
  1443. (txd_sizes[nr_frags].qwords, txd_checksum, txd_vtag,
  1444. txd_lgsnd, txd_vlan_id));
  1445. DBG("=== TxD desc =====================\n");
  1446. DBG("=== w1: 0x%x ================\n", txdd->txd_val1);
  1447. DBG("=== w2: mss 0x%x len 0x%x\n", txdd->mss, txdd->length);
  1448. bdx_tx_map_skb(priv, skb, txdd);
  1449. /* increment TXD write pointer. In case of
  1450. fifo wrapping copy reminder of the descriptor
  1451. to the beginning */
  1452. f->m.wptr += txd_sizes[nr_frags].bytes;
  1453. len = f->m.wptr - f->m.memsz;
  1454. if (unlikely(len >= 0)) {
  1455. f->m.wptr = len;
  1456. if (len > 0) {
  1457. BDX_ASSERT(len > f->m.memsz);
  1458. memcpy(f->m.va, f->m.va + f->m.memsz, len);
  1459. }
  1460. }
  1461. BDX_ASSERT(f->m.wptr >= f->m.memsz); /* finished with valid wptr */
  1462. priv->tx_level -= txd_sizes[nr_frags].bytes;
  1463. BDX_ASSERT(priv->tx_level <= 0 || priv->tx_level > BDX_MAX_TX_LEVEL);
  1464. #ifdef BDX_DELAY_WPTR
  1465. if (priv->tx_level > priv->tx_update_mark) {
  1466. /* Force memory writes to complete before letting h/w
  1467. know there are new descriptors to fetch.
  1468. (might be needed on platforms like IA64)
  1469. wmb(); */
  1470. WRITE_REG(priv, f->m.reg_WPTR, f->m.wptr & TXF_WPTR_WR_PTR);
  1471. } else {
  1472. if (priv->tx_noupd++ > BDX_NO_UPD_PACKETS) {
  1473. priv->tx_noupd = 0;
  1474. WRITE_REG(priv, f->m.reg_WPTR,
  1475. f->m.wptr & TXF_WPTR_WR_PTR);
  1476. }
  1477. }
  1478. #else
  1479. /* Force memory writes to complete before letting h/w
  1480. know there are new descriptors to fetch.
  1481. (might be needed on platforms like IA64)
  1482. wmb(); */
  1483. WRITE_REG(priv, f->m.reg_WPTR, f->m.wptr & TXF_WPTR_WR_PTR);
  1484. #endif
  1485. #ifdef BDX_LLTX
  1486. ndev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1487. #endif
  1488. ndev->stats.tx_packets++;
  1489. ndev->stats.tx_bytes += skb->len;
  1490. if (priv->tx_level < BDX_MIN_TX_LEVEL) {
  1491. DBG("%s: %s: TX Q STOP level %d\n",
  1492. BDX_DRV_NAME, ndev->name, priv->tx_level);
  1493. netif_stop_queue(ndev);
  1494. }
  1495. spin_unlock_irqrestore(&priv->tx_lock, flags);
  1496. return NETDEV_TX_OK;
  1497. }
  1498. /**
  1499. * bdx_tx_cleanup - clean TXF fifo, run in the context of IRQ.
  1500. * @priv: bdx adapter
  1501. *
  1502. * It scans TXF fifo for descriptors, frees DMA mappings and reports to OS
  1503. * that those packets were sent
  1504. */
  1505. static void bdx_tx_cleanup(struct bdx_priv *priv)
  1506. {
  1507. struct txf_fifo *f = &priv->txf_fifo0;
  1508. struct txdb *db = &priv->txdb;
  1509. int tx_level = 0;
  1510. ENTER;
  1511. f->m.wptr = READ_REG(priv, f->m.reg_WPTR) & TXF_WPTR_MASK;
  1512. BDX_ASSERT(f->m.rptr >= f->m.memsz); /* started with valid rptr */
  1513. while (f->m.wptr != f->m.rptr) {
  1514. f->m.rptr += BDX_TXF_DESC_SZ;
  1515. f->m.rptr &= f->m.size_mask;
  1516. /* unmap all the fragments */
  1517. /* first has to come tx_maps containing dma */
  1518. BDX_ASSERT(db->rptr->len == 0);
  1519. do {
  1520. BDX_ASSERT(db->rptr->addr.dma == 0);
  1521. pci_unmap_page(priv->pdev, db->rptr->addr.dma,
  1522. db->rptr->len, PCI_DMA_TODEVICE);
  1523. bdx_tx_db_inc_rptr(db);
  1524. } while (db->rptr->len > 0);
  1525. tx_level -= db->rptr->len; /* '-' koz len is negative */
  1526. /* now should come skb pointer - free it */
  1527. dev_kfree_skb_irq(db->rptr->addr.skb);
  1528. bdx_tx_db_inc_rptr(db);
  1529. }
  1530. /* let h/w know which TXF descriptors were cleaned */
  1531. BDX_ASSERT((f->m.wptr & TXF_WPTR_WR_PTR) >= f->m.memsz);
  1532. WRITE_REG(priv, f->m.reg_RPTR, f->m.rptr & TXF_WPTR_WR_PTR);
  1533. /* We reclaimed resources, so in case the Q is stopped by xmit callback,
  1534. * we resume the transmition and use tx_lock to synchronize with xmit.*/
  1535. spin_lock(&priv->tx_lock);
  1536. priv->tx_level += tx_level;
  1537. BDX_ASSERT(priv->tx_level <= 0 || priv->tx_level > BDX_MAX_TX_LEVEL);
  1538. #ifdef BDX_DELAY_WPTR
  1539. if (priv->tx_noupd) {
  1540. priv->tx_noupd = 0;
  1541. WRITE_REG(priv, priv->txd_fifo0.m.reg_WPTR,
  1542. priv->txd_fifo0.m.wptr & TXF_WPTR_WR_PTR);
  1543. }
  1544. #endif
  1545. if (unlikely(netif_queue_stopped(priv->ndev) &&
  1546. netif_carrier_ok(priv->ndev) &&
  1547. (priv->tx_level >= BDX_MIN_TX_LEVEL))) {
  1548. DBG("%s: %s: TX Q WAKE level %d\n",
  1549. BDX_DRV_NAME, priv->ndev->name, priv->tx_level);
  1550. netif_wake_queue(priv->ndev);
  1551. }
  1552. spin_unlock(&priv->tx_lock);
  1553. }
  1554. /**
  1555. * bdx_tx_free_skbs - frees all skbs from TXD fifo.
  1556. * It gets called when OS stops this dev, eg upon "ifconfig down" or rmmod
  1557. */
  1558. static void bdx_tx_free_skbs(struct bdx_priv *priv)
  1559. {
  1560. struct txdb *db = &priv->txdb;
  1561. ENTER;
  1562. while (db->rptr != db->wptr) {
  1563. if (likely(db->rptr->len))
  1564. pci_unmap_page(priv->pdev, db->rptr->addr.dma,
  1565. db->rptr->len, PCI_DMA_TODEVICE);
  1566. else
  1567. dev_kfree_skb(db->rptr->addr.skb);
  1568. bdx_tx_db_inc_rptr(db);
  1569. }
  1570. RET();
  1571. }
  1572. /* bdx_tx_free - frees all Tx resources */
  1573. static void bdx_tx_free(struct bdx_priv *priv)
  1574. {
  1575. ENTER;
  1576. bdx_tx_free_skbs(priv);
  1577. bdx_fifo_free(priv, &priv->txd_fifo0.m);
  1578. bdx_fifo_free(priv, &priv->txf_fifo0.m);
  1579. bdx_tx_db_close(&priv->txdb);
  1580. }
  1581. /**
  1582. * bdx_tx_push_desc - push descriptor to TxD fifo
  1583. * @priv: NIC private structure
  1584. * @data: desc's data
  1585. * @size: desc's size
  1586. *
  1587. * Pushes desc to TxD fifo and overlaps it if needed.
  1588. * NOTE: this func does not check for available space. this is responsibility
  1589. * of the caller. Neither does it check that data size is smaller than
  1590. * fifo size.
  1591. */
  1592. static void bdx_tx_push_desc(struct bdx_priv *priv, void *data, int size)
  1593. {
  1594. struct txd_fifo *f = &priv->txd_fifo0;
  1595. int i = f->m.memsz - f->m.wptr;
  1596. if (size == 0)
  1597. return;
  1598. if (i > size) {
  1599. memcpy(f->m.va + f->m.wptr, data, size);
  1600. f->m.wptr += size;
  1601. } else {
  1602. memcpy(f->m.va + f->m.wptr, data, i);
  1603. f->m.wptr = size - i;
  1604. memcpy(f->m.va, data + i, f->m.wptr);
  1605. }
  1606. WRITE_REG(priv, f->m.reg_WPTR, f->m.wptr & TXF_WPTR_WR_PTR);
  1607. }
  1608. /**
  1609. * bdx_tx_push_desc_safe - push descriptor to TxD fifo in a safe way
  1610. * @priv: NIC private structure
  1611. * @data: desc's data
  1612. * @size: desc's size
  1613. *
  1614. * NOTE: this func does check for available space and, if necessary, waits for
  1615. * NIC to read existing data before writing new one.
  1616. */
  1617. static void bdx_tx_push_desc_safe(struct bdx_priv *priv, void *data, int size)
  1618. {
  1619. int timer = 0;
  1620. ENTER;
  1621. while (size > 0) {
  1622. /* we substruct 8 because when fifo is full rptr == wptr
  1623. which also means that fifo is empty, we can understand
  1624. the difference, but could hw do the same ??? :) */
  1625. int avail = bdx_tx_space(priv) - 8;
  1626. if (avail <= 0) {
  1627. if (timer++ > 300) { /* prevent endless loop */
  1628. DBG("timeout while writing desc to TxD fifo\n");
  1629. break;
  1630. }
  1631. udelay(50); /* give hw a chance to clean fifo */
  1632. continue;
  1633. }
  1634. avail = min(avail, size);
  1635. DBG("about to push %d bytes starting %p size %d\n", avail,
  1636. data, size);
  1637. bdx_tx_push_desc(priv, data, avail);
  1638. size -= avail;
  1639. data += avail;
  1640. }
  1641. RET();
  1642. }
  1643. static const struct net_device_ops bdx_netdev_ops = {
  1644. .ndo_open = bdx_open,
  1645. .ndo_stop = bdx_close,
  1646. .ndo_start_xmit = bdx_tx_transmit,
  1647. .ndo_validate_addr = eth_validate_addr,
  1648. .ndo_do_ioctl = bdx_ioctl,
  1649. .ndo_set_rx_mode = bdx_setmulti,
  1650. .ndo_change_mtu = bdx_change_mtu,
  1651. .ndo_set_mac_address = bdx_set_mac,
  1652. .ndo_vlan_rx_add_vid = bdx_vlan_rx_add_vid,
  1653. .ndo_vlan_rx_kill_vid = bdx_vlan_rx_kill_vid,
  1654. };
  1655. /**
  1656. * bdx_probe - Device Initialization Routine
  1657. * @pdev: PCI device information struct
  1658. * @ent: entry in bdx_pci_tbl
  1659. *
  1660. * Returns 0 on success, negative on failure
  1661. *
  1662. * bdx_probe initializes an adapter identified by a pci_dev structure.
  1663. * The OS initialization, configuring of the adapter private structure,
  1664. * and a hardware reset occur.
  1665. *
  1666. * functions and their order used as explained in
  1667. * /usr/src/linux/Documentation/DMA-{API,mapping}.txt
  1668. *
  1669. */
  1670. /* TBD: netif_msg should be checked and implemented. I disable it for now */
  1671. static int
  1672. bdx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1673. {
  1674. struct net_device *ndev;
  1675. struct bdx_priv *priv;
  1676. int err, pci_using_dac, port;
  1677. unsigned long pciaddr;
  1678. u32 regionSize;
  1679. struct pci_nic *nic;
  1680. ENTER;
  1681. nic = vmalloc(sizeof(*nic));
  1682. if (!nic)
  1683. RET(-ENOMEM);
  1684. /************** pci *****************/
  1685. err = pci_enable_device(pdev);
  1686. if (err) /* it triggers interrupt, dunno why. */
  1687. goto err_pci; /* it's not a problem though */
  1688. if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) &&
  1689. !(err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  1690. pci_using_dac = 1;
  1691. } else {
  1692. if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) ||
  1693. (err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  1694. pr_err("No usable DMA configuration, aborting\n");
  1695. goto err_dma;
  1696. }
  1697. pci_using_dac = 0;
  1698. }
  1699. err = pci_request_regions(pdev, BDX_DRV_NAME);
  1700. if (err)
  1701. goto err_dma;
  1702. pci_set_master(pdev);
  1703. pciaddr = pci_resource_start(pdev, 0);
  1704. if (!pciaddr) {
  1705. err = -EIO;
  1706. pr_err("no MMIO resource\n");
  1707. goto err_out_res;
  1708. }
  1709. regionSize = pci_resource_len(pdev, 0);
  1710. if (regionSize < BDX_REGS_SIZE) {
  1711. err = -EIO;
  1712. pr_err("MMIO resource (%x) too small\n", regionSize);
  1713. goto err_out_res;
  1714. }
  1715. nic->regs = ioremap(pciaddr, regionSize);
  1716. if (!nic->regs) {
  1717. err = -EIO;
  1718. pr_err("ioremap failed\n");
  1719. goto err_out_res;
  1720. }
  1721. if (pdev->irq < 2) {
  1722. err = -EIO;
  1723. pr_err("invalid irq (%d)\n", pdev->irq);
  1724. goto err_out_iomap;
  1725. }
  1726. pci_set_drvdata(pdev, nic);
  1727. if (pdev->device == 0x3014)
  1728. nic->port_num = 2;
  1729. else
  1730. nic->port_num = 1;
  1731. print_hw_id(pdev);
  1732. bdx_hw_reset_direct(nic->regs);
  1733. nic->irq_type = IRQ_INTX;
  1734. #ifdef BDX_MSI
  1735. if ((readl(nic->regs + FPGA_VER) & 0xFFF) >= 378) {
  1736. err = pci_enable_msi(pdev);
  1737. if (err)
  1738. pr_err("Can't eneble msi. error is %d\n", err);
  1739. else
  1740. nic->irq_type = IRQ_MSI;
  1741. } else
  1742. DBG("HW does not support MSI\n");
  1743. #endif
  1744. /************** netdev **************/
  1745. for (port = 0; port < nic->port_num; port++) {
  1746. ndev = alloc_etherdev(sizeof(struct bdx_priv));
  1747. if (!ndev) {
  1748. err = -ENOMEM;
  1749. goto err_out_iomap;
  1750. }
  1751. ndev->netdev_ops = &bdx_netdev_ops;
  1752. ndev->tx_queue_len = BDX_NDEV_TXQ_LEN;
  1753. bdx_set_ethtool_ops(ndev); /* ethtool interface */
  1754. /* these fields are used for info purposes only
  1755. * so we can have them same for all ports of the board */
  1756. ndev->if_port = port;
  1757. ndev->features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO
  1758. | NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
  1759. NETIF_F_HW_VLAN_FILTER | NETIF_F_RXCSUM
  1760. /*| NETIF_F_FRAGLIST */
  1761. ;
  1762. ndev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  1763. NETIF_F_TSO | NETIF_F_HW_VLAN_TX;
  1764. if (pci_using_dac)
  1765. ndev->features |= NETIF_F_HIGHDMA;
  1766. /************** priv ****************/
  1767. priv = nic->priv[port] = netdev_priv(ndev);
  1768. priv->pBdxRegs = nic->regs + port * 0x8000;
  1769. priv->port = port;
  1770. priv->pdev = pdev;
  1771. priv->ndev = ndev;
  1772. priv->nic = nic;
  1773. priv->msg_enable = BDX_DEF_MSG_ENABLE;
  1774. netif_napi_add(ndev, &priv->napi, bdx_poll, 64);
  1775. if ((readl(nic->regs + FPGA_VER) & 0xFFF) == 308) {
  1776. DBG("HW statistics not supported\n");
  1777. priv->stats_flag = 0;
  1778. } else {
  1779. priv->stats_flag = 1;
  1780. }
  1781. /* Initialize fifo sizes. */
  1782. priv->txd_size = 2;
  1783. priv->txf_size = 2;
  1784. priv->rxd_size = 2;
  1785. priv->rxf_size = 3;
  1786. /* Initialize the initial coalescing registers. */
  1787. priv->rdintcm = INT_REG_VAL(0x20, 1, 4, 12);
  1788. priv->tdintcm = INT_REG_VAL(0x20, 1, 0, 12);
  1789. /* ndev->xmit_lock spinlock is not used.
  1790. * Private priv->tx_lock is used for synchronization
  1791. * between transmit and TX irq cleanup. In addition
  1792. * set multicast list callback has to use priv->tx_lock.
  1793. */
  1794. #ifdef BDX_LLTX
  1795. ndev->features |= NETIF_F_LLTX;
  1796. #endif
  1797. spin_lock_init(&priv->tx_lock);
  1798. /*bdx_hw_reset(priv); */
  1799. if (bdx_read_mac(priv)) {
  1800. pr_err("load MAC address failed\n");
  1801. goto err_out_iomap;
  1802. }
  1803. SET_NETDEV_DEV(ndev, &pdev->dev);
  1804. err = register_netdev(ndev);
  1805. if (err) {
  1806. pr_err("register_netdev failed\n");
  1807. goto err_out_free;
  1808. }
  1809. netif_carrier_off(ndev);
  1810. netif_stop_queue(ndev);
  1811. print_eth_id(ndev);
  1812. }
  1813. RET(0);
  1814. err_out_free:
  1815. free_netdev(ndev);
  1816. err_out_iomap:
  1817. iounmap(nic->regs);
  1818. err_out_res:
  1819. pci_release_regions(pdev);
  1820. err_dma:
  1821. pci_disable_device(pdev);
  1822. err_pci:
  1823. vfree(nic);
  1824. RET(err);
  1825. }
  1826. /****************** Ethtool interface *********************/
  1827. /* get strings for statistics counters */
  1828. static const char
  1829. bdx_stat_names[][ETH_GSTRING_LEN] = {
  1830. "InUCast", /* 0x7200 */
  1831. "InMCast", /* 0x7210 */
  1832. "InBCast", /* 0x7220 */
  1833. "InPkts", /* 0x7230 */
  1834. "InErrors", /* 0x7240 */
  1835. "InDropped", /* 0x7250 */
  1836. "FrameTooLong", /* 0x7260 */
  1837. "FrameSequenceErrors", /* 0x7270 */
  1838. "InVLAN", /* 0x7280 */
  1839. "InDroppedDFE", /* 0x7290 */
  1840. "InDroppedIntFull", /* 0x72A0 */
  1841. "InFrameAlignErrors", /* 0x72B0 */
  1842. /* 0x72C0-0x72E0 RSRV */
  1843. "OutUCast", /* 0x72F0 */
  1844. "OutMCast", /* 0x7300 */
  1845. "OutBCast", /* 0x7310 */
  1846. "OutPkts", /* 0x7320 */
  1847. /* 0x7330-0x7360 RSRV */
  1848. "OutVLAN", /* 0x7370 */
  1849. "InUCastOctects", /* 0x7380 */
  1850. "OutUCastOctects", /* 0x7390 */
  1851. /* 0x73A0-0x73B0 RSRV */
  1852. "InBCastOctects", /* 0x73C0 */
  1853. "OutBCastOctects", /* 0x73D0 */
  1854. "InOctects", /* 0x73E0 */
  1855. "OutOctects", /* 0x73F0 */
  1856. };
  1857. /*
  1858. * bdx_get_settings - get device-specific settings
  1859. * @netdev
  1860. * @ecmd
  1861. */
  1862. static int bdx_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
  1863. {
  1864. u32 rdintcm;
  1865. u32 tdintcm;
  1866. struct bdx_priv *priv = netdev_priv(netdev);
  1867. rdintcm = priv->rdintcm;
  1868. tdintcm = priv->tdintcm;
  1869. ecmd->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  1870. ecmd->advertising = (ADVERTISED_10000baseT_Full | ADVERTISED_FIBRE);
  1871. ethtool_cmd_speed_set(ecmd, SPEED_10000);
  1872. ecmd->duplex = DUPLEX_FULL;
  1873. ecmd->port = PORT_FIBRE;
  1874. ecmd->transceiver = XCVR_EXTERNAL; /* what does it mean? */
  1875. ecmd->autoneg = AUTONEG_DISABLE;
  1876. /* PCK_TH measures in multiples of FIFO bytes
  1877. We translate to packets */
  1878. ecmd->maxtxpkt =
  1879. ((GET_PCK_TH(tdintcm) * PCK_TH_MULT) / BDX_TXF_DESC_SZ);
  1880. ecmd->maxrxpkt =
  1881. ((GET_PCK_TH(rdintcm) * PCK_TH_MULT) / sizeof(struct rxf_desc));
  1882. return 0;
  1883. }
  1884. /*
  1885. * bdx_get_drvinfo - report driver information
  1886. * @netdev
  1887. * @drvinfo
  1888. */
  1889. static void
  1890. bdx_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *drvinfo)
  1891. {
  1892. struct bdx_priv *priv = netdev_priv(netdev);
  1893. strlcpy(drvinfo->driver, BDX_DRV_NAME, sizeof(drvinfo->driver));
  1894. strlcpy(drvinfo->version, BDX_DRV_VERSION, sizeof(drvinfo->version));
  1895. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  1896. strlcpy(drvinfo->bus_info, pci_name(priv->pdev),
  1897. sizeof(drvinfo->bus_info));
  1898. drvinfo->n_stats = ((priv->stats_flag) ? ARRAY_SIZE(bdx_stat_names) : 0);
  1899. drvinfo->testinfo_len = 0;
  1900. drvinfo->regdump_len = 0;
  1901. drvinfo->eedump_len = 0;
  1902. }
  1903. /*
  1904. * bdx_get_coalesce - get interrupt coalescing parameters
  1905. * @netdev
  1906. * @ecoal
  1907. */
  1908. static int
  1909. bdx_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecoal)
  1910. {
  1911. u32 rdintcm;
  1912. u32 tdintcm;
  1913. struct bdx_priv *priv = netdev_priv(netdev);
  1914. rdintcm = priv->rdintcm;
  1915. tdintcm = priv->tdintcm;
  1916. /* PCK_TH measures in multiples of FIFO bytes
  1917. We translate to packets */
  1918. ecoal->rx_coalesce_usecs = GET_INT_COAL(rdintcm) * INT_COAL_MULT;
  1919. ecoal->rx_max_coalesced_frames =
  1920. ((GET_PCK_TH(rdintcm) * PCK_TH_MULT) / sizeof(struct rxf_desc));
  1921. ecoal->tx_coalesce_usecs = GET_INT_COAL(tdintcm) * INT_COAL_MULT;
  1922. ecoal->tx_max_coalesced_frames =
  1923. ((GET_PCK_TH(tdintcm) * PCK_TH_MULT) / BDX_TXF_DESC_SZ);
  1924. /* adaptive parameters ignored */
  1925. return 0;
  1926. }
  1927. /*
  1928. * bdx_set_coalesce - set interrupt coalescing parameters
  1929. * @netdev
  1930. * @ecoal
  1931. */
  1932. static int
  1933. bdx_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecoal)
  1934. {
  1935. u32 rdintcm;
  1936. u32 tdintcm;
  1937. struct bdx_priv *priv = netdev_priv(netdev);
  1938. int rx_coal;
  1939. int tx_coal;
  1940. int rx_max_coal;
  1941. int tx_max_coal;
  1942. /* Check for valid input */
  1943. rx_coal = ecoal->rx_coalesce_usecs / INT_COAL_MULT;
  1944. tx_coal = ecoal->tx_coalesce_usecs / INT_COAL_MULT;
  1945. rx_max_coal = ecoal->rx_max_coalesced_frames;
  1946. tx_max_coal = ecoal->tx_max_coalesced_frames;
  1947. /* Translate from packets to multiples of FIFO bytes */
  1948. rx_max_coal =
  1949. (((rx_max_coal * sizeof(struct rxf_desc)) + PCK_TH_MULT - 1)
  1950. / PCK_TH_MULT);
  1951. tx_max_coal =
  1952. (((tx_max_coal * BDX_TXF_DESC_SZ) + PCK_TH_MULT - 1)
  1953. / PCK_TH_MULT);
  1954. if ((rx_coal > 0x7FFF) || (tx_coal > 0x7FFF) ||
  1955. (rx_max_coal > 0xF) || (tx_max_coal > 0xF))
  1956. return -EINVAL;
  1957. rdintcm = INT_REG_VAL(rx_coal, GET_INT_COAL_RC(priv->rdintcm),
  1958. GET_RXF_TH(priv->rdintcm), rx_max_coal);
  1959. tdintcm = INT_REG_VAL(tx_coal, GET_INT_COAL_RC(priv->tdintcm), 0,
  1960. tx_max_coal);
  1961. priv->rdintcm = rdintcm;
  1962. priv->tdintcm = tdintcm;
  1963. WRITE_REG(priv, regRDINTCM0, rdintcm);
  1964. WRITE_REG(priv, regTDINTCM0, tdintcm);
  1965. return 0;
  1966. }
  1967. /* Convert RX fifo size to number of pending packets */
  1968. static inline int bdx_rx_fifo_size_to_packets(int rx_size)
  1969. {
  1970. return (FIFO_SIZE * (1 << rx_size)) / sizeof(struct rxf_desc);
  1971. }
  1972. /* Convert TX fifo size to number of pending packets */
  1973. static inline int bdx_tx_fifo_size_to_packets(int tx_size)
  1974. {
  1975. return (FIFO_SIZE * (1 << tx_size)) / BDX_TXF_DESC_SZ;
  1976. }
  1977. /*
  1978. * bdx_get_ringparam - report ring sizes
  1979. * @netdev
  1980. * @ring
  1981. */
  1982. static void
  1983. bdx_get_ringparam(struct net_device *netdev, struct ethtool_ringparam *ring)
  1984. {
  1985. struct bdx_priv *priv = netdev_priv(netdev);
  1986. /*max_pending - the maximum-sized FIFO we allow */
  1987. ring->rx_max_pending = bdx_rx_fifo_size_to_packets(3);
  1988. ring->tx_max_pending = bdx_tx_fifo_size_to_packets(3);
  1989. ring->rx_pending = bdx_rx_fifo_size_to_packets(priv->rxf_size);
  1990. ring->tx_pending = bdx_tx_fifo_size_to_packets(priv->txd_size);
  1991. }
  1992. /*
  1993. * bdx_set_ringparam - set ring sizes
  1994. * @netdev
  1995. * @ring
  1996. */
  1997. static int
  1998. bdx_set_ringparam(struct net_device *netdev, struct ethtool_ringparam *ring)
  1999. {
  2000. struct bdx_priv *priv = netdev_priv(netdev);
  2001. int rx_size = 0;
  2002. int tx_size = 0;
  2003. for (; rx_size < 4; rx_size++) {
  2004. if (bdx_rx_fifo_size_to_packets(rx_size) >= ring->rx_pending)
  2005. break;
  2006. }
  2007. if (rx_size == 4)
  2008. rx_size = 3;
  2009. for (; tx_size < 4; tx_size++) {
  2010. if (bdx_tx_fifo_size_to_packets(tx_size) >= ring->tx_pending)
  2011. break;
  2012. }
  2013. if (tx_size == 4)
  2014. tx_size = 3;
  2015. /*Is there anything to do? */
  2016. if ((rx_size == priv->rxf_size) &&
  2017. (tx_size == priv->txd_size))
  2018. return 0;
  2019. priv->rxf_size = rx_size;
  2020. if (rx_size > 1)
  2021. priv->rxd_size = rx_size - 1;
  2022. else
  2023. priv->rxd_size = rx_size;
  2024. priv->txf_size = priv->txd_size = tx_size;
  2025. if (netif_running(netdev)) {
  2026. bdx_close(netdev);
  2027. bdx_open(netdev);
  2028. }
  2029. return 0;
  2030. }
  2031. /*
  2032. * bdx_get_strings - return a set of strings that describe the requested objects
  2033. * @netdev
  2034. * @data
  2035. */
  2036. static void bdx_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
  2037. {
  2038. switch (stringset) {
  2039. case ETH_SS_STATS:
  2040. memcpy(data, *bdx_stat_names, sizeof(bdx_stat_names));
  2041. break;
  2042. }
  2043. }
  2044. /*
  2045. * bdx_get_sset_count - return number of statistics or tests
  2046. * @netdev
  2047. */
  2048. static int bdx_get_sset_count(struct net_device *netdev, int stringset)
  2049. {
  2050. struct bdx_priv *priv = netdev_priv(netdev);
  2051. switch (stringset) {
  2052. case ETH_SS_STATS:
  2053. BDX_ASSERT(ARRAY_SIZE(bdx_stat_names)
  2054. != sizeof(struct bdx_stats) / sizeof(u64));
  2055. return (priv->stats_flag) ? ARRAY_SIZE(bdx_stat_names) : 0;
  2056. }
  2057. return -EINVAL;
  2058. }
  2059. /*
  2060. * bdx_get_ethtool_stats - return device's hardware L2 statistics
  2061. * @netdev
  2062. * @stats
  2063. * @data
  2064. */
  2065. static void bdx_get_ethtool_stats(struct net_device *netdev,
  2066. struct ethtool_stats *stats, u64 *data)
  2067. {
  2068. struct bdx_priv *priv = netdev_priv(netdev);
  2069. if (priv->stats_flag) {
  2070. /* Update stats from HW */
  2071. bdx_update_stats(priv);
  2072. /* Copy data to user buffer */
  2073. memcpy(data, &priv->hw_stats, sizeof(priv->hw_stats));
  2074. }
  2075. }
  2076. /*
  2077. * bdx_set_ethtool_ops - ethtool interface implementation
  2078. * @netdev
  2079. */
  2080. static void bdx_set_ethtool_ops(struct net_device *netdev)
  2081. {
  2082. static const struct ethtool_ops bdx_ethtool_ops = {
  2083. .get_settings = bdx_get_settings,
  2084. .get_drvinfo = bdx_get_drvinfo,
  2085. .get_link = ethtool_op_get_link,
  2086. .get_coalesce = bdx_get_coalesce,
  2087. .set_coalesce = bdx_set_coalesce,
  2088. .get_ringparam = bdx_get_ringparam,
  2089. .set_ringparam = bdx_set_ringparam,
  2090. .get_strings = bdx_get_strings,
  2091. .get_sset_count = bdx_get_sset_count,
  2092. .get_ethtool_stats = bdx_get_ethtool_stats,
  2093. };
  2094. SET_ETHTOOL_OPS(netdev, &bdx_ethtool_ops);
  2095. }
  2096. /**
  2097. * bdx_remove - Device Removal Routine
  2098. * @pdev: PCI device information struct
  2099. *
  2100. * bdx_remove is called by the PCI subsystem to alert the driver
  2101. * that it should release a PCI device. The could be caused by a
  2102. * Hot-Plug event, or because the driver is going to be removed from
  2103. * memory.
  2104. **/
  2105. static void bdx_remove(struct pci_dev *pdev)
  2106. {
  2107. struct pci_nic *nic = pci_get_drvdata(pdev);
  2108. struct net_device *ndev;
  2109. int port;
  2110. for (port = 0; port < nic->port_num; port++) {
  2111. ndev = nic->priv[port]->ndev;
  2112. unregister_netdev(ndev);
  2113. free_netdev(ndev);
  2114. }
  2115. /*bdx_hw_reset_direct(nic->regs); */
  2116. #ifdef BDX_MSI
  2117. if (nic->irq_type == IRQ_MSI)
  2118. pci_disable_msi(pdev);
  2119. #endif
  2120. iounmap(nic->regs);
  2121. pci_release_regions(pdev);
  2122. pci_disable_device(pdev);
  2123. pci_set_drvdata(pdev, NULL);
  2124. vfree(nic);
  2125. RET();
  2126. }
  2127. static struct pci_driver bdx_pci_driver = {
  2128. .name = BDX_DRV_NAME,
  2129. .id_table = bdx_pci_tbl,
  2130. .probe = bdx_probe,
  2131. .remove = bdx_remove,
  2132. };
  2133. /*
  2134. * print_driver_id - print parameters of the driver build
  2135. */
  2136. static void __init print_driver_id(void)
  2137. {
  2138. pr_info("%s, %s\n", BDX_DRV_DESC, BDX_DRV_VERSION);
  2139. pr_info("Options: hw_csum %s\n", BDX_MSI_STRING);
  2140. }
  2141. static int __init bdx_module_init(void)
  2142. {
  2143. ENTER;
  2144. init_txd_sizes();
  2145. print_driver_id();
  2146. RET(pci_register_driver(&bdx_pci_driver));
  2147. }
  2148. module_init(bdx_module_init);
  2149. static void __exit bdx_module_exit(void)
  2150. {
  2151. ENTER;
  2152. pci_unregister_driver(&bdx_pci_driver);
  2153. RET();
  2154. }
  2155. module_exit(bdx_module_exit);
  2156. MODULE_LICENSE("GPL");
  2157. MODULE_AUTHOR(DRIVER_AUTHOR);
  2158. MODULE_DESCRIPTION(BDX_DRV_DESC);
  2159. MODULE_FIRMWARE("tehuti/bdx.bin");