sh_eth.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2012 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #ifndef __SH_ETH_H__
  23. #define __SH_ETH_H__
  24. #define CARDNAME "sh-eth"
  25. #define TX_TIMEOUT (5*HZ)
  26. #define TX_RING_SIZE 64 /* Tx ring size */
  27. #define RX_RING_SIZE 64 /* Rx ring size */
  28. #define TX_RING_MIN 64
  29. #define RX_RING_MIN 64
  30. #define TX_RING_MAX 1024
  31. #define RX_RING_MAX 1024
  32. #define ETHERSMALL 60
  33. #define PKT_BUF_SZ 1538
  34. #define SH_ETH_TSU_TIMEOUT_MS 500
  35. #define SH_ETH_TSU_CAM_ENTRIES 32
  36. enum {
  37. /* E-DMAC registers */
  38. EDSR = 0,
  39. EDMR,
  40. EDTRR,
  41. EDRRR,
  42. EESR,
  43. EESIPR,
  44. TDLAR,
  45. TDFAR,
  46. TDFXR,
  47. TDFFR,
  48. RDLAR,
  49. RDFAR,
  50. RDFXR,
  51. RDFFR,
  52. TRSCER,
  53. RMFCR,
  54. TFTR,
  55. FDR,
  56. RMCR,
  57. EDOCR,
  58. TFUCR,
  59. RFOCR,
  60. FCFTR,
  61. RPADIR,
  62. TRIMD,
  63. RBWAR,
  64. TBRAR,
  65. /* Ether registers */
  66. ECMR,
  67. ECSR,
  68. ECSIPR,
  69. PIR,
  70. PSR,
  71. RDMLR,
  72. PIPR,
  73. RFLR,
  74. IPGR,
  75. APR,
  76. MPR,
  77. PFTCR,
  78. PFRCR,
  79. RFCR,
  80. RFCF,
  81. TPAUSER,
  82. TPAUSECR,
  83. BCFR,
  84. BCFRR,
  85. GECMR,
  86. BCULR,
  87. MAHR,
  88. MALR,
  89. TROCR,
  90. CDCR,
  91. LCCR,
  92. CNDCR,
  93. CEFCR,
  94. FRECR,
  95. TSFRCR,
  96. TLFRCR,
  97. CERCR,
  98. CEECR,
  99. MAFCR,
  100. RTRATE,
  101. CSMR,
  102. RMII_MII,
  103. /* TSU Absolute address */
  104. ARSTR,
  105. TSU_CTRST,
  106. TSU_FWEN0,
  107. TSU_FWEN1,
  108. TSU_FCM,
  109. TSU_BSYSL0,
  110. TSU_BSYSL1,
  111. TSU_PRISL0,
  112. TSU_PRISL1,
  113. TSU_FWSL0,
  114. TSU_FWSL1,
  115. TSU_FWSLC,
  116. TSU_QTAG0,
  117. TSU_QTAG1,
  118. TSU_QTAGM0,
  119. TSU_QTAGM1,
  120. TSU_FWSR,
  121. TSU_FWINMK,
  122. TSU_ADQT0,
  123. TSU_ADQT1,
  124. TSU_VTAG0,
  125. TSU_VTAG1,
  126. TSU_ADSBSY,
  127. TSU_TEN,
  128. TSU_POST1,
  129. TSU_POST2,
  130. TSU_POST3,
  131. TSU_POST4,
  132. TSU_ADRH0,
  133. TSU_ADRL0,
  134. TSU_ADRH31,
  135. TSU_ADRL31,
  136. TXNLCR0,
  137. TXALCR0,
  138. RXNLCR0,
  139. RXALCR0,
  140. FWNLCR0,
  141. FWALCR0,
  142. TXNLCR1,
  143. TXALCR1,
  144. RXNLCR1,
  145. RXALCR1,
  146. FWNLCR1,
  147. FWALCR1,
  148. /* This value must be written at last. */
  149. SH_ETH_MAX_REGISTER_OFFSET,
  150. };
  151. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  152. [EDSR] = 0x0000,
  153. [EDMR] = 0x0400,
  154. [EDTRR] = 0x0408,
  155. [EDRRR] = 0x0410,
  156. [EESR] = 0x0428,
  157. [EESIPR] = 0x0430,
  158. [TDLAR] = 0x0010,
  159. [TDFAR] = 0x0014,
  160. [TDFXR] = 0x0018,
  161. [TDFFR] = 0x001c,
  162. [RDLAR] = 0x0030,
  163. [RDFAR] = 0x0034,
  164. [RDFXR] = 0x0038,
  165. [RDFFR] = 0x003c,
  166. [TRSCER] = 0x0438,
  167. [RMFCR] = 0x0440,
  168. [TFTR] = 0x0448,
  169. [FDR] = 0x0450,
  170. [RMCR] = 0x0458,
  171. [RPADIR] = 0x0460,
  172. [FCFTR] = 0x0468,
  173. [CSMR] = 0x04E4,
  174. [ECMR] = 0x0500,
  175. [ECSR] = 0x0510,
  176. [ECSIPR] = 0x0518,
  177. [PIR] = 0x0520,
  178. [PSR] = 0x0528,
  179. [PIPR] = 0x052c,
  180. [RFLR] = 0x0508,
  181. [APR] = 0x0554,
  182. [MPR] = 0x0558,
  183. [PFTCR] = 0x055c,
  184. [PFRCR] = 0x0560,
  185. [TPAUSER] = 0x0564,
  186. [GECMR] = 0x05b0,
  187. [BCULR] = 0x05b4,
  188. [MAHR] = 0x05c0,
  189. [MALR] = 0x05c8,
  190. [TROCR] = 0x0700,
  191. [CDCR] = 0x0708,
  192. [LCCR] = 0x0710,
  193. [CEFCR] = 0x0740,
  194. [FRECR] = 0x0748,
  195. [TSFRCR] = 0x0750,
  196. [TLFRCR] = 0x0758,
  197. [RFCR] = 0x0760,
  198. [CERCR] = 0x0768,
  199. [CEECR] = 0x0770,
  200. [MAFCR] = 0x0778,
  201. [RMII_MII] = 0x0790,
  202. [ARSTR] = 0x0000,
  203. [TSU_CTRST] = 0x0004,
  204. [TSU_FWEN0] = 0x0010,
  205. [TSU_FWEN1] = 0x0014,
  206. [TSU_FCM] = 0x0018,
  207. [TSU_BSYSL0] = 0x0020,
  208. [TSU_BSYSL1] = 0x0024,
  209. [TSU_PRISL0] = 0x0028,
  210. [TSU_PRISL1] = 0x002c,
  211. [TSU_FWSL0] = 0x0030,
  212. [TSU_FWSL1] = 0x0034,
  213. [TSU_FWSLC] = 0x0038,
  214. [TSU_QTAG0] = 0x0040,
  215. [TSU_QTAG1] = 0x0044,
  216. [TSU_FWSR] = 0x0050,
  217. [TSU_FWINMK] = 0x0054,
  218. [TSU_ADQT0] = 0x0048,
  219. [TSU_ADQT1] = 0x004c,
  220. [TSU_VTAG0] = 0x0058,
  221. [TSU_VTAG1] = 0x005c,
  222. [TSU_ADSBSY] = 0x0060,
  223. [TSU_TEN] = 0x0064,
  224. [TSU_POST1] = 0x0070,
  225. [TSU_POST2] = 0x0074,
  226. [TSU_POST3] = 0x0078,
  227. [TSU_POST4] = 0x007c,
  228. [TSU_ADRH0] = 0x0100,
  229. [TSU_ADRL0] = 0x0104,
  230. [TSU_ADRH31] = 0x01f8,
  231. [TSU_ADRL31] = 0x01fc,
  232. [TXNLCR0] = 0x0080,
  233. [TXALCR0] = 0x0084,
  234. [RXNLCR0] = 0x0088,
  235. [RXALCR0] = 0x008c,
  236. [FWNLCR0] = 0x0090,
  237. [FWALCR0] = 0x0094,
  238. [TXNLCR1] = 0x00a0,
  239. [TXALCR1] = 0x00a0,
  240. [RXNLCR1] = 0x00a8,
  241. [RXALCR1] = 0x00ac,
  242. [FWNLCR1] = 0x00b0,
  243. [FWALCR1] = 0x00b4,
  244. };
  245. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  246. [ECMR] = 0x0100,
  247. [RFLR] = 0x0108,
  248. [ECSR] = 0x0110,
  249. [ECSIPR] = 0x0118,
  250. [PIR] = 0x0120,
  251. [PSR] = 0x0128,
  252. [RDMLR] = 0x0140,
  253. [IPGR] = 0x0150,
  254. [APR] = 0x0154,
  255. [MPR] = 0x0158,
  256. [TPAUSER] = 0x0164,
  257. [RFCF] = 0x0160,
  258. [TPAUSECR] = 0x0168,
  259. [BCFRR] = 0x016c,
  260. [MAHR] = 0x01c0,
  261. [MALR] = 0x01c8,
  262. [TROCR] = 0x01d0,
  263. [CDCR] = 0x01d4,
  264. [LCCR] = 0x01d8,
  265. [CNDCR] = 0x01dc,
  266. [CEFCR] = 0x01e4,
  267. [FRECR] = 0x01e8,
  268. [TSFRCR] = 0x01ec,
  269. [TLFRCR] = 0x01f0,
  270. [RFCR] = 0x01f4,
  271. [MAFCR] = 0x01f8,
  272. [RTRATE] = 0x01fc,
  273. [EDMR] = 0x0000,
  274. [EDTRR] = 0x0008,
  275. [EDRRR] = 0x0010,
  276. [TDLAR] = 0x0018,
  277. [RDLAR] = 0x0020,
  278. [EESR] = 0x0028,
  279. [EESIPR] = 0x0030,
  280. [TRSCER] = 0x0038,
  281. [RMFCR] = 0x0040,
  282. [TFTR] = 0x0048,
  283. [FDR] = 0x0050,
  284. [RMCR] = 0x0058,
  285. [TFUCR] = 0x0064,
  286. [RFOCR] = 0x0068,
  287. [FCFTR] = 0x0070,
  288. [RPADIR] = 0x0078,
  289. [TRIMD] = 0x007c,
  290. [RBWAR] = 0x00c8,
  291. [RDFAR] = 0x00cc,
  292. [TBRAR] = 0x00d4,
  293. [TDFAR] = 0x00d8,
  294. };
  295. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  296. [ECMR] = 0x0160,
  297. [ECSR] = 0x0164,
  298. [ECSIPR] = 0x0168,
  299. [PIR] = 0x016c,
  300. [MAHR] = 0x0170,
  301. [MALR] = 0x0174,
  302. [RFLR] = 0x0178,
  303. [PSR] = 0x017c,
  304. [TROCR] = 0x0180,
  305. [CDCR] = 0x0184,
  306. [LCCR] = 0x0188,
  307. [CNDCR] = 0x018c,
  308. [CEFCR] = 0x0194,
  309. [FRECR] = 0x0198,
  310. [TSFRCR] = 0x019c,
  311. [TLFRCR] = 0x01a0,
  312. [RFCR] = 0x01a4,
  313. [MAFCR] = 0x01a8,
  314. [IPGR] = 0x01b4,
  315. [APR] = 0x01b8,
  316. [MPR] = 0x01bc,
  317. [TPAUSER] = 0x01c4,
  318. [BCFR] = 0x01cc,
  319. [ARSTR] = 0x0000,
  320. [TSU_CTRST] = 0x0004,
  321. [TSU_FWEN0] = 0x0010,
  322. [TSU_FWEN1] = 0x0014,
  323. [TSU_FCM] = 0x0018,
  324. [TSU_BSYSL0] = 0x0020,
  325. [TSU_BSYSL1] = 0x0024,
  326. [TSU_PRISL0] = 0x0028,
  327. [TSU_PRISL1] = 0x002c,
  328. [TSU_FWSL0] = 0x0030,
  329. [TSU_FWSL1] = 0x0034,
  330. [TSU_FWSLC] = 0x0038,
  331. [TSU_QTAGM0] = 0x0040,
  332. [TSU_QTAGM1] = 0x0044,
  333. [TSU_ADQT0] = 0x0048,
  334. [TSU_ADQT1] = 0x004c,
  335. [TSU_FWSR] = 0x0050,
  336. [TSU_FWINMK] = 0x0054,
  337. [TSU_ADSBSY] = 0x0060,
  338. [TSU_TEN] = 0x0064,
  339. [TSU_POST1] = 0x0070,
  340. [TSU_POST2] = 0x0074,
  341. [TSU_POST3] = 0x0078,
  342. [TSU_POST4] = 0x007c,
  343. [TXNLCR0] = 0x0080,
  344. [TXALCR0] = 0x0084,
  345. [RXNLCR0] = 0x0088,
  346. [RXALCR0] = 0x008c,
  347. [FWNLCR0] = 0x0090,
  348. [FWALCR0] = 0x0094,
  349. [TXNLCR1] = 0x00a0,
  350. [TXALCR1] = 0x00a0,
  351. [RXNLCR1] = 0x00a8,
  352. [RXALCR1] = 0x00ac,
  353. [FWNLCR1] = 0x00b0,
  354. [FWALCR1] = 0x00b4,
  355. [TSU_ADRH0] = 0x0100,
  356. [TSU_ADRL0] = 0x0104,
  357. [TSU_ADRL31] = 0x01fc,
  358. };
  359. /* Driver's parameters */
  360. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  361. #define SH4_SKB_RX_ALIGN 32
  362. #else
  363. #define SH2_SH3_SKB_RX_ALIGN 2
  364. #endif
  365. /*
  366. * Register's bits
  367. */
  368. #if defined(CONFIG_CPU_SUBTYPE_SH7734) || defined(CONFIG_CPU_SUBTYPE_SH7763) ||\
  369. defined(CONFIG_ARCH_R8A7740)
  370. /* EDSR */
  371. enum EDSR_BIT {
  372. EDSR_ENT = 0x01, EDSR_ENR = 0x02,
  373. };
  374. #define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
  375. /* GECMR */
  376. enum GECMR_BIT {
  377. GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
  378. };
  379. #endif
  380. /* EDMR */
  381. enum DMAC_M_BIT {
  382. EDMR_EL = 0x40, /* Litte endian */
  383. EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
  384. EDMR_SRST_GETHER = 0x03,
  385. EDMR_SRST_ETHER = 0x01,
  386. };
  387. /* EDTRR */
  388. enum DMAC_T_BIT {
  389. EDTRR_TRNS_GETHER = 0x03,
  390. EDTRR_TRNS_ETHER = 0x01,
  391. };
  392. /* EDRRR*/
  393. enum EDRRR_R_BIT {
  394. EDRRR_R = 0x01,
  395. };
  396. /* TPAUSER */
  397. enum TPAUSER_BIT {
  398. TPAUSER_TPAUSE = 0x0000ffff,
  399. TPAUSER_UNLIMITED = 0,
  400. };
  401. /* BCFR */
  402. enum BCFR_BIT {
  403. BCFR_RPAUSE = 0x0000ffff,
  404. BCFR_UNLIMITED = 0,
  405. };
  406. /* PIR */
  407. enum PIR_BIT {
  408. PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
  409. };
  410. /* PSR */
  411. enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
  412. /* EESR */
  413. enum EESR_BIT {
  414. EESR_TWB1 = 0x80000000,
  415. EESR_TWB = 0x40000000, /* same as TWB0 */
  416. EESR_TC1 = 0x20000000,
  417. EESR_TUC = 0x10000000,
  418. EESR_ROC = 0x08000000,
  419. EESR_TABT = 0x04000000,
  420. EESR_RABT = 0x02000000,
  421. EESR_RFRMER = 0x01000000, /* same as RFCOF */
  422. EESR_ADE = 0x00800000,
  423. EESR_ECI = 0x00400000,
  424. EESR_FTC = 0x00200000, /* same as TC or TC0 */
  425. EESR_TDE = 0x00100000,
  426. EESR_TFE = 0x00080000, /* same as TFUF */
  427. EESR_FRC = 0x00040000, /* same as FR */
  428. EESR_RDE = 0x00020000,
  429. EESR_RFE = 0x00010000,
  430. EESR_CND = 0x00000800,
  431. EESR_DLC = 0x00000400,
  432. EESR_CD = 0x00000200,
  433. EESR_RTO = 0x00000100,
  434. EESR_RMAF = 0x00000080,
  435. EESR_CEEF = 0x00000040,
  436. EESR_CELF = 0x00000020,
  437. EESR_RRF = 0x00000010,
  438. EESR_RTLF = 0x00000008,
  439. EESR_RTSF = 0x00000004,
  440. EESR_PRE = 0x00000002,
  441. EESR_CERF = 0x00000001,
  442. };
  443. #define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
  444. EESR_RTO)
  445. #define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | \
  446. EESR_RDE | EESR_RFRMER | EESR_ADE | \
  447. EESR_TFE | EESR_TDE | EESR_ECI)
  448. #define DEFAULT_TX_ERROR_CHECK (EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | \
  449. EESR_TFE)
  450. /* EESIPR */
  451. enum DMAC_IM_BIT {
  452. DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
  453. DMAC_M_RABT = 0x02000000,
  454. DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
  455. DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
  456. DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
  457. DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
  458. DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
  459. DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
  460. DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
  461. DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
  462. DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
  463. DMAC_M_RINT1 = 0x00000001,
  464. };
  465. /* Receive descriptor bit */
  466. enum RD_STS_BIT {
  467. RD_RACT = 0x80000000, RD_RDEL = 0x40000000,
  468. RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
  469. RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
  470. RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
  471. RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
  472. RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
  473. RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
  474. RD_RFS1 = 0x00000001,
  475. };
  476. #define RDF1ST RD_RFP1
  477. #define RDFEND RD_RFP0
  478. #define RD_RFP (RD_RFP1|RD_RFP0)
  479. /* FCFTR */
  480. enum FCFTR_BIT {
  481. FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
  482. FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
  483. FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
  484. };
  485. #define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
  486. #define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
  487. /* Transfer descriptor bit */
  488. enum TD_STS_BIT {
  489. TD_TACT = 0x80000000,
  490. TD_TDLE = 0x40000000, TD_TFP1 = 0x20000000,
  491. TD_TFP0 = 0x10000000,
  492. };
  493. #define TDF1ST TD_TFP1
  494. #define TDFEND TD_TFP0
  495. #define TD_TFP (TD_TFP1|TD_TFP0)
  496. /* RMCR */
  497. #define DEFAULT_RMCR_VALUE 0x00000000
  498. /* ECMR */
  499. enum FELIC_MODE_BIT {
  500. ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
  501. ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
  502. ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
  503. ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
  504. ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
  505. ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
  506. ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
  507. };
  508. /* ECSR */
  509. enum ECSR_STATUS_BIT {
  510. ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
  511. ECSR_LCHNG = 0x04,
  512. ECSR_MPD = 0x02, ECSR_ICD = 0x01,
  513. };
  514. #define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
  515. ECSR_ICD | ECSIPR_MPDIP)
  516. /* ECSIPR */
  517. enum ECSIPR_STATUS_MASK_BIT {
  518. ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
  519. ECSIPR_LCHNGIP = 0x04,
  520. ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
  521. };
  522. #define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
  523. ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
  524. /* APR */
  525. enum APR_BIT {
  526. APR_AP = 0x00000001,
  527. };
  528. /* MPR */
  529. enum MPR_BIT {
  530. MPR_MP = 0x00000001,
  531. };
  532. /* TRSCER */
  533. enum DESC_I_BIT {
  534. DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
  535. DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
  536. DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
  537. DESC_I_RINT1 = 0x0001,
  538. };
  539. /* RPADIR */
  540. enum RPADIR_BIT {
  541. RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
  542. RPADIR_PADR = 0x0003f,
  543. };
  544. /* FDR */
  545. #define DEFAULT_FDR_INIT 0x00000707
  546. /* ARSTR */
  547. enum ARSTR_BIT { ARSTR_ARSTR = 0x00000001, };
  548. /* TSU_FWEN0 */
  549. enum TSU_FWEN0_BIT {
  550. TSU_FWEN0_0 = 0x00000001,
  551. };
  552. /* TSU_ADSBSY */
  553. enum TSU_ADSBSY_BIT {
  554. TSU_ADSBSY_0 = 0x00000001,
  555. };
  556. /* TSU_TEN */
  557. enum TSU_TEN_BIT {
  558. TSU_TEN_0 = 0x80000000,
  559. };
  560. /* TSU_FWSL0 */
  561. enum TSU_FWSL0_BIT {
  562. TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
  563. TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
  564. TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
  565. };
  566. /* TSU_FWSLC */
  567. enum TSU_FWSLC_BIT {
  568. TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
  569. TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
  570. TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
  571. TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
  572. TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
  573. };
  574. /* TSU_VTAGn */
  575. #define TSU_VTAG_ENABLE 0x80000000
  576. #define TSU_VTAG_VID_MASK 0x00000fff
  577. /*
  578. * The sh ether Tx buffer descriptors.
  579. * This structure should be 20 bytes.
  580. */
  581. struct sh_eth_txdesc {
  582. u32 status; /* TD0 */
  583. #if defined(__LITTLE_ENDIAN)
  584. u16 pad0; /* TD1 */
  585. u16 buffer_length; /* TD1 */
  586. #else
  587. u16 buffer_length; /* TD1 */
  588. u16 pad0; /* TD1 */
  589. #endif
  590. u32 addr; /* TD2 */
  591. u32 pad1; /* padding data */
  592. } __attribute__((aligned(2), packed));
  593. /*
  594. * The sh ether Rx buffer descriptors.
  595. * This structure should be 20 bytes.
  596. */
  597. struct sh_eth_rxdesc {
  598. u32 status; /* RD0 */
  599. #if defined(__LITTLE_ENDIAN)
  600. u16 frame_length; /* RD1 */
  601. u16 buffer_length; /* RD1 */
  602. #else
  603. u16 buffer_length; /* RD1 */
  604. u16 frame_length; /* RD1 */
  605. #endif
  606. u32 addr; /* RD2 */
  607. u32 pad0; /* padding data */
  608. } __attribute__((aligned(2), packed));
  609. /* This structure is used by each CPU dependency handling. */
  610. struct sh_eth_cpu_data {
  611. /* optional functions */
  612. void (*chip_reset)(struct net_device *ndev);
  613. void (*set_duplex)(struct net_device *ndev);
  614. void (*set_rate)(struct net_device *ndev);
  615. /* mandatory initialize value */
  616. unsigned long eesipr_value;
  617. /* optional initialize value */
  618. unsigned long ecsr_value;
  619. unsigned long ecsipr_value;
  620. unsigned long fdr_value;
  621. unsigned long fcftr_value;
  622. unsigned long rpadir_value;
  623. unsigned long rmcr_value;
  624. /* interrupt checking mask */
  625. unsigned long tx_check;
  626. unsigned long eesr_err_check;
  627. unsigned long tx_error_check;
  628. /* hardware features */
  629. unsigned no_psr:1; /* EtherC DO NOT have PSR */
  630. unsigned apr:1; /* EtherC have APR */
  631. unsigned mpr:1; /* EtherC have MPR */
  632. unsigned tpauser:1; /* EtherC have TPAUSER */
  633. unsigned bculr:1; /* EtherC have BCULR */
  634. unsigned tsu:1; /* EtherC have TSU */
  635. unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
  636. unsigned rpadir:1; /* E-DMAC have RPADIR */
  637. unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
  638. unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
  639. unsigned hw_crc:1; /* E-DMAC have CSMR */
  640. unsigned select_mii:1; /* EtherC have RMII_MII (MII select register) */
  641. };
  642. struct sh_eth_private {
  643. struct platform_device *pdev;
  644. struct sh_eth_cpu_data *cd;
  645. const u16 *reg_offset;
  646. void __iomem *addr;
  647. void __iomem *tsu_addr;
  648. struct bb_info *bitbang;
  649. u32 num_rx_ring;
  650. u32 num_tx_ring;
  651. dma_addr_t rx_desc_dma;
  652. dma_addr_t tx_desc_dma;
  653. struct sh_eth_rxdesc *rx_ring;
  654. struct sh_eth_txdesc *tx_ring;
  655. struct sk_buff **rx_skbuff;
  656. struct sk_buff **tx_skbuff;
  657. spinlock_t lock;
  658. u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
  659. u32 cur_tx, dirty_tx;
  660. u32 rx_buf_sz; /* Based on MTU+slack. */
  661. int edmac_endian;
  662. /* MII transceiver section. */
  663. u32 phy_id; /* PHY ID */
  664. struct mii_bus *mii_bus; /* MDIO bus control */
  665. struct phy_device *phydev; /* PHY device control */
  666. enum phy_state link;
  667. phy_interface_t phy_interface;
  668. int msg_enable;
  669. int speed;
  670. int duplex;
  671. int port; /* for TSU */
  672. int vlan_num_ids; /* for VLAN tag filter */
  673. unsigned no_ether_link:1;
  674. unsigned ether_link_active_low:1;
  675. };
  676. static inline void sh_eth_soft_swap(char *src, int len)
  677. {
  678. #ifdef __LITTLE_ENDIAN__
  679. u32 *p = (u32 *)src;
  680. u32 *maxp;
  681. maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
  682. for (; p < maxp; p++)
  683. *p = swab32(*p);
  684. #endif
  685. }
  686. static inline void sh_eth_write(struct net_device *ndev, unsigned long data,
  687. int enum_index)
  688. {
  689. struct sh_eth_private *mdp = netdev_priv(ndev);
  690. iowrite32(data, mdp->addr + mdp->reg_offset[enum_index]);
  691. }
  692. static inline unsigned long sh_eth_read(struct net_device *ndev,
  693. int enum_index)
  694. {
  695. struct sh_eth_private *mdp = netdev_priv(ndev);
  696. return ioread32(mdp->addr + mdp->reg_offset[enum_index]);
  697. }
  698. static inline void *sh_eth_tsu_get_offset(struct sh_eth_private *mdp,
  699. int enum_index)
  700. {
  701. return mdp->tsu_addr + mdp->reg_offset[enum_index];
  702. }
  703. static inline void sh_eth_tsu_write(struct sh_eth_private *mdp,
  704. unsigned long data, int enum_index)
  705. {
  706. iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
  707. }
  708. static inline unsigned long sh_eth_tsu_read(struct sh_eth_private *mdp,
  709. int enum_index)
  710. {
  711. return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
  712. }
  713. #endif /* #ifndef __SH_ETH_H__ */