qlcnic_83xx_init.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. /* Reset template definitions */
  10. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  11. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  12. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  13. #define QLC_83XX_OPCODE_NOP 0x0000
  14. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  15. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  16. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  17. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  18. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  19. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  20. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  21. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  22. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  23. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  24. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  25. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  26. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  27. /* Template header */
  28. struct qlc_83xx_reset_hdr {
  29. u16 version;
  30. u16 signature;
  31. u16 size;
  32. u16 entries;
  33. u16 hdr_size;
  34. u16 checksum;
  35. u16 init_offset;
  36. u16 start_offset;
  37. } __packed;
  38. /* Command entry header. */
  39. struct qlc_83xx_entry_hdr {
  40. u16 cmd;
  41. u16 size;
  42. u16 count;
  43. u16 delay;
  44. } __packed;
  45. /* Generic poll command */
  46. struct qlc_83xx_poll {
  47. u32 mask;
  48. u32 status;
  49. } __packed;
  50. /* Read modify write command */
  51. struct qlc_83xx_rmw {
  52. u32 mask;
  53. u32 xor_value;
  54. u32 or_value;
  55. u8 shl;
  56. u8 shr;
  57. u8 index_a;
  58. u8 rsvd;
  59. } __packed;
  60. /* Generic command with 2 DWORD */
  61. struct qlc_83xx_entry {
  62. u32 arg1;
  63. u32 arg2;
  64. } __packed;
  65. /* Generic command with 4 DWORD */
  66. struct qlc_83xx_quad_entry {
  67. u32 dr_addr;
  68. u32 dr_value;
  69. u32 ar_addr;
  70. u32 ar_value;
  71. } __packed;
  72. static const char *const qlc_83xx_idc_states[] = {
  73. "Unknown",
  74. "Cold",
  75. "Init",
  76. "Ready",
  77. "Need Reset",
  78. "Need Quiesce",
  79. "Failed",
  80. "Quiesce"
  81. };
  82. /* Device States */
  83. enum qlcnic_83xx_states {
  84. QLC_83XX_IDC_DEV_UNKNOWN,
  85. QLC_83XX_IDC_DEV_COLD,
  86. QLC_83XX_IDC_DEV_INIT,
  87. QLC_83XX_IDC_DEV_READY,
  88. QLC_83XX_IDC_DEV_NEED_RESET,
  89. QLC_83XX_IDC_DEV_NEED_QUISCENT,
  90. QLC_83XX_IDC_DEV_FAILED,
  91. QLC_83XX_IDC_DEV_QUISCENT
  92. };
  93. static int
  94. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  95. {
  96. u32 val;
  97. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  98. if ((val & 0xFFFF))
  99. return 1;
  100. else
  101. return 0;
  102. }
  103. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  104. {
  105. u32 cur, prev;
  106. cur = adapter->ahw->idc.curr_state;
  107. prev = adapter->ahw->idc.prev_state;
  108. dev_info(&adapter->pdev->dev,
  109. "current state = %s, prev state = %s\n",
  110. adapter->ahw->idc.name[cur],
  111. adapter->ahw->idc.name[prev]);
  112. }
  113. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  114. u8 mode, int lock)
  115. {
  116. u32 val;
  117. int seconds;
  118. if (lock) {
  119. if (qlcnic_83xx_lock_driver(adapter))
  120. return -EBUSY;
  121. }
  122. val = adapter->portnum & 0xf;
  123. val |= mode << 7;
  124. if (mode)
  125. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  126. else
  127. seconds = jiffies / HZ;
  128. val |= seconds << 8;
  129. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  130. adapter->ahw->idc.sec_counter = jiffies / HZ;
  131. if (lock)
  132. qlcnic_83xx_unlock_driver(adapter);
  133. return 0;
  134. }
  135. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  136. {
  137. u32 val;
  138. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  139. val = val & ~(0x3 << (adapter->portnum * 2));
  140. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  141. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  142. }
  143. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  144. int lock)
  145. {
  146. u32 val;
  147. if (lock) {
  148. if (qlcnic_83xx_lock_driver(adapter))
  149. return -EBUSY;
  150. }
  151. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  152. val = val & ~0xFF;
  153. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  155. if (lock)
  156. qlcnic_83xx_unlock_driver(adapter);
  157. return 0;
  158. }
  159. static int
  160. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  161. int status, int lock)
  162. {
  163. u32 val;
  164. if (lock) {
  165. if (qlcnic_83xx_lock_driver(adapter))
  166. return -EBUSY;
  167. }
  168. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  169. if (status)
  170. val = val | (1 << adapter->portnum);
  171. else
  172. val = val & ~(1 << adapter->portnum);
  173. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  174. qlcnic_83xx_idc_update_minor_version(adapter);
  175. if (lock)
  176. qlcnic_83xx_unlock_driver(adapter);
  177. return 0;
  178. }
  179. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  180. {
  181. u32 val;
  182. u8 version;
  183. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  184. version = val & 0xFF;
  185. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  186. dev_info(&adapter->pdev->dev,
  187. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  188. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  189. return -EIO;
  190. }
  191. return 0;
  192. }
  193. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  194. int lock)
  195. {
  196. u32 val;
  197. if (lock) {
  198. if (qlcnic_83xx_lock_driver(adapter))
  199. return -EBUSY;
  200. }
  201. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  202. /* Clear gracefull reset bit */
  203. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  204. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  205. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  206. if (lock)
  207. qlcnic_83xx_unlock_driver(adapter);
  208. return 0;
  209. }
  210. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  211. int flag, int lock)
  212. {
  213. u32 val;
  214. if (lock) {
  215. if (qlcnic_83xx_lock_driver(adapter))
  216. return -EBUSY;
  217. }
  218. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  219. if (flag)
  220. val = val | (1 << adapter->portnum);
  221. else
  222. val = val & ~(1 << adapter->portnum);
  223. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  224. if (lock)
  225. qlcnic_83xx_unlock_driver(adapter);
  226. return 0;
  227. }
  228. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  229. int time_limit)
  230. {
  231. u64 seconds;
  232. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  233. if (seconds <= time_limit)
  234. return 0;
  235. else
  236. return -EBUSY;
  237. }
  238. /**
  239. * qlcnic_83xx_idc_check_reset_ack_reg
  240. *
  241. * @adapter: adapter structure
  242. *
  243. * Check ACK wait limit and clear the functions which failed to ACK
  244. *
  245. * Return 0 if all functions have acknowledged the reset request.
  246. **/
  247. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  248. {
  249. int timeout;
  250. u32 ack, presence, val;
  251. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  252. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  253. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  254. dev_info(&adapter->pdev->dev,
  255. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  256. if (!((ack & presence) == presence)) {
  257. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  258. /* Clear functions which failed to ACK */
  259. dev_info(&adapter->pdev->dev,
  260. "%s: ACK wait exceeds time limit\n", __func__);
  261. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  262. val = val & ~(ack ^ presence);
  263. if (qlcnic_83xx_lock_driver(adapter))
  264. return -EBUSY;
  265. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  266. dev_info(&adapter->pdev->dev,
  267. "%s: updated drv presence reg = 0x%x\n",
  268. __func__, val);
  269. qlcnic_83xx_unlock_driver(adapter);
  270. return 0;
  271. } else {
  272. return 1;
  273. }
  274. } else {
  275. dev_info(&adapter->pdev->dev,
  276. "%s: Reset ACK received from all functions\n",
  277. __func__);
  278. return 0;
  279. }
  280. }
  281. /**
  282. * qlcnic_83xx_idc_tx_soft_reset
  283. *
  284. * @adapter: adapter structure
  285. *
  286. * Handle context deletion and recreation request from transmit routine
  287. *
  288. * Returns -EBUSY or Success (0)
  289. *
  290. **/
  291. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  292. {
  293. struct net_device *netdev = adapter->netdev;
  294. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  295. return -EBUSY;
  296. netif_device_detach(netdev);
  297. qlcnic_down(adapter, netdev);
  298. qlcnic_up(adapter, netdev);
  299. netif_device_attach(netdev);
  300. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  301. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  302. adapter->netdev->trans_start = jiffies;
  303. return 0;
  304. }
  305. /**
  306. * qlcnic_83xx_idc_detach_driver
  307. *
  308. * @adapter: adapter structure
  309. * Detach net interface, stop TX and cleanup resources before the HW reset.
  310. * Returns: None
  311. *
  312. **/
  313. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  314. {
  315. int i;
  316. struct net_device *netdev = adapter->netdev;
  317. netif_device_detach(netdev);
  318. /* Disable mailbox interrupt */
  319. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  320. qlcnic_down(adapter, netdev);
  321. for (i = 0; i < adapter->ahw->num_msix; i++) {
  322. adapter->ahw->intr_tbl[i].id = i;
  323. adapter->ahw->intr_tbl[i].enabled = 0;
  324. adapter->ahw->intr_tbl[i].src = 0;
  325. }
  326. }
  327. /**
  328. * qlcnic_83xx_idc_attach_driver
  329. *
  330. * @adapter: adapter structure
  331. *
  332. * Re-attach and re-enable net interface
  333. * Returns: None
  334. *
  335. **/
  336. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. if (netif_running(netdev)) {
  340. if (qlcnic_up(adapter, netdev))
  341. goto done;
  342. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  343. }
  344. done:
  345. netif_device_attach(netdev);
  346. if (netif_running(netdev)) {
  347. netif_carrier_on(netdev);
  348. netif_wake_queue(netdev);
  349. }
  350. }
  351. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  352. int lock)
  353. {
  354. if (lock) {
  355. if (qlcnic_83xx_lock_driver(adapter))
  356. return -EBUSY;
  357. }
  358. qlcnic_83xx_idc_clear_registers(adapter, 0);
  359. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  360. if (lock)
  361. qlcnic_83xx_unlock_driver(adapter);
  362. qlcnic_83xx_idc_log_state_history(adapter);
  363. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  364. return 0;
  365. }
  366. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  367. int lock)
  368. {
  369. if (lock) {
  370. if (qlcnic_83xx_lock_driver(adapter))
  371. return -EBUSY;
  372. }
  373. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  374. if (lock)
  375. qlcnic_83xx_unlock_driver(adapter);
  376. return 0;
  377. }
  378. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  379. int lock)
  380. {
  381. if (lock) {
  382. if (qlcnic_83xx_lock_driver(adapter))
  383. return -EBUSY;
  384. }
  385. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  386. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  387. if (lock)
  388. qlcnic_83xx_unlock_driver(adapter);
  389. return 0;
  390. }
  391. static int
  392. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  393. {
  394. if (lock) {
  395. if (qlcnic_83xx_lock_driver(adapter))
  396. return -EBUSY;
  397. }
  398. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  399. QLC_83XX_IDC_DEV_NEED_RESET);
  400. if (lock)
  401. qlcnic_83xx_unlock_driver(adapter);
  402. return 0;
  403. }
  404. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  405. int lock)
  406. {
  407. if (lock) {
  408. if (qlcnic_83xx_lock_driver(adapter))
  409. return -EBUSY;
  410. }
  411. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  412. if (lock)
  413. qlcnic_83xx_unlock_driver(adapter);
  414. return 0;
  415. }
  416. /**
  417. * qlcnic_83xx_idc_find_reset_owner_id
  418. *
  419. * @adapter: adapter structure
  420. *
  421. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  422. * Within the same class, function with lowest PCI ID assumes ownership
  423. *
  424. * Returns: reset owner id or failure indication (-EIO)
  425. *
  426. **/
  427. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  428. {
  429. u32 reg, reg1, reg2, i, j, owner, class;
  430. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  431. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  432. owner = QLCNIC_TYPE_NIC;
  433. i = 0;
  434. j = 0;
  435. reg = reg1;
  436. do {
  437. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  438. if (class == owner)
  439. break;
  440. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  441. reg = reg2;
  442. j = 0;
  443. } else {
  444. j++;
  445. }
  446. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  447. if (owner == QLCNIC_TYPE_NIC)
  448. owner = QLCNIC_TYPE_ISCSI;
  449. else if (owner == QLCNIC_TYPE_ISCSI)
  450. owner = QLCNIC_TYPE_FCOE;
  451. else if (owner == QLCNIC_TYPE_FCOE)
  452. return -EIO;
  453. reg = reg1;
  454. j = 0;
  455. i = 0;
  456. }
  457. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  458. return i;
  459. }
  460. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  461. {
  462. int ret = 0;
  463. ret = qlcnic_83xx_restart_hw(adapter);
  464. if (ret) {
  465. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  466. } else {
  467. qlcnic_83xx_idc_clear_registers(adapter, lock);
  468. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  469. }
  470. return ret;
  471. }
  472. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  473. {
  474. u32 status;
  475. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  476. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  477. dev_err(&adapter->pdev->dev,
  478. "peg halt status1=0x%x\n", status);
  479. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  480. dev_err(&adapter->pdev->dev,
  481. "On board active cooling fan failed. "
  482. "Device has been halted.\n");
  483. dev_err(&adapter->pdev->dev,
  484. "Replace the adapter.\n");
  485. return -EIO;
  486. }
  487. }
  488. return 0;
  489. }
  490. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  491. {
  492. /* register for NIC IDC AEN Events */
  493. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  494. qlcnic_83xx_enable_mbx_intrpt(adapter);
  495. if (qlcnic_83xx_configure_opmode(adapter)) {
  496. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  497. return -EIO;
  498. }
  499. if (adapter->nic_ops->init_driver(adapter)) {
  500. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  501. return -EIO;
  502. }
  503. qlcnic_83xx_idc_attach_driver(adapter);
  504. return 0;
  505. }
  506. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  507. {
  508. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  509. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  510. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  511. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  512. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  513. adapter->ahw->idc.quiesce_req = 0;
  514. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  515. adapter->ahw->idc.err_code = 0;
  516. adapter->ahw->idc.collect_dump = 0;
  517. }
  518. /**
  519. * qlcnic_83xx_idc_ready_state_entry
  520. *
  521. * @adapter: adapter structure
  522. *
  523. * Perform ready state initialization, this routine will get invoked only
  524. * once from READY state.
  525. *
  526. * Returns: Error code or Success(0)
  527. *
  528. **/
  529. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  530. {
  531. struct qlcnic_hardware_context *ahw = adapter->ahw;
  532. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  533. qlcnic_83xx_idc_update_idc_params(adapter);
  534. /* Re-attach the device if required */
  535. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  536. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  537. if (qlcnic_83xx_idc_reattach_driver(adapter))
  538. return -EIO;
  539. }
  540. }
  541. return 0;
  542. }
  543. /**
  544. * qlcnic_83xx_idc_vnic_pf_entry
  545. *
  546. * @adapter: adapter structure
  547. *
  548. * Ensure vNIC mode privileged function starts only after vNIC mode is
  549. * enabled by management function.
  550. * If vNIC mode is ready, start initialization.
  551. *
  552. * Returns: -EIO or 0
  553. *
  554. **/
  555. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  556. {
  557. u32 state;
  558. struct qlcnic_hardware_context *ahw = adapter->ahw;
  559. /* Privileged function waits till mgmt function enables VNIC mode */
  560. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  561. if (state != QLCNIC_DEV_NPAR_OPER) {
  562. if (!ahw->idc.vnic_wait_limit--) {
  563. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  564. return -EIO;
  565. }
  566. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  567. return -EIO;
  568. } else {
  569. /* Perform one time initialization from ready state */
  570. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  571. qlcnic_83xx_idc_update_idc_params(adapter);
  572. /* If the previous state is UNKNOWN, device will be
  573. already attached properly by Init routine*/
  574. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  575. if (qlcnic_83xx_idc_reattach_driver(adapter))
  576. return -EIO;
  577. }
  578. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  579. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  580. }
  581. }
  582. return 0;
  583. }
  584. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  585. {
  586. adapter->ahw->idc.err_code = -EIO;
  587. dev_err(&adapter->pdev->dev,
  588. "%s: Device in unknown state\n", __func__);
  589. return 0;
  590. }
  591. /**
  592. * qlcnic_83xx_idc_cold_state
  593. *
  594. * @adapter: adapter structure
  595. *
  596. * If HW is up and running device will enter READY state.
  597. * If firmware image from host needs to be loaded, device is
  598. * forced to start with the file firmware image.
  599. *
  600. * Returns: Error code or Success(0)
  601. *
  602. **/
  603. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  604. {
  605. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  606. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  607. if (qlcnic_load_fw_file) {
  608. qlcnic_83xx_idc_restart_hw(adapter, 0);
  609. } else {
  610. if (qlcnic_83xx_check_hw_status(adapter)) {
  611. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  612. return -EIO;
  613. } else {
  614. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  615. }
  616. }
  617. return 0;
  618. }
  619. /**
  620. * qlcnic_83xx_idc_init_state
  621. *
  622. * @adapter: adapter structure
  623. *
  624. * Reset owner will restart the device from this state.
  625. * Device will enter failed state if it remains
  626. * in this state for more than DEV_INIT time limit.
  627. *
  628. * Returns: Error code or Success(0)
  629. *
  630. **/
  631. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  632. {
  633. int timeout, ret = 0;
  634. u32 owner;
  635. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  636. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  637. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  638. if (adapter->ahw->pci_func == owner)
  639. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  640. } else {
  641. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  642. return ret;
  643. }
  644. return ret;
  645. }
  646. /**
  647. * qlcnic_83xx_idc_ready_state
  648. *
  649. * @adapter: adapter structure
  650. *
  651. * Perform IDC protocol specicifed actions after monitoring device state and
  652. * events.
  653. *
  654. * Returns: Error code or Success(0)
  655. *
  656. **/
  657. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  658. {
  659. u32 val;
  660. struct qlcnic_hardware_context *ahw = adapter->ahw;
  661. int ret = 0;
  662. /* Perform NIC configuration based ready state entry actions */
  663. if (ahw->idc.state_entry(adapter))
  664. return -EIO;
  665. if (qlcnic_check_temp(adapter)) {
  666. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  667. qlcnic_83xx_idc_check_fan_failure(adapter);
  668. dev_err(&adapter->pdev->dev,
  669. "Error: device temperature %d above limits\n",
  670. adapter->ahw->temp);
  671. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  672. set_bit(__QLCNIC_RESETTING, &adapter->state);
  673. qlcnic_83xx_idc_detach_driver(adapter);
  674. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  675. return -EIO;
  676. }
  677. }
  678. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  679. ret = qlcnic_83xx_check_heartbeat(adapter);
  680. if (ret) {
  681. adapter->flags |= QLCNIC_FW_HANG;
  682. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  683. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  684. set_bit(__QLCNIC_RESETTING, &adapter->state);
  685. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  686. }
  687. return -EIO;
  688. }
  689. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  690. /* Move to need reset state and prepare for reset */
  691. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  692. return ret;
  693. }
  694. /* Check for soft reset request */
  695. if (ahw->reset_context &&
  696. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  697. qlcnic_83xx_idc_tx_soft_reset(adapter);
  698. return ret;
  699. }
  700. /* Move to need quiesce state if requested */
  701. if (adapter->ahw->idc.quiesce_req) {
  702. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  703. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  704. return ret;
  705. }
  706. return ret;
  707. }
  708. /**
  709. * qlcnic_83xx_idc_need_reset_state
  710. *
  711. * @adapter: adapter structure
  712. *
  713. * Device will remain in this state until:
  714. * Reset request ACK's are recieved from all the functions
  715. * Wait time exceeds max time limit
  716. *
  717. * Returns: Error code or Success(0)
  718. *
  719. **/
  720. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  721. {
  722. int ret = 0;
  723. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  724. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  725. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  726. set_bit(__QLCNIC_RESETTING, &adapter->state);
  727. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  728. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  729. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  730. qlcnic_83xx_idc_detach_driver(adapter);
  731. }
  732. /* Check ACK from other functions */
  733. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  734. if (ret) {
  735. dev_info(&adapter->pdev->dev,
  736. "%s: Waiting for reset ACK\n", __func__);
  737. return 0;
  738. }
  739. /* Transit to INIT state and restart the HW */
  740. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  741. return ret;
  742. }
  743. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  744. {
  745. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  746. return 0;
  747. }
  748. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  749. {
  750. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  751. adapter->ahw->idc.err_code = -EIO;
  752. return 0;
  753. }
  754. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  755. {
  756. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  757. return 0;
  758. }
  759. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  760. u32 state)
  761. {
  762. u32 cur, prev, next;
  763. cur = adapter->ahw->idc.curr_state;
  764. prev = adapter->ahw->idc.prev_state;
  765. next = state;
  766. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  767. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  768. dev_err(&adapter->pdev->dev,
  769. "%s: curr %d, prev %d, next state %d is invalid\n",
  770. __func__, cur, prev, state);
  771. return 1;
  772. }
  773. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  774. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  775. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  776. (next != QLC_83XX_IDC_DEV_READY)) {
  777. dev_err(&adapter->pdev->dev,
  778. "%s: failed, cur %d prev %d next %d\n",
  779. __func__, cur, prev, next);
  780. return 1;
  781. }
  782. }
  783. if (next == QLC_83XX_IDC_DEV_INIT) {
  784. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  785. (prev != QLC_83XX_IDC_DEV_COLD) &&
  786. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  787. dev_err(&adapter->pdev->dev,
  788. "%s: failed, cur %d prev %d next %d\n",
  789. __func__, cur, prev, next);
  790. return 1;
  791. }
  792. }
  793. return 0;
  794. }
  795. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  796. {
  797. if (adapter->fhash.fnum)
  798. qlcnic_prune_lb_filters(adapter);
  799. }
  800. /**
  801. * qlcnic_83xx_idc_poll_dev_state
  802. *
  803. * @work: kernel work queue structure used to schedule the function
  804. *
  805. * Poll device state periodically and perform state specific
  806. * actions defined by Inter Driver Communication (IDC) protocol.
  807. *
  808. * Returns: None
  809. *
  810. **/
  811. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  812. {
  813. struct qlcnic_adapter *adapter;
  814. u32 state;
  815. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  816. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  817. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  818. qlcnic_83xx_idc_log_state_history(adapter);
  819. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  820. } else {
  821. adapter->ahw->idc.curr_state = state;
  822. }
  823. switch (adapter->ahw->idc.curr_state) {
  824. case QLC_83XX_IDC_DEV_READY:
  825. qlcnic_83xx_idc_ready_state(adapter);
  826. break;
  827. case QLC_83XX_IDC_DEV_NEED_RESET:
  828. qlcnic_83xx_idc_need_reset_state(adapter);
  829. break;
  830. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  831. qlcnic_83xx_idc_need_quiesce_state(adapter);
  832. break;
  833. case QLC_83XX_IDC_DEV_FAILED:
  834. qlcnic_83xx_idc_failed_state(adapter);
  835. return;
  836. case QLC_83XX_IDC_DEV_INIT:
  837. qlcnic_83xx_idc_init_state(adapter);
  838. break;
  839. case QLC_83XX_IDC_DEV_QUISCENT:
  840. qlcnic_83xx_idc_quiesce_state(adapter);
  841. break;
  842. default:
  843. qlcnic_83xx_idc_unknown_state(adapter);
  844. return;
  845. }
  846. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  847. qlcnic_83xx_periodic_tasks(adapter);
  848. /* Re-schedule the function */
  849. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  850. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  851. adapter->ahw->idc.delay);
  852. }
  853. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  854. {
  855. u32 idc_params, val;
  856. if (qlcnic_83xx_lockless_flash_read32(adapter,
  857. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  858. (u8 *)&idc_params, 1)) {
  859. dev_info(&adapter->pdev->dev,
  860. "%s:failed to get IDC params from flash\n", __func__);
  861. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  862. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  863. } else {
  864. adapter->dev_init_timeo = idc_params & 0xFFFF;
  865. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  866. }
  867. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  868. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  869. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  870. adapter->ahw->idc.err_code = 0;
  871. adapter->ahw->idc.collect_dump = 0;
  872. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  873. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  874. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  875. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  876. /* Check if reset recovery is disabled */
  877. if (!qlcnic_auto_fw_reset) {
  878. /* Propagate do not reset request to other functions */
  879. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  880. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  881. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  882. }
  883. }
  884. static int
  885. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  886. {
  887. u32 state, val;
  888. if (qlcnic_83xx_lock_driver(adapter))
  889. return -EIO;
  890. /* Clear driver lock register */
  891. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  892. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  893. qlcnic_83xx_unlock_driver(adapter);
  894. return -EIO;
  895. }
  896. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  897. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  898. qlcnic_83xx_unlock_driver(adapter);
  899. return -EIO;
  900. }
  901. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  902. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  903. QLC_83XX_IDC_DEV_COLD);
  904. state = QLC_83XX_IDC_DEV_COLD;
  905. }
  906. adapter->ahw->idc.curr_state = state;
  907. /* First to load function should cold boot the device */
  908. if (state == QLC_83XX_IDC_DEV_COLD)
  909. qlcnic_83xx_idc_cold_state_handler(adapter);
  910. /* Check if reset recovery is enabled */
  911. if (qlcnic_auto_fw_reset) {
  912. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  913. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  914. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  915. }
  916. qlcnic_83xx_unlock_driver(adapter);
  917. return 0;
  918. }
  919. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  920. {
  921. int ret = -EIO;
  922. qlcnic_83xx_setup_idc_parameters(adapter);
  923. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  924. return ret;
  925. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  926. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  927. return -EIO;
  928. } else {
  929. if (qlcnic_83xx_idc_check_major_version(adapter))
  930. return -EIO;
  931. }
  932. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  933. return 0;
  934. }
  935. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  936. {
  937. int id;
  938. u32 val;
  939. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  940. usleep_range(10000, 11000);
  941. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  942. id = id & 0xFF;
  943. if (id == adapter->portnum) {
  944. dev_err(&adapter->pdev->dev,
  945. "%s: wait for lock recovery.. %d\n", __func__, id);
  946. msleep(20);
  947. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  948. id = id & 0xFF;
  949. }
  950. /* Clear driver presence bit */
  951. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  952. val = val & ~(1 << adapter->portnum);
  953. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  954. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  955. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  956. cancel_delayed_work_sync(&adapter->fw_work);
  957. }
  958. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  959. {
  960. u32 val;
  961. if (qlcnic_83xx_lock_driver(adapter)) {
  962. dev_err(&adapter->pdev->dev,
  963. "%s:failed, please retry\n", __func__);
  964. return;
  965. }
  966. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  967. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  968. !qlcnic_auto_fw_reset) {
  969. dev_err(&adapter->pdev->dev,
  970. "%s:failed, device in non reset mode\n", __func__);
  971. qlcnic_83xx_unlock_driver(adapter);
  972. return;
  973. }
  974. if (key == QLCNIC_FORCE_FW_RESET) {
  975. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  976. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  977. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  978. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  979. adapter->ahw->idc.collect_dump = 1;
  980. }
  981. qlcnic_83xx_unlock_driver(adapter);
  982. return;
  983. }
  984. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  985. {
  986. u8 *p_cache;
  987. u32 src, size;
  988. u64 dest;
  989. int ret = -EIO;
  990. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  991. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  992. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  993. /* alignment check */
  994. if (size & 0xF)
  995. size = (size + 16) & ~0xF;
  996. p_cache = kzalloc(size, GFP_KERNEL);
  997. if (p_cache == NULL)
  998. return -ENOMEM;
  999. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1000. size / sizeof(u32));
  1001. if (ret) {
  1002. kfree(p_cache);
  1003. return ret;
  1004. }
  1005. /* 16 byte write to MS memory */
  1006. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1007. size / 16);
  1008. if (ret) {
  1009. kfree(p_cache);
  1010. return ret;
  1011. }
  1012. kfree(p_cache);
  1013. return ret;
  1014. }
  1015. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1016. {
  1017. u32 dest, *p_cache;
  1018. u64 addr;
  1019. u8 data[16];
  1020. size_t size;
  1021. int i, ret = -EIO;
  1022. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1023. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1024. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1025. addr = (u64)dest;
  1026. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1027. (u32 *)p_cache, size / 16);
  1028. if (ret) {
  1029. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1030. release_firmware(adapter->ahw->fw_info.fw);
  1031. adapter->ahw->fw_info.fw = NULL;
  1032. return -EIO;
  1033. }
  1034. /* alignment check */
  1035. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1036. addr = dest + size;
  1037. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1038. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1039. for (; i < 16; i++)
  1040. data[i] = 0;
  1041. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1042. (u32 *)data, 1);
  1043. if (ret) {
  1044. dev_err(&adapter->pdev->dev,
  1045. "MS memory write failed\n");
  1046. release_firmware(adapter->ahw->fw_info.fw);
  1047. adapter->ahw->fw_info.fw = NULL;
  1048. return -EIO;
  1049. }
  1050. }
  1051. release_firmware(adapter->ahw->fw_info.fw);
  1052. adapter->ahw->fw_info.fw = NULL;
  1053. return 0;
  1054. }
  1055. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1056. {
  1057. int i, j;
  1058. u32 val = 0, val1 = 0, reg = 0;
  1059. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1060. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1061. for (j = 0; j < 2; j++) {
  1062. if (j == 0) {
  1063. dev_info(&adapter->pdev->dev,
  1064. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1065. reg = QLC_83XX_PORT0_THRESHOLD;
  1066. } else if (j == 1) {
  1067. dev_info(&adapter->pdev->dev,
  1068. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1069. reg = QLC_83XX_PORT1_THRESHOLD;
  1070. }
  1071. for (i = 0; i < 8; i++) {
  1072. val = QLCRD32(adapter, reg + (i * 0x4));
  1073. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1074. }
  1075. dev_info(&adapter->pdev->dev, "\n");
  1076. }
  1077. for (j = 0; j < 2; j++) {
  1078. if (j == 0) {
  1079. dev_info(&adapter->pdev->dev,
  1080. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1081. reg = QLC_83XX_PORT0_TC_MC_REG;
  1082. } else if (j == 1) {
  1083. dev_info(&adapter->pdev->dev,
  1084. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1085. reg = QLC_83XX_PORT1_TC_MC_REG;
  1086. }
  1087. for (i = 0; i < 4; i++) {
  1088. val = QLCRD32(adapter, reg + (i * 0x4));
  1089. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1090. }
  1091. dev_info(&adapter->pdev->dev, "\n");
  1092. }
  1093. for (j = 0; j < 2; j++) {
  1094. if (j == 0) {
  1095. dev_info(&adapter->pdev->dev,
  1096. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1097. reg = QLC_83XX_PORT0_TC_STATS;
  1098. } else if (j == 1) {
  1099. dev_info(&adapter->pdev->dev,
  1100. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1101. reg = QLC_83XX_PORT1_TC_STATS;
  1102. }
  1103. for (i = 7; i >= 0; i--) {
  1104. val = QLCRD32(adapter, reg);
  1105. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1106. QLCWR32(adapter, reg, (val | (i << 29)));
  1107. val = QLCRD32(adapter, reg);
  1108. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1109. }
  1110. dev_info(&adapter->pdev->dev, "\n");
  1111. }
  1112. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1113. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1114. dev_info(&adapter->pdev->dev,
  1115. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1116. val, val1);
  1117. }
  1118. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1119. {
  1120. u32 reg = 0, i, j;
  1121. if (qlcnic_83xx_lock_driver(adapter)) {
  1122. dev_err(&adapter->pdev->dev,
  1123. "%s:failed to acquire driver lock\n", __func__);
  1124. return;
  1125. }
  1126. qlcnic_83xx_dump_pause_control_regs(adapter);
  1127. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1128. for (j = 0; j < 2; j++) {
  1129. if (j == 0)
  1130. reg = QLC_83XX_PORT0_THRESHOLD;
  1131. else if (j == 1)
  1132. reg = QLC_83XX_PORT1_THRESHOLD;
  1133. for (i = 0; i < 8; i++)
  1134. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1135. }
  1136. for (j = 0; j < 2; j++) {
  1137. if (j == 0)
  1138. reg = QLC_83XX_PORT0_TC_MC_REG;
  1139. else if (j == 1)
  1140. reg = QLC_83XX_PORT1_TC_MC_REG;
  1141. for (i = 0; i < 4; i++)
  1142. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1143. }
  1144. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1145. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1146. dev_info(&adapter->pdev->dev,
  1147. "Disabled pause frames successfully on all ports\n");
  1148. qlcnic_83xx_unlock_driver(adapter);
  1149. }
  1150. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1151. {
  1152. u32 heartbeat, peg_status;
  1153. int retries, ret = -EIO;
  1154. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1155. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1156. QLCNIC_PEG_ALIVE_COUNTER);
  1157. do {
  1158. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1159. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1160. QLCNIC_PEG_ALIVE_COUNTER);
  1161. if (heartbeat != p_dev->heartbeat) {
  1162. ret = QLCNIC_RCODE_SUCCESS;
  1163. break;
  1164. }
  1165. } while (--retries);
  1166. if (ret) {
  1167. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1168. qlcnic_83xx_disable_pause_frames(p_dev);
  1169. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1170. QLCNIC_PEG_HALT_STATUS1);
  1171. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1172. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1173. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1174. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1175. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1176. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1177. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1178. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1179. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1180. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1181. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1182. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1183. dev_err(&p_dev->pdev->dev,
  1184. "Device is being reset err code 0x00006700.\n");
  1185. }
  1186. return ret;
  1187. }
  1188. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1189. {
  1190. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1191. u32 val;
  1192. do {
  1193. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1194. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1195. return 0;
  1196. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1197. } while (--retries);
  1198. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1199. return -EIO;
  1200. }
  1201. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1202. {
  1203. int err;
  1204. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1205. if (err)
  1206. return err;
  1207. err = qlcnic_83xx_check_heartbeat(p_dev);
  1208. if (err)
  1209. return err;
  1210. return err;
  1211. }
  1212. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1213. int duration, u32 mask, u32 status)
  1214. {
  1215. u32 value;
  1216. int timeout_error;
  1217. u8 retries;
  1218. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1219. retries = duration / 10;
  1220. do {
  1221. if ((value & mask) != status) {
  1222. timeout_error = 1;
  1223. msleep(duration / 10);
  1224. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1225. } else {
  1226. timeout_error = 0;
  1227. break;
  1228. }
  1229. } while (retries--);
  1230. if (timeout_error) {
  1231. p_dev->ahw->reset.seq_error++;
  1232. dev_err(&p_dev->pdev->dev,
  1233. "%s: Timeout Err, entry_num = %d\n",
  1234. __func__, p_dev->ahw->reset.seq_index);
  1235. dev_err(&p_dev->pdev->dev,
  1236. "0x%08x 0x%08x 0x%08x\n",
  1237. value, mask, status);
  1238. }
  1239. return timeout_error;
  1240. }
  1241. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1242. {
  1243. u32 sum = 0;
  1244. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1245. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1246. while (count-- > 0)
  1247. sum += *buff++;
  1248. while (sum >> 16)
  1249. sum = (sum & 0xFFFF) + (sum >> 16);
  1250. if (~sum) {
  1251. return 0;
  1252. } else {
  1253. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1254. return -1;
  1255. }
  1256. }
  1257. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1258. {
  1259. u8 *p_buff;
  1260. u32 addr, count;
  1261. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1262. ahw->reset.seq_error = 0;
  1263. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1264. if (p_dev->ahw->reset.buff == NULL)
  1265. return -ENOMEM;
  1266. p_buff = p_dev->ahw->reset.buff;
  1267. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1268. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1269. /* Copy template header from flash */
  1270. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1271. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1272. return -EIO;
  1273. }
  1274. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1275. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1276. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1277. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1278. /* Copy rest of the template */
  1279. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1280. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1281. return -EIO;
  1282. }
  1283. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1284. return -EIO;
  1285. /* Get Stop, Start and Init command offsets */
  1286. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1287. ahw->reset.start_offset = ahw->reset.buff +
  1288. ahw->reset.hdr->start_offset;
  1289. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1290. return 0;
  1291. }
  1292. /* Read Write HW register command */
  1293. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1294. u32 raddr, u32 waddr)
  1295. {
  1296. int value;
  1297. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1298. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1299. }
  1300. /* Read Modify Write HW register command */
  1301. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1302. u32 raddr, u32 waddr,
  1303. struct qlc_83xx_rmw *p_rmw_hdr)
  1304. {
  1305. int value;
  1306. if (p_rmw_hdr->index_a)
  1307. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1308. else
  1309. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1310. value &= p_rmw_hdr->mask;
  1311. value <<= p_rmw_hdr->shl;
  1312. value >>= p_rmw_hdr->shr;
  1313. value |= p_rmw_hdr->or_value;
  1314. value ^= p_rmw_hdr->xor_value;
  1315. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1316. }
  1317. /* Write HW register command */
  1318. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1319. struct qlc_83xx_entry_hdr *p_hdr)
  1320. {
  1321. int i;
  1322. struct qlc_83xx_entry *entry;
  1323. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1324. sizeof(struct qlc_83xx_entry_hdr));
  1325. for (i = 0; i < p_hdr->count; i++, entry++) {
  1326. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1327. entry->arg2);
  1328. if (p_hdr->delay)
  1329. udelay((u32)(p_hdr->delay));
  1330. }
  1331. }
  1332. /* Read and Write instruction */
  1333. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1334. struct qlc_83xx_entry_hdr *p_hdr)
  1335. {
  1336. int i;
  1337. struct qlc_83xx_entry *entry;
  1338. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1339. sizeof(struct qlc_83xx_entry_hdr));
  1340. for (i = 0; i < p_hdr->count; i++, entry++) {
  1341. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1342. entry->arg2);
  1343. if (p_hdr->delay)
  1344. udelay((u32)(p_hdr->delay));
  1345. }
  1346. }
  1347. /* Poll HW register command */
  1348. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1349. struct qlc_83xx_entry_hdr *p_hdr)
  1350. {
  1351. long delay;
  1352. struct qlc_83xx_entry *entry;
  1353. struct qlc_83xx_poll *poll;
  1354. int i;
  1355. unsigned long arg1, arg2;
  1356. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1357. sizeof(struct qlc_83xx_entry_hdr));
  1358. entry = (struct qlc_83xx_entry *)((char *)poll +
  1359. sizeof(struct qlc_83xx_poll));
  1360. delay = (long)p_hdr->delay;
  1361. if (!delay) {
  1362. for (i = 0; i < p_hdr->count; i++, entry++)
  1363. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1364. delay, poll->mask,
  1365. poll->status);
  1366. } else {
  1367. for (i = 0; i < p_hdr->count; i++, entry++) {
  1368. arg1 = entry->arg1;
  1369. arg2 = entry->arg2;
  1370. if (delay) {
  1371. if (qlcnic_83xx_poll_reg(p_dev,
  1372. arg1, delay,
  1373. poll->mask,
  1374. poll->status)){
  1375. qlcnic_83xx_rd_reg_indirect(p_dev,
  1376. arg1);
  1377. qlcnic_83xx_rd_reg_indirect(p_dev,
  1378. arg2);
  1379. }
  1380. }
  1381. }
  1382. }
  1383. }
  1384. /* Poll and write HW register command */
  1385. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1386. struct qlc_83xx_entry_hdr *p_hdr)
  1387. {
  1388. int i;
  1389. long delay;
  1390. struct qlc_83xx_quad_entry *entry;
  1391. struct qlc_83xx_poll *poll;
  1392. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1393. sizeof(struct qlc_83xx_entry_hdr));
  1394. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1395. sizeof(struct qlc_83xx_poll));
  1396. delay = (long)p_hdr->delay;
  1397. for (i = 0; i < p_hdr->count; i++, entry++) {
  1398. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1399. entry->dr_value);
  1400. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1401. entry->ar_value);
  1402. if (delay)
  1403. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1404. poll->mask, poll->status);
  1405. }
  1406. }
  1407. /* Read Modify Write register command */
  1408. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1409. struct qlc_83xx_entry_hdr *p_hdr)
  1410. {
  1411. int i;
  1412. struct qlc_83xx_entry *entry;
  1413. struct qlc_83xx_rmw *rmw_hdr;
  1414. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1415. sizeof(struct qlc_83xx_entry_hdr));
  1416. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1417. sizeof(struct qlc_83xx_rmw));
  1418. for (i = 0; i < p_hdr->count; i++, entry++) {
  1419. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1420. entry->arg2, rmw_hdr);
  1421. if (p_hdr->delay)
  1422. udelay((u32)(p_hdr->delay));
  1423. }
  1424. }
  1425. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1426. {
  1427. if (p_hdr->delay)
  1428. mdelay((u32)((long)p_hdr->delay));
  1429. }
  1430. /* Read and poll register command */
  1431. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1432. struct qlc_83xx_entry_hdr *p_hdr)
  1433. {
  1434. long delay;
  1435. int index, i, j;
  1436. struct qlc_83xx_quad_entry *entry;
  1437. struct qlc_83xx_poll *poll;
  1438. unsigned long addr;
  1439. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1440. sizeof(struct qlc_83xx_entry_hdr));
  1441. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1442. sizeof(struct qlc_83xx_poll));
  1443. delay = (long)p_hdr->delay;
  1444. for (i = 0; i < p_hdr->count; i++, entry++) {
  1445. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1446. entry->ar_value);
  1447. if (delay) {
  1448. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1449. poll->mask, poll->status)){
  1450. index = p_dev->ahw->reset.array_index;
  1451. addr = entry->dr_addr;
  1452. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1453. p_dev->ahw->reset.array[index++] = j;
  1454. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1455. p_dev->ahw->reset.array_index = 1;
  1456. }
  1457. }
  1458. }
  1459. }
  1460. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1461. {
  1462. p_dev->ahw->reset.seq_end = 1;
  1463. }
  1464. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1465. {
  1466. p_dev->ahw->reset.template_end = 1;
  1467. if (p_dev->ahw->reset.seq_error == 0)
  1468. dev_err(&p_dev->pdev->dev,
  1469. "HW restart process completed successfully.\n");
  1470. else
  1471. dev_err(&p_dev->pdev->dev,
  1472. "HW restart completed with timeout errors.\n");
  1473. }
  1474. /**
  1475. * qlcnic_83xx_exec_template_cmd
  1476. *
  1477. * @p_dev: adapter structure
  1478. * @p_buff: Poiter to instruction template
  1479. *
  1480. * Template provides instructions to stop, restart and initalize firmware.
  1481. * These instructions are abstracted as a series of read, write and
  1482. * poll operations on hardware registers. Register information and operation
  1483. * specifics are not exposed to the driver. Driver reads the template from
  1484. * flash and executes the instructions located at pre-defined offsets.
  1485. *
  1486. * Returns: None
  1487. * */
  1488. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1489. char *p_buff)
  1490. {
  1491. int index, entries;
  1492. struct qlc_83xx_entry_hdr *p_hdr;
  1493. char *entry = p_buff;
  1494. p_dev->ahw->reset.seq_end = 0;
  1495. p_dev->ahw->reset.template_end = 0;
  1496. entries = p_dev->ahw->reset.hdr->entries;
  1497. index = p_dev->ahw->reset.seq_index;
  1498. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1499. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1500. switch (p_hdr->cmd) {
  1501. case QLC_83XX_OPCODE_NOP:
  1502. break;
  1503. case QLC_83XX_OPCODE_WRITE_LIST:
  1504. qlcnic_83xx_write_list(p_dev, p_hdr);
  1505. break;
  1506. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1507. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1508. break;
  1509. case QLC_83XX_OPCODE_POLL_LIST:
  1510. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1511. break;
  1512. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1513. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1514. break;
  1515. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1516. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1517. break;
  1518. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1519. qlcnic_83xx_pause(p_hdr);
  1520. break;
  1521. case QLC_83XX_OPCODE_SEQ_END:
  1522. qlcnic_83xx_seq_end(p_dev);
  1523. break;
  1524. case QLC_83XX_OPCODE_TMPL_END:
  1525. qlcnic_83xx_template_end(p_dev);
  1526. break;
  1527. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1528. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1529. break;
  1530. default:
  1531. dev_err(&p_dev->pdev->dev,
  1532. "%s: Unknown opcode 0x%04x in template %d\n",
  1533. __func__, p_hdr->cmd, index);
  1534. break;
  1535. }
  1536. entry += p_hdr->size;
  1537. }
  1538. p_dev->ahw->reset.seq_index = index;
  1539. }
  1540. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1541. {
  1542. p_dev->ahw->reset.seq_index = 0;
  1543. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1544. if (p_dev->ahw->reset.seq_end != 1)
  1545. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1546. }
  1547. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1548. {
  1549. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1550. if (p_dev->ahw->reset.template_end != 1)
  1551. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1552. }
  1553. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1554. {
  1555. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1556. if (p_dev->ahw->reset.seq_end != 1)
  1557. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1558. }
  1559. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1560. {
  1561. int err = -EIO;
  1562. if (request_firmware(&adapter->ahw->fw_info.fw,
  1563. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1564. dev_err(&adapter->pdev->dev,
  1565. "No file FW image, loading flash FW image.\n");
  1566. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1567. QLC_83XX_BOOT_FROM_FLASH);
  1568. } else {
  1569. if (qlcnic_83xx_copy_fw_file(adapter))
  1570. return err;
  1571. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1572. QLC_83XX_BOOT_FROM_FILE);
  1573. }
  1574. return 0;
  1575. }
  1576. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1577. {
  1578. u32 val;
  1579. int err = -EIO;
  1580. qlcnic_83xx_stop_hw(adapter);
  1581. /* Collect FW register dump if required */
  1582. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1583. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1584. qlcnic_dump_fw(adapter);
  1585. qlcnic_83xx_init_hw(adapter);
  1586. if (qlcnic_83xx_copy_bootloader(adapter))
  1587. return err;
  1588. /* Boot either flash image or firmware image from host file system */
  1589. if (qlcnic_load_fw_file) {
  1590. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1591. return err;
  1592. } else {
  1593. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1594. QLC_83XX_BOOT_FROM_FLASH);
  1595. }
  1596. qlcnic_83xx_start_hw(adapter);
  1597. if (qlcnic_83xx_check_hw_status(adapter))
  1598. return -EIO;
  1599. return 0;
  1600. }
  1601. /**
  1602. * qlcnic_83xx_config_default_opmode
  1603. *
  1604. * @adapter: adapter structure
  1605. *
  1606. * Configure default driver operating mode
  1607. *
  1608. * Returns: Error code or Success(0)
  1609. * */
  1610. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1611. {
  1612. u32 op_mode;
  1613. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1614. qlcnic_get_func_no(adapter);
  1615. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1616. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1617. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1618. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1619. } else {
  1620. return -EIO;
  1621. }
  1622. return 0;
  1623. }
  1624. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1625. {
  1626. int err;
  1627. struct qlcnic_info nic_info;
  1628. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1629. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1630. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1631. if (err)
  1632. return -EIO;
  1633. ahw->physical_port = (u8) nic_info.phys_port;
  1634. ahw->switch_mode = nic_info.switch_mode;
  1635. ahw->max_tx_ques = nic_info.max_tx_ques;
  1636. ahw->max_rx_ques = nic_info.max_rx_ques;
  1637. ahw->capabilities = nic_info.capabilities;
  1638. ahw->max_mac_filters = nic_info.max_mac_filters;
  1639. ahw->max_mtu = nic_info.max_mtu;
  1640. if (ahw->capabilities & BIT_23)
  1641. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1642. else
  1643. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1644. return ahw->nic_mode;
  1645. }
  1646. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1647. {
  1648. int ret;
  1649. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1650. if (ret == -EIO)
  1651. return -EIO;
  1652. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1653. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1654. return -EIO;
  1655. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1656. if (qlcnic_83xx_config_default_opmode(adapter))
  1657. return -EIO;
  1658. }
  1659. return 0;
  1660. }
  1661. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1662. {
  1663. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1664. if (ahw->port_type == QLCNIC_XGBE) {
  1665. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1666. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1667. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1668. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1669. } else if (ahw->port_type == QLCNIC_GBE) {
  1670. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1671. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1672. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1673. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1674. }
  1675. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1676. adapter->max_rds_rings = MAX_RDS_RINGS;
  1677. }
  1678. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1679. {
  1680. int err = -EIO;
  1681. qlcnic_83xx_get_minidump_template(adapter);
  1682. if (qlcnic_83xx_get_port_info(adapter))
  1683. return err;
  1684. qlcnic_83xx_config_buff_descriptors(adapter);
  1685. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1686. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1687. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1688. adapter->ahw->fw_hal_version);
  1689. return 0;
  1690. }
  1691. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1692. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1693. {
  1694. struct qlcnic_cmd_args cmd;
  1695. u32 presence_mask, audit_mask;
  1696. int status;
  1697. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1698. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1699. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1700. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1701. cmd.req.arg[1] = BIT_31;
  1702. status = qlcnic_issue_cmd(adapter, &cmd);
  1703. if (status)
  1704. dev_err(&adapter->pdev->dev,
  1705. "Failed to clean up the function resources\n");
  1706. qlcnic_free_mbx_args(&cmd);
  1707. }
  1708. }
  1709. int qlcnic_83xx_init(struct qlcnic_adapter *adapter)
  1710. {
  1711. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1712. if (qlcnic_83xx_check_hw_status(adapter))
  1713. return -EIO;
  1714. /* Initilaize 83xx mailbox spinlock */
  1715. spin_lock_init(&ahw->mbx_lock);
  1716. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1717. qlcnic_83xx_clear_function_resources(adapter);
  1718. /* register for NIC IDC AEN Events */
  1719. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1720. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1721. qlcnic_83xx_read_flash_mfg_id(adapter);
  1722. if (qlcnic_83xx_idc_init(adapter))
  1723. return -EIO;
  1724. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1725. if (qlcnic_83xx_configure_opmode(adapter))
  1726. return -EIO;
  1727. /* Perform operating mode specific initialization */
  1728. if (adapter->nic_ops->init_driver(adapter))
  1729. return -EIO;
  1730. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1731. /* Periodically monitor device status */
  1732. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1733. return adapter->ahw->idc.err_code;
  1734. }