forcedeth.c 189 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/u64_stats_sync.h>
  66. #include <linux/io.h>
  67. #include <asm/irq.h>
  68. #define TX_WORK_PER_LOOP 64
  69. #define RX_WORK_PER_LOOP 64
  70. /*
  71. * Hardware access:
  72. */
  73. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  74. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  75. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  76. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  77. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  78. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  79. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  80. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  81. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  82. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  83. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  84. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  85. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  86. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  87. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  88. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  89. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  90. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  91. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  94. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  95. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  96. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  97. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  98. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  99. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  100. enum {
  101. NvRegIrqStatus = 0x000,
  102. #define NVREG_IRQSTAT_MIIEVENT 0x040
  103. #define NVREG_IRQSTAT_MASK 0x83ff
  104. NvRegIrqMask = 0x004,
  105. #define NVREG_IRQ_RX_ERROR 0x0001
  106. #define NVREG_IRQ_RX 0x0002
  107. #define NVREG_IRQ_RX_NOBUF 0x0004
  108. #define NVREG_IRQ_TX_ERR 0x0008
  109. #define NVREG_IRQ_TX_OK 0x0010
  110. #define NVREG_IRQ_TIMER 0x0020
  111. #define NVREG_IRQ_LINK 0x0040
  112. #define NVREG_IRQ_RX_FORCED 0x0080
  113. #define NVREG_IRQ_TX_FORCED 0x0100
  114. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  115. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  116. #define NVREG_IRQMASK_CPU 0x0060
  117. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  118. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  119. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  120. NvRegUnknownSetupReg6 = 0x008,
  121. #define NVREG_UNKSETUP6_VAL 3
  122. /*
  123. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  124. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  125. */
  126. NvRegPollingInterval = 0x00c,
  127. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  128. #define NVREG_POLL_DEFAULT_CPU 13
  129. NvRegMSIMap0 = 0x020,
  130. NvRegMSIMap1 = 0x024,
  131. NvRegMSIIrqMask = 0x030,
  132. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  133. NvRegMisc1 = 0x080,
  134. #define NVREG_MISC1_PAUSE_TX 0x01
  135. #define NVREG_MISC1_HD 0x02
  136. #define NVREG_MISC1_FORCE 0x3b0f3c
  137. NvRegMacReset = 0x34,
  138. #define NVREG_MAC_RESET_ASSERT 0x0F3
  139. NvRegTransmitterControl = 0x084,
  140. #define NVREG_XMITCTL_START 0x01
  141. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  142. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  143. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  144. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  145. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  146. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  147. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  148. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  149. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  150. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  151. #define NVREG_XMITCTL_DATA_START 0x00100000
  152. #define NVREG_XMITCTL_DATA_READY 0x00010000
  153. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  154. NvRegTransmitterStatus = 0x088,
  155. #define NVREG_XMITSTAT_BUSY 0x01
  156. NvRegPacketFilterFlags = 0x8c,
  157. #define NVREG_PFF_PAUSE_RX 0x08
  158. #define NVREG_PFF_ALWAYS 0x7F0000
  159. #define NVREG_PFF_PROMISC 0x80
  160. #define NVREG_PFF_MYADDR 0x20
  161. #define NVREG_PFF_LOOPBACK 0x10
  162. NvRegOffloadConfig = 0x90,
  163. #define NVREG_OFFLOAD_HOMEPHY 0x601
  164. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  165. NvRegReceiverControl = 0x094,
  166. #define NVREG_RCVCTL_START 0x01
  167. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  168. NvRegReceiverStatus = 0x98,
  169. #define NVREG_RCVSTAT_BUSY 0x01
  170. NvRegSlotTime = 0x9c,
  171. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  172. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  173. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  174. #define NVREG_SLOTTIME_HALF 0x0000ff00
  175. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  176. #define NVREG_SLOTTIME_MASK 0x000000ff
  177. NvRegTxDeferral = 0xA0,
  178. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  179. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  180. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  183. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  184. NvRegRxDeferral = 0xA4,
  185. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  186. NvRegMacAddrA = 0xA8,
  187. NvRegMacAddrB = 0xAC,
  188. NvRegMulticastAddrA = 0xB0,
  189. #define NVREG_MCASTADDRA_FORCE 0x01
  190. NvRegMulticastAddrB = 0xB4,
  191. NvRegMulticastMaskA = 0xB8,
  192. #define NVREG_MCASTMASKA_NONE 0xffffffff
  193. NvRegMulticastMaskB = 0xBC,
  194. #define NVREG_MCASTMASKB_NONE 0xffff
  195. NvRegPhyInterface = 0xC0,
  196. #define PHY_RGMII 0x10000000
  197. NvRegBackOffControl = 0xC4,
  198. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  199. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  200. #define NVREG_BKOFFCTRL_SELECT 24
  201. #define NVREG_BKOFFCTRL_GEAR 12
  202. NvRegTxRingPhysAddr = 0x100,
  203. NvRegRxRingPhysAddr = 0x104,
  204. NvRegRingSizes = 0x108,
  205. #define NVREG_RINGSZ_TXSHIFT 0
  206. #define NVREG_RINGSZ_RXSHIFT 16
  207. NvRegTransmitPoll = 0x10c,
  208. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  209. NvRegLinkSpeed = 0x110,
  210. #define NVREG_LINKSPEED_FORCE 0x10000
  211. #define NVREG_LINKSPEED_10 1000
  212. #define NVREG_LINKSPEED_100 100
  213. #define NVREG_LINKSPEED_1000 50
  214. #define NVREG_LINKSPEED_MASK (0xFFF)
  215. NvRegUnknownSetupReg5 = 0x130,
  216. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  217. NvRegTxWatermark = 0x13c,
  218. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  219. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  220. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  221. NvRegTxRxControl = 0x144,
  222. #define NVREG_TXRXCTL_KICK 0x0001
  223. #define NVREG_TXRXCTL_BIT1 0x0002
  224. #define NVREG_TXRXCTL_BIT2 0x0004
  225. #define NVREG_TXRXCTL_IDLE 0x0008
  226. #define NVREG_TXRXCTL_RESET 0x0010
  227. #define NVREG_TXRXCTL_RXCHECK 0x0400
  228. #define NVREG_TXRXCTL_DESC_1 0
  229. #define NVREG_TXRXCTL_DESC_2 0x002100
  230. #define NVREG_TXRXCTL_DESC_3 0xc02200
  231. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  232. #define NVREG_TXRXCTL_VLANINS 0x00080
  233. NvRegTxRingPhysAddrHigh = 0x148,
  234. NvRegRxRingPhysAddrHigh = 0x14C,
  235. NvRegTxPauseFrame = 0x170,
  236. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  240. NvRegTxPauseFrameLimit = 0x174,
  241. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  242. NvRegMIIStatus = 0x180,
  243. #define NVREG_MIISTAT_ERROR 0x0001
  244. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  245. #define NVREG_MIISTAT_MASK_RW 0x0007
  246. #define NVREG_MIISTAT_MASK_ALL 0x000f
  247. NvRegMIIMask = 0x184,
  248. #define NVREG_MII_LINKCHANGE 0x0008
  249. NvRegAdapterControl = 0x188,
  250. #define NVREG_ADAPTCTL_START 0x02
  251. #define NVREG_ADAPTCTL_LINKUP 0x04
  252. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  253. #define NVREG_ADAPTCTL_RUNNING 0x100000
  254. #define NVREG_ADAPTCTL_PHYSHIFT 24
  255. NvRegMIISpeed = 0x18c,
  256. #define NVREG_MIISPEED_BIT8 (1<<8)
  257. #define NVREG_MIIDELAY 5
  258. NvRegMIIControl = 0x190,
  259. #define NVREG_MIICTL_INUSE 0x08000
  260. #define NVREG_MIICTL_WRITE 0x00400
  261. #define NVREG_MIICTL_ADDRSHIFT 5
  262. NvRegMIIData = 0x194,
  263. NvRegTxUnicast = 0x1a0,
  264. NvRegTxMulticast = 0x1a4,
  265. NvRegTxBroadcast = 0x1a8,
  266. NvRegWakeUpFlags = 0x200,
  267. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  268. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  269. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  270. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  271. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  272. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  273. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  277. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  278. NvRegMgmtUnitGetVersion = 0x204,
  279. #define NVREG_MGMTUNITGETVERSION 0x01
  280. NvRegMgmtUnitVersion = 0x208,
  281. #define NVREG_MGMTUNITVERSION 0x08
  282. NvRegPowerCap = 0x268,
  283. #define NVREG_POWERCAP_D3SUPP (1<<30)
  284. #define NVREG_POWERCAP_D2SUPP (1<<26)
  285. #define NVREG_POWERCAP_D1SUPP (1<<25)
  286. NvRegPowerState = 0x26c,
  287. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  288. #define NVREG_POWERSTATE_VALID 0x0100
  289. #define NVREG_POWERSTATE_MASK 0x0003
  290. #define NVREG_POWERSTATE_D0 0x0000
  291. #define NVREG_POWERSTATE_D1 0x0001
  292. #define NVREG_POWERSTATE_D2 0x0002
  293. #define NVREG_POWERSTATE_D3 0x0003
  294. NvRegMgmtUnitControl = 0x278,
  295. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  296. NvRegTxCnt = 0x280,
  297. NvRegTxZeroReXmt = 0x284,
  298. NvRegTxOneReXmt = 0x288,
  299. NvRegTxManyReXmt = 0x28c,
  300. NvRegTxLateCol = 0x290,
  301. NvRegTxUnderflow = 0x294,
  302. NvRegTxLossCarrier = 0x298,
  303. NvRegTxExcessDef = 0x29c,
  304. NvRegTxRetryErr = 0x2a0,
  305. NvRegRxFrameErr = 0x2a4,
  306. NvRegRxExtraByte = 0x2a8,
  307. NvRegRxLateCol = 0x2ac,
  308. NvRegRxRunt = 0x2b0,
  309. NvRegRxFrameTooLong = 0x2b4,
  310. NvRegRxOverflow = 0x2b8,
  311. NvRegRxFCSErr = 0x2bc,
  312. NvRegRxFrameAlignErr = 0x2c0,
  313. NvRegRxLenErr = 0x2c4,
  314. NvRegRxUnicast = 0x2c8,
  315. NvRegRxMulticast = 0x2cc,
  316. NvRegRxBroadcast = 0x2d0,
  317. NvRegTxDef = 0x2d4,
  318. NvRegTxFrame = 0x2d8,
  319. NvRegRxCnt = 0x2dc,
  320. NvRegTxPause = 0x2e0,
  321. NvRegRxPause = 0x2e4,
  322. NvRegRxDropFrame = 0x2e8,
  323. NvRegVlanControl = 0x300,
  324. #define NVREG_VLANCONTROL_ENABLE 0x2000
  325. NvRegMSIXMap0 = 0x3e0,
  326. NvRegMSIXMap1 = 0x3e4,
  327. NvRegMSIXIrqStatus = 0x3f0,
  328. NvRegPowerState2 = 0x600,
  329. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  330. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  331. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  332. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  333. };
  334. /* Big endian: should work, but is untested */
  335. struct ring_desc {
  336. __le32 buf;
  337. __le32 flaglen;
  338. };
  339. struct ring_desc_ex {
  340. __le32 bufhigh;
  341. __le32 buflow;
  342. __le32 txvlan;
  343. __le32 flaglen;
  344. };
  345. union ring_type {
  346. struct ring_desc *orig;
  347. struct ring_desc_ex *ex;
  348. };
  349. #define FLAG_MASK_V1 0xffff0000
  350. #define FLAG_MASK_V2 0xffffc000
  351. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  352. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  353. #define NV_TX_LASTPACKET (1<<16)
  354. #define NV_TX_RETRYERROR (1<<19)
  355. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  356. #define NV_TX_FORCED_INTERRUPT (1<<24)
  357. #define NV_TX_DEFERRED (1<<26)
  358. #define NV_TX_CARRIERLOST (1<<27)
  359. #define NV_TX_LATECOLLISION (1<<28)
  360. #define NV_TX_UNDERFLOW (1<<29)
  361. #define NV_TX_ERROR (1<<30)
  362. #define NV_TX_VALID (1<<31)
  363. #define NV_TX2_LASTPACKET (1<<29)
  364. #define NV_TX2_RETRYERROR (1<<18)
  365. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  366. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  367. #define NV_TX2_DEFERRED (1<<25)
  368. #define NV_TX2_CARRIERLOST (1<<26)
  369. #define NV_TX2_LATECOLLISION (1<<27)
  370. #define NV_TX2_UNDERFLOW (1<<28)
  371. /* error and valid are the same for both */
  372. #define NV_TX2_ERROR (1<<30)
  373. #define NV_TX2_VALID (1<<31)
  374. #define NV_TX2_TSO (1<<28)
  375. #define NV_TX2_TSO_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  378. #define NV_TX2_CHECKSUM_L3 (1<<27)
  379. #define NV_TX2_CHECKSUM_L4 (1<<26)
  380. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  381. #define NV_RX_DESCRIPTORVALID (1<<16)
  382. #define NV_RX_MISSEDFRAME (1<<17)
  383. #define NV_RX_SUBSTRACT1 (1<<18)
  384. #define NV_RX_ERROR1 (1<<23)
  385. #define NV_RX_ERROR2 (1<<24)
  386. #define NV_RX_ERROR3 (1<<25)
  387. #define NV_RX_ERROR4 (1<<26)
  388. #define NV_RX_CRCERR (1<<27)
  389. #define NV_RX_OVERFLOW (1<<28)
  390. #define NV_RX_FRAMINGERR (1<<29)
  391. #define NV_RX_ERROR (1<<30)
  392. #define NV_RX_AVAIL (1<<31)
  393. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  394. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  395. #define NV_RX2_CHECKSUM_IP (0x10000000)
  396. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  397. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  398. #define NV_RX2_DESCRIPTORVALID (1<<29)
  399. #define NV_RX2_SUBSTRACT1 (1<<25)
  400. #define NV_RX2_ERROR1 (1<<18)
  401. #define NV_RX2_ERROR2 (1<<19)
  402. #define NV_RX2_ERROR3 (1<<20)
  403. #define NV_RX2_ERROR4 (1<<21)
  404. #define NV_RX2_CRCERR (1<<22)
  405. #define NV_RX2_OVERFLOW (1<<23)
  406. #define NV_RX2_FRAMINGERR (1<<24)
  407. /* error and avail are the same for both */
  408. #define NV_RX2_ERROR (1<<30)
  409. #define NV_RX2_AVAIL (1<<31)
  410. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  411. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  412. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  413. /* Miscellaneous hardware related defines: */
  414. #define NV_PCI_REGSZ_VER1 0x270
  415. #define NV_PCI_REGSZ_VER2 0x2d4
  416. #define NV_PCI_REGSZ_VER3 0x604
  417. #define NV_PCI_REGSZ_MAX 0x604
  418. /* various timeout delays: all in usec */
  419. #define NV_TXRX_RESET_DELAY 4
  420. #define NV_TXSTOP_DELAY1 10
  421. #define NV_TXSTOP_DELAY1MAX 500000
  422. #define NV_TXSTOP_DELAY2 100
  423. #define NV_RXSTOP_DELAY1 10
  424. #define NV_RXSTOP_DELAY1MAX 500000
  425. #define NV_RXSTOP_DELAY2 100
  426. #define NV_SETUP5_DELAY 5
  427. #define NV_SETUP5_DELAYMAX 50000
  428. #define NV_POWERUP_DELAY 5
  429. #define NV_POWERUP_DELAYMAX 5000
  430. #define NV_MIIBUSY_DELAY 50
  431. #define NV_MIIPHY_DELAY 10
  432. #define NV_MIIPHY_DELAYMAX 10000
  433. #define NV_MAC_RESET_DELAY 64
  434. #define NV_WAKEUPPATTERNS 5
  435. #define NV_WAKEUPMASKENTRIES 4
  436. /* General driver defaults */
  437. #define NV_WATCHDOG_TIMEO (5*HZ)
  438. #define RX_RING_DEFAULT 512
  439. #define TX_RING_DEFAULT 256
  440. #define RX_RING_MIN 128
  441. #define TX_RING_MIN 64
  442. #define RING_MAX_DESC_VER_1 1024
  443. #define RING_MAX_DESC_VER_2_3 16384
  444. /* rx/tx mac addr + type + vlan + align + slack*/
  445. #define NV_RX_HEADERS (64)
  446. /* even more slack. */
  447. #define NV_RX_ALLOC_PAD (64)
  448. /* maximum mtu size */
  449. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  450. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  451. #define OOM_REFILL (1+HZ/20)
  452. #define POLL_WAIT (1+HZ/100)
  453. #define LINK_TIMEOUT (3*HZ)
  454. #define STATS_INTERVAL (10*HZ)
  455. /*
  456. * desc_ver values:
  457. * The nic supports three different descriptor types:
  458. * - DESC_VER_1: Original
  459. * - DESC_VER_2: support for jumbo frames.
  460. * - DESC_VER_3: 64-bit format.
  461. */
  462. #define DESC_VER_1 1
  463. #define DESC_VER_2 2
  464. #define DESC_VER_3 3
  465. /* PHY defines */
  466. #define PHY_OUI_MARVELL 0x5043
  467. #define PHY_OUI_CICADA 0x03f1
  468. #define PHY_OUI_VITESSE 0x01c1
  469. #define PHY_OUI_REALTEK 0x0732
  470. #define PHY_OUI_REALTEK2 0x0020
  471. #define PHYID1_OUI_MASK 0x03ff
  472. #define PHYID1_OUI_SHFT 6
  473. #define PHYID2_OUI_MASK 0xfc00
  474. #define PHYID2_OUI_SHFT 10
  475. #define PHYID2_MODEL_MASK 0x03f0
  476. #define PHY_MODEL_REALTEK_8211 0x0110
  477. #define PHY_REV_MASK 0x0001
  478. #define PHY_REV_REALTEK_8211B 0x0000
  479. #define PHY_REV_REALTEK_8211C 0x0001
  480. #define PHY_MODEL_REALTEK_8201 0x0200
  481. #define PHY_MODEL_MARVELL_E3016 0x0220
  482. #define PHY_MARVELL_E3016_INITMASK 0x0300
  483. #define PHY_CICADA_INIT1 0x0f000
  484. #define PHY_CICADA_INIT2 0x0e00
  485. #define PHY_CICADA_INIT3 0x01000
  486. #define PHY_CICADA_INIT4 0x0200
  487. #define PHY_CICADA_INIT5 0x0004
  488. #define PHY_CICADA_INIT6 0x02000
  489. #define PHY_VITESSE_INIT_REG1 0x1f
  490. #define PHY_VITESSE_INIT_REG2 0x10
  491. #define PHY_VITESSE_INIT_REG3 0x11
  492. #define PHY_VITESSE_INIT_REG4 0x12
  493. #define PHY_VITESSE_INIT_MSK1 0xc
  494. #define PHY_VITESSE_INIT_MSK2 0x0180
  495. #define PHY_VITESSE_INIT1 0x52b5
  496. #define PHY_VITESSE_INIT2 0xaf8a
  497. #define PHY_VITESSE_INIT3 0x8
  498. #define PHY_VITESSE_INIT4 0x8f8a
  499. #define PHY_VITESSE_INIT5 0xaf86
  500. #define PHY_VITESSE_INIT6 0x8f86
  501. #define PHY_VITESSE_INIT7 0xaf82
  502. #define PHY_VITESSE_INIT8 0x0100
  503. #define PHY_VITESSE_INIT9 0x8f82
  504. #define PHY_VITESSE_INIT10 0x0
  505. #define PHY_REALTEK_INIT_REG1 0x1f
  506. #define PHY_REALTEK_INIT_REG2 0x19
  507. #define PHY_REALTEK_INIT_REG3 0x13
  508. #define PHY_REALTEK_INIT_REG4 0x14
  509. #define PHY_REALTEK_INIT_REG5 0x18
  510. #define PHY_REALTEK_INIT_REG6 0x11
  511. #define PHY_REALTEK_INIT_REG7 0x01
  512. #define PHY_REALTEK_INIT1 0x0000
  513. #define PHY_REALTEK_INIT2 0x8e00
  514. #define PHY_REALTEK_INIT3 0x0001
  515. #define PHY_REALTEK_INIT4 0xad17
  516. #define PHY_REALTEK_INIT5 0xfb54
  517. #define PHY_REALTEK_INIT6 0xf5c7
  518. #define PHY_REALTEK_INIT7 0x1000
  519. #define PHY_REALTEK_INIT8 0x0003
  520. #define PHY_REALTEK_INIT9 0x0008
  521. #define PHY_REALTEK_INIT10 0x0005
  522. #define PHY_REALTEK_INIT11 0x0200
  523. #define PHY_REALTEK_INIT_MSK1 0x0003
  524. #define PHY_GIGABIT 0x0100
  525. #define PHY_TIMEOUT 0x1
  526. #define PHY_ERROR 0x2
  527. #define PHY_100 0x1
  528. #define PHY_1000 0x2
  529. #define PHY_HALF 0x100
  530. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  531. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  532. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  533. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  534. #define NV_PAUSEFRAME_RX_REQ 0x0010
  535. #define NV_PAUSEFRAME_TX_REQ 0x0020
  536. #define NV_PAUSEFRAME_AUTONEG 0x0040
  537. /* MSI/MSI-X defines */
  538. #define NV_MSI_X_MAX_VECTORS 8
  539. #define NV_MSI_X_VECTORS_MASK 0x000f
  540. #define NV_MSI_CAPABLE 0x0010
  541. #define NV_MSI_X_CAPABLE 0x0020
  542. #define NV_MSI_ENABLED 0x0040
  543. #define NV_MSI_X_ENABLED 0x0080
  544. #define NV_MSI_X_VECTOR_ALL 0x0
  545. #define NV_MSI_X_VECTOR_RX 0x0
  546. #define NV_MSI_X_VECTOR_TX 0x1
  547. #define NV_MSI_X_VECTOR_OTHER 0x2
  548. #define NV_MSI_PRIV_OFFSET 0x68
  549. #define NV_MSI_PRIV_VALUE 0xffffffff
  550. #define NV_RESTART_TX 0x1
  551. #define NV_RESTART_RX 0x2
  552. #define NV_TX_LIMIT_COUNT 16
  553. #define NV_DYNAMIC_THRESHOLD 4
  554. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  555. /* statistics */
  556. struct nv_ethtool_str {
  557. char name[ETH_GSTRING_LEN];
  558. };
  559. static const struct nv_ethtool_str nv_estats_str[] = {
  560. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  561. { "tx_zero_rexmt" },
  562. { "tx_one_rexmt" },
  563. { "tx_many_rexmt" },
  564. { "tx_late_collision" },
  565. { "tx_fifo_errors" },
  566. { "tx_carrier_errors" },
  567. { "tx_excess_deferral" },
  568. { "tx_retry_error" },
  569. { "rx_frame_error" },
  570. { "rx_extra_byte" },
  571. { "rx_late_collision" },
  572. { "rx_runt" },
  573. { "rx_frame_too_long" },
  574. { "rx_over_errors" },
  575. { "rx_crc_errors" },
  576. { "rx_frame_align_error" },
  577. { "rx_length_error" },
  578. { "rx_unicast" },
  579. { "rx_multicast" },
  580. { "rx_broadcast" },
  581. { "rx_packets" },
  582. { "rx_errors_total" },
  583. { "tx_errors_total" },
  584. /* version 2 stats */
  585. { "tx_deferral" },
  586. { "tx_packets" },
  587. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  588. { "tx_pause" },
  589. { "rx_pause" },
  590. { "rx_drop_frame" },
  591. /* version 3 stats */
  592. { "tx_unicast" },
  593. { "tx_multicast" },
  594. { "tx_broadcast" }
  595. };
  596. struct nv_ethtool_stats {
  597. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  598. u64 tx_zero_rexmt;
  599. u64 tx_one_rexmt;
  600. u64 tx_many_rexmt;
  601. u64 tx_late_collision;
  602. u64 tx_fifo_errors;
  603. u64 tx_carrier_errors;
  604. u64 tx_excess_deferral;
  605. u64 tx_retry_error;
  606. u64 rx_frame_error;
  607. u64 rx_extra_byte;
  608. u64 rx_late_collision;
  609. u64 rx_runt;
  610. u64 rx_frame_too_long;
  611. u64 rx_over_errors;
  612. u64 rx_crc_errors;
  613. u64 rx_frame_align_error;
  614. u64 rx_length_error;
  615. u64 rx_unicast;
  616. u64 rx_multicast;
  617. u64 rx_broadcast;
  618. u64 rx_packets; /* should be ifconfig->rx_packets */
  619. u64 rx_errors_total;
  620. u64 tx_errors_total;
  621. /* version 2 stats */
  622. u64 tx_deferral;
  623. u64 tx_packets; /* should be ifconfig->tx_packets */
  624. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  625. u64 tx_pause;
  626. u64 rx_pause;
  627. u64 rx_drop_frame;
  628. /* version 3 stats */
  629. u64 tx_unicast;
  630. u64 tx_multicast;
  631. u64 tx_broadcast;
  632. };
  633. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  634. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  635. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  636. /* diagnostics */
  637. #define NV_TEST_COUNT_BASE 3
  638. #define NV_TEST_COUNT_EXTENDED 4
  639. static const struct nv_ethtool_str nv_etests_str[] = {
  640. { "link (online/offline)" },
  641. { "register (offline) " },
  642. { "interrupt (offline) " },
  643. { "loopback (offline) " }
  644. };
  645. struct register_test {
  646. __u32 reg;
  647. __u32 mask;
  648. };
  649. static const struct register_test nv_registers_test[] = {
  650. { NvRegUnknownSetupReg6, 0x01 },
  651. { NvRegMisc1, 0x03c },
  652. { NvRegOffloadConfig, 0x03ff },
  653. { NvRegMulticastAddrA, 0xffffffff },
  654. { NvRegTxWatermark, 0x0ff },
  655. { NvRegWakeUpFlags, 0x07777 },
  656. { 0, 0 }
  657. };
  658. struct nv_skb_map {
  659. struct sk_buff *skb;
  660. dma_addr_t dma;
  661. unsigned int dma_len:31;
  662. unsigned int dma_single:1;
  663. struct ring_desc_ex *first_tx_desc;
  664. struct nv_skb_map *next_tx_ctx;
  665. };
  666. /*
  667. * SMP locking:
  668. * All hardware access under netdev_priv(dev)->lock, except the performance
  669. * critical parts:
  670. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  671. * by the arch code for interrupts.
  672. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  673. * needs netdev_priv(dev)->lock :-(
  674. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  675. *
  676. * Hardware stats updates are protected by hwstats_lock:
  677. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  678. * integer wraparound in the NIC stats registers, at low frequency
  679. * (0.1 Hz)
  680. * - updated by nv_get_ethtool_stats + nv_get_stats64
  681. *
  682. * Software stats are accessed only through 64b synchronization points
  683. * and are not subject to other synchronization techniques (single
  684. * update thread on the TX or RX paths).
  685. */
  686. /* in dev: base, irq */
  687. struct fe_priv {
  688. spinlock_t lock;
  689. struct net_device *dev;
  690. struct napi_struct napi;
  691. /* hardware stats are updated in syscall and timer */
  692. spinlock_t hwstats_lock;
  693. struct nv_ethtool_stats estats;
  694. int in_shutdown;
  695. u32 linkspeed;
  696. int duplex;
  697. int autoneg;
  698. int fixed_mode;
  699. int phyaddr;
  700. int wolenabled;
  701. unsigned int phy_oui;
  702. unsigned int phy_model;
  703. unsigned int phy_rev;
  704. u16 gigabit;
  705. int intr_test;
  706. int recover_error;
  707. int quiet_count;
  708. /* General data: RO fields */
  709. dma_addr_t ring_addr;
  710. struct pci_dev *pci_dev;
  711. u32 orig_mac[2];
  712. u32 events;
  713. u32 irqmask;
  714. u32 desc_ver;
  715. u32 txrxctl_bits;
  716. u32 vlanctl_bits;
  717. u32 driver_data;
  718. u32 device_id;
  719. u32 register_size;
  720. u32 mac_in_use;
  721. int mgmt_version;
  722. int mgmt_sema;
  723. void __iomem *base;
  724. /* rx specific fields.
  725. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  726. */
  727. union ring_type get_rx, put_rx, first_rx, last_rx;
  728. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  729. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  730. struct nv_skb_map *rx_skb;
  731. union ring_type rx_ring;
  732. unsigned int rx_buf_sz;
  733. unsigned int pkt_limit;
  734. struct timer_list oom_kick;
  735. struct timer_list nic_poll;
  736. struct timer_list stats_poll;
  737. u32 nic_poll_irq;
  738. int rx_ring_size;
  739. /* RX software stats */
  740. struct u64_stats_sync swstats_rx_syncp;
  741. u64 stat_rx_packets;
  742. u64 stat_rx_bytes; /* not always available in HW */
  743. u64 stat_rx_missed_errors;
  744. u64 stat_rx_dropped;
  745. /* media detection workaround.
  746. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  747. */
  748. int need_linktimer;
  749. unsigned long link_timeout;
  750. /*
  751. * tx specific fields.
  752. */
  753. union ring_type get_tx, put_tx, first_tx, last_tx;
  754. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  755. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  756. struct nv_skb_map *tx_skb;
  757. union ring_type tx_ring;
  758. u32 tx_flags;
  759. int tx_ring_size;
  760. int tx_limit;
  761. u32 tx_pkts_in_progress;
  762. struct nv_skb_map *tx_change_owner;
  763. struct nv_skb_map *tx_end_flip;
  764. int tx_stop;
  765. /* TX software stats */
  766. struct u64_stats_sync swstats_tx_syncp;
  767. u64 stat_tx_packets; /* not always available in HW */
  768. u64 stat_tx_bytes;
  769. u64 stat_tx_dropped;
  770. /* msi/msi-x fields */
  771. u32 msi_flags;
  772. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  773. /* flow control */
  774. u32 pause_flags;
  775. /* power saved state */
  776. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  777. /* for different msi-x irq type */
  778. char name_rx[IFNAMSIZ + 3]; /* -rx */
  779. char name_tx[IFNAMSIZ + 3]; /* -tx */
  780. char name_other[IFNAMSIZ + 6]; /* -other */
  781. };
  782. /*
  783. * Maximum number of loops until we assume that a bit in the irq mask
  784. * is stuck. Overridable with module param.
  785. */
  786. static int max_interrupt_work = 4;
  787. /*
  788. * Optimization can be either throuput mode or cpu mode
  789. *
  790. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  791. * CPU Mode: Interrupts are controlled by a timer.
  792. */
  793. enum {
  794. NV_OPTIMIZATION_MODE_THROUGHPUT,
  795. NV_OPTIMIZATION_MODE_CPU,
  796. NV_OPTIMIZATION_MODE_DYNAMIC
  797. };
  798. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  799. /*
  800. * Poll interval for timer irq
  801. *
  802. * This interval determines how frequent an interrupt is generated.
  803. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  804. * Min = 0, and Max = 65535
  805. */
  806. static int poll_interval = -1;
  807. /*
  808. * MSI interrupts
  809. */
  810. enum {
  811. NV_MSI_INT_DISABLED,
  812. NV_MSI_INT_ENABLED
  813. };
  814. static int msi = NV_MSI_INT_ENABLED;
  815. /*
  816. * MSIX interrupts
  817. */
  818. enum {
  819. NV_MSIX_INT_DISABLED,
  820. NV_MSIX_INT_ENABLED
  821. };
  822. static int msix = NV_MSIX_INT_ENABLED;
  823. /*
  824. * DMA 64bit
  825. */
  826. enum {
  827. NV_DMA_64BIT_DISABLED,
  828. NV_DMA_64BIT_ENABLED
  829. };
  830. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  831. /*
  832. * Debug output control for tx_timeout
  833. */
  834. static bool debug_tx_timeout = false;
  835. /*
  836. * Crossover Detection
  837. * Realtek 8201 phy + some OEM boards do not work properly.
  838. */
  839. enum {
  840. NV_CROSSOVER_DETECTION_DISABLED,
  841. NV_CROSSOVER_DETECTION_ENABLED
  842. };
  843. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  844. /*
  845. * Power down phy when interface is down (persists through reboot;
  846. * older Linux and other OSes may not power it up again)
  847. */
  848. static int phy_power_down;
  849. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  850. {
  851. return netdev_priv(dev);
  852. }
  853. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  854. {
  855. return ((struct fe_priv *)netdev_priv(dev))->base;
  856. }
  857. static inline void pci_push(u8 __iomem *base)
  858. {
  859. /* force out pending posted writes */
  860. readl(base);
  861. }
  862. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  863. {
  864. return le32_to_cpu(prd->flaglen)
  865. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  866. }
  867. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  868. {
  869. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  870. }
  871. static bool nv_optimized(struct fe_priv *np)
  872. {
  873. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  874. return false;
  875. return true;
  876. }
  877. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  878. int delay, int delaymax)
  879. {
  880. u8 __iomem *base = get_hwbase(dev);
  881. pci_push(base);
  882. do {
  883. udelay(delay);
  884. delaymax -= delay;
  885. if (delaymax < 0)
  886. return 1;
  887. } while ((readl(base + offset) & mask) != target);
  888. return 0;
  889. }
  890. #define NV_SETUP_RX_RING 0x01
  891. #define NV_SETUP_TX_RING 0x02
  892. static inline u32 dma_low(dma_addr_t addr)
  893. {
  894. return addr;
  895. }
  896. static inline u32 dma_high(dma_addr_t addr)
  897. {
  898. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  899. }
  900. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  901. {
  902. struct fe_priv *np = get_nvpriv(dev);
  903. u8 __iomem *base = get_hwbase(dev);
  904. if (!nv_optimized(np)) {
  905. if (rxtx_flags & NV_SETUP_RX_RING)
  906. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  907. if (rxtx_flags & NV_SETUP_TX_RING)
  908. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  909. } else {
  910. if (rxtx_flags & NV_SETUP_RX_RING) {
  911. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  912. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  913. }
  914. if (rxtx_flags & NV_SETUP_TX_RING) {
  915. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  916. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  917. }
  918. }
  919. }
  920. static void free_rings(struct net_device *dev)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. if (!nv_optimized(np)) {
  924. if (np->rx_ring.orig)
  925. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  926. np->rx_ring.orig, np->ring_addr);
  927. } else {
  928. if (np->rx_ring.ex)
  929. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  930. np->rx_ring.ex, np->ring_addr);
  931. }
  932. kfree(np->rx_skb);
  933. kfree(np->tx_skb);
  934. }
  935. static int using_multi_irqs(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  939. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  940. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  941. return 0;
  942. else
  943. return 1;
  944. }
  945. static void nv_txrx_gate(struct net_device *dev, bool gate)
  946. {
  947. struct fe_priv *np = get_nvpriv(dev);
  948. u8 __iomem *base = get_hwbase(dev);
  949. u32 powerstate;
  950. if (!np->mac_in_use &&
  951. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  952. powerstate = readl(base + NvRegPowerState2);
  953. if (gate)
  954. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  955. else
  956. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  957. writel(powerstate, base + NvRegPowerState2);
  958. }
  959. }
  960. static void nv_enable_irq(struct net_device *dev)
  961. {
  962. struct fe_priv *np = get_nvpriv(dev);
  963. if (!using_multi_irqs(dev)) {
  964. if (np->msi_flags & NV_MSI_X_ENABLED)
  965. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  966. else
  967. enable_irq(np->pci_dev->irq);
  968. } else {
  969. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  970. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  971. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  972. }
  973. }
  974. static void nv_disable_irq(struct net_device *dev)
  975. {
  976. struct fe_priv *np = get_nvpriv(dev);
  977. if (!using_multi_irqs(dev)) {
  978. if (np->msi_flags & NV_MSI_X_ENABLED)
  979. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  980. else
  981. disable_irq(np->pci_dev->irq);
  982. } else {
  983. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  984. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  985. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  986. }
  987. }
  988. /* In MSIX mode, a write to irqmask behaves as XOR */
  989. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  990. {
  991. u8 __iomem *base = get_hwbase(dev);
  992. writel(mask, base + NvRegIrqMask);
  993. }
  994. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  995. {
  996. struct fe_priv *np = get_nvpriv(dev);
  997. u8 __iomem *base = get_hwbase(dev);
  998. if (np->msi_flags & NV_MSI_X_ENABLED) {
  999. writel(mask, base + NvRegIrqMask);
  1000. } else {
  1001. if (np->msi_flags & NV_MSI_ENABLED)
  1002. writel(0, base + NvRegMSIIrqMask);
  1003. writel(0, base + NvRegIrqMask);
  1004. }
  1005. }
  1006. static void nv_napi_enable(struct net_device *dev)
  1007. {
  1008. struct fe_priv *np = get_nvpriv(dev);
  1009. napi_enable(&np->napi);
  1010. }
  1011. static void nv_napi_disable(struct net_device *dev)
  1012. {
  1013. struct fe_priv *np = get_nvpriv(dev);
  1014. napi_disable(&np->napi);
  1015. }
  1016. #define MII_READ (-1)
  1017. /* mii_rw: read/write a register on the PHY.
  1018. *
  1019. * Caller must guarantee serialization
  1020. */
  1021. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1022. {
  1023. u8 __iomem *base = get_hwbase(dev);
  1024. u32 reg;
  1025. int retval;
  1026. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1027. reg = readl(base + NvRegMIIControl);
  1028. if (reg & NVREG_MIICTL_INUSE) {
  1029. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1030. udelay(NV_MIIBUSY_DELAY);
  1031. }
  1032. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1033. if (value != MII_READ) {
  1034. writel(value, base + NvRegMIIData);
  1035. reg |= NVREG_MIICTL_WRITE;
  1036. }
  1037. writel(reg, base + NvRegMIIControl);
  1038. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1039. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1040. retval = -1;
  1041. } else if (value != MII_READ) {
  1042. /* it was a write operation - fewer failures are detectable */
  1043. retval = 0;
  1044. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1045. retval = -1;
  1046. } else {
  1047. retval = readl(base + NvRegMIIData);
  1048. }
  1049. return retval;
  1050. }
  1051. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1052. {
  1053. struct fe_priv *np = netdev_priv(dev);
  1054. u32 miicontrol;
  1055. unsigned int tries = 0;
  1056. miicontrol = BMCR_RESET | bmcr_setup;
  1057. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1058. return -1;
  1059. /* wait for 500ms */
  1060. msleep(500);
  1061. /* must wait till reset is deasserted */
  1062. while (miicontrol & BMCR_RESET) {
  1063. usleep_range(10000, 20000);
  1064. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1065. /* FIXME: 100 tries seem excessive */
  1066. if (tries++ > 100)
  1067. return -1;
  1068. }
  1069. return 0;
  1070. }
  1071. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1072. {
  1073. static const struct {
  1074. int reg;
  1075. int init;
  1076. } ri[] = {
  1077. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1078. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1079. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1080. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1081. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1082. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1083. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1084. };
  1085. int i;
  1086. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1087. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1088. return PHY_ERROR;
  1089. }
  1090. return 0;
  1091. }
  1092. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1093. {
  1094. u32 reg;
  1095. u8 __iomem *base = get_hwbase(dev);
  1096. u32 powerstate = readl(base + NvRegPowerState2);
  1097. /* need to perform hw phy reset */
  1098. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1099. writel(powerstate, base + NvRegPowerState2);
  1100. msleep(25);
  1101. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1102. writel(powerstate, base + NvRegPowerState2);
  1103. msleep(25);
  1104. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1105. reg |= PHY_REALTEK_INIT9;
  1106. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1107. return PHY_ERROR;
  1108. if (mii_rw(dev, np->phyaddr,
  1109. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1110. return PHY_ERROR;
  1111. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1112. if (!(reg & PHY_REALTEK_INIT11)) {
  1113. reg |= PHY_REALTEK_INIT11;
  1114. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1115. return PHY_ERROR;
  1116. }
  1117. if (mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1119. return PHY_ERROR;
  1120. return 0;
  1121. }
  1122. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1123. {
  1124. u32 phy_reserved;
  1125. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1126. phy_reserved = mii_rw(dev, np->phyaddr,
  1127. PHY_REALTEK_INIT_REG6, MII_READ);
  1128. phy_reserved |= PHY_REALTEK_INIT7;
  1129. if (mii_rw(dev, np->phyaddr,
  1130. PHY_REALTEK_INIT_REG6, phy_reserved))
  1131. return PHY_ERROR;
  1132. }
  1133. return 0;
  1134. }
  1135. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1136. {
  1137. u32 phy_reserved;
  1138. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1139. if (mii_rw(dev, np->phyaddr,
  1140. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1141. return PHY_ERROR;
  1142. phy_reserved = mii_rw(dev, np->phyaddr,
  1143. PHY_REALTEK_INIT_REG2, MII_READ);
  1144. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1145. phy_reserved |= PHY_REALTEK_INIT3;
  1146. if (mii_rw(dev, np->phyaddr,
  1147. PHY_REALTEK_INIT_REG2, phy_reserved))
  1148. return PHY_ERROR;
  1149. if (mii_rw(dev, np->phyaddr,
  1150. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1151. return PHY_ERROR;
  1152. }
  1153. return 0;
  1154. }
  1155. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1156. u32 phyinterface)
  1157. {
  1158. u32 phy_reserved;
  1159. if (phyinterface & PHY_RGMII) {
  1160. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1161. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1162. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1163. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1164. return PHY_ERROR;
  1165. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1166. phy_reserved |= PHY_CICADA_INIT5;
  1167. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1168. return PHY_ERROR;
  1169. }
  1170. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1171. phy_reserved |= PHY_CICADA_INIT6;
  1172. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1173. return PHY_ERROR;
  1174. return 0;
  1175. }
  1176. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1177. {
  1178. u32 phy_reserved;
  1179. if (mii_rw(dev, np->phyaddr,
  1180. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1181. return PHY_ERROR;
  1182. if (mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1184. return PHY_ERROR;
  1185. phy_reserved = mii_rw(dev, np->phyaddr,
  1186. PHY_VITESSE_INIT_REG4, MII_READ);
  1187. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1188. return PHY_ERROR;
  1189. phy_reserved = mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG3, MII_READ);
  1191. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1192. phy_reserved |= PHY_VITESSE_INIT3;
  1193. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1194. return PHY_ERROR;
  1195. if (mii_rw(dev, np->phyaddr,
  1196. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1197. return PHY_ERROR;
  1198. if (mii_rw(dev, np->phyaddr,
  1199. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1200. return PHY_ERROR;
  1201. phy_reserved = mii_rw(dev, np->phyaddr,
  1202. PHY_VITESSE_INIT_REG4, MII_READ);
  1203. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1204. phy_reserved |= PHY_VITESSE_INIT3;
  1205. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1206. return PHY_ERROR;
  1207. phy_reserved = mii_rw(dev, np->phyaddr,
  1208. PHY_VITESSE_INIT_REG3, MII_READ);
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1210. return PHY_ERROR;
  1211. if (mii_rw(dev, np->phyaddr,
  1212. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1213. return PHY_ERROR;
  1214. if (mii_rw(dev, np->phyaddr,
  1215. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1216. return PHY_ERROR;
  1217. phy_reserved = mii_rw(dev, np->phyaddr,
  1218. PHY_VITESSE_INIT_REG4, MII_READ);
  1219. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1220. return PHY_ERROR;
  1221. phy_reserved = mii_rw(dev, np->phyaddr,
  1222. PHY_VITESSE_INIT_REG3, MII_READ);
  1223. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1224. phy_reserved |= PHY_VITESSE_INIT8;
  1225. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1226. return PHY_ERROR;
  1227. if (mii_rw(dev, np->phyaddr,
  1228. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1229. return PHY_ERROR;
  1230. if (mii_rw(dev, np->phyaddr,
  1231. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1232. return PHY_ERROR;
  1233. return 0;
  1234. }
  1235. static int phy_init(struct net_device *dev)
  1236. {
  1237. struct fe_priv *np = get_nvpriv(dev);
  1238. u8 __iomem *base = get_hwbase(dev);
  1239. u32 phyinterface;
  1240. u32 mii_status, mii_control, mii_control_1000, reg;
  1241. /* phy errata for E3016 phy */
  1242. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1243. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1244. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1245. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1246. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1247. pci_name(np->pci_dev));
  1248. return PHY_ERROR;
  1249. }
  1250. }
  1251. if (np->phy_oui == PHY_OUI_REALTEK) {
  1252. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1253. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1254. if (init_realtek_8211b(dev, np)) {
  1255. netdev_info(dev, "%s: phy init failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1260. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1261. if (init_realtek_8211c(dev, np)) {
  1262. netdev_info(dev, "%s: phy init failed\n",
  1263. pci_name(np->pci_dev));
  1264. return PHY_ERROR;
  1265. }
  1266. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1267. if (init_realtek_8201(dev, np)) {
  1268. netdev_info(dev, "%s: phy init failed\n",
  1269. pci_name(np->pci_dev));
  1270. return PHY_ERROR;
  1271. }
  1272. }
  1273. }
  1274. /* set advertise register */
  1275. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1276. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1277. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1278. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1279. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1280. netdev_info(dev, "%s: phy write to advertise failed\n",
  1281. pci_name(np->pci_dev));
  1282. return PHY_ERROR;
  1283. }
  1284. /* get phy interface type */
  1285. phyinterface = readl(base + NvRegPhyInterface);
  1286. /* see if gigabit phy */
  1287. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1288. if (mii_status & PHY_GIGABIT) {
  1289. np->gigabit = PHY_GIGABIT;
  1290. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1291. MII_CTRL1000, MII_READ);
  1292. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1293. if (phyinterface & PHY_RGMII)
  1294. mii_control_1000 |= ADVERTISE_1000FULL;
  1295. else
  1296. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1297. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1298. netdev_info(dev, "%s: phy init failed\n",
  1299. pci_name(np->pci_dev));
  1300. return PHY_ERROR;
  1301. }
  1302. } else
  1303. np->gigabit = 0;
  1304. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1305. mii_control |= BMCR_ANENABLE;
  1306. if (np->phy_oui == PHY_OUI_REALTEK &&
  1307. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1308. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1309. /* start autoneg since we already performed hw reset above */
  1310. mii_control |= BMCR_ANRESTART;
  1311. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1312. netdev_info(dev, "%s: phy init failed\n",
  1313. pci_name(np->pci_dev));
  1314. return PHY_ERROR;
  1315. }
  1316. } else {
  1317. /* reset the phy
  1318. * (certain phys need bmcr to be setup with reset)
  1319. */
  1320. if (phy_reset(dev, mii_control)) {
  1321. netdev_info(dev, "%s: phy reset failed\n",
  1322. pci_name(np->pci_dev));
  1323. return PHY_ERROR;
  1324. }
  1325. }
  1326. /* phy vendor specific configuration */
  1327. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1328. if (init_cicada(dev, np, phyinterface)) {
  1329. netdev_info(dev, "%s: phy init failed\n",
  1330. pci_name(np->pci_dev));
  1331. return PHY_ERROR;
  1332. }
  1333. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1334. if (init_vitesse(dev, np)) {
  1335. netdev_info(dev, "%s: phy init failed\n",
  1336. pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1340. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1341. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1342. /* reset could have cleared these out, set them back */
  1343. if (init_realtek_8211b(dev, np)) {
  1344. netdev_info(dev, "%s: phy init failed\n",
  1345. pci_name(np->pci_dev));
  1346. return PHY_ERROR;
  1347. }
  1348. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1349. if (init_realtek_8201(dev, np) ||
  1350. init_realtek_8201_cross(dev, np)) {
  1351. netdev_info(dev, "%s: phy init failed\n",
  1352. pci_name(np->pci_dev));
  1353. return PHY_ERROR;
  1354. }
  1355. }
  1356. }
  1357. /* some phys clear out pause advertisement on reset, set it back */
  1358. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1359. /* restart auto negotiation, power down phy */
  1360. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1361. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1362. if (phy_power_down)
  1363. mii_control |= BMCR_PDOWN;
  1364. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1365. return PHY_ERROR;
  1366. return 0;
  1367. }
  1368. static void nv_start_rx(struct net_device *dev)
  1369. {
  1370. struct fe_priv *np = netdev_priv(dev);
  1371. u8 __iomem *base = get_hwbase(dev);
  1372. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1373. /* Already running? Stop it. */
  1374. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1375. rx_ctrl &= ~NVREG_RCVCTL_START;
  1376. writel(rx_ctrl, base + NvRegReceiverControl);
  1377. pci_push(base);
  1378. }
  1379. writel(np->linkspeed, base + NvRegLinkSpeed);
  1380. pci_push(base);
  1381. rx_ctrl |= NVREG_RCVCTL_START;
  1382. if (np->mac_in_use)
  1383. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1384. writel(rx_ctrl, base + NvRegReceiverControl);
  1385. pci_push(base);
  1386. }
  1387. static void nv_stop_rx(struct net_device *dev)
  1388. {
  1389. struct fe_priv *np = netdev_priv(dev);
  1390. u8 __iomem *base = get_hwbase(dev);
  1391. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1392. if (!np->mac_in_use)
  1393. rx_ctrl &= ~NVREG_RCVCTL_START;
  1394. else
  1395. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1396. writel(rx_ctrl, base + NvRegReceiverControl);
  1397. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1398. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1399. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1400. __func__);
  1401. udelay(NV_RXSTOP_DELAY2);
  1402. if (!np->mac_in_use)
  1403. writel(0, base + NvRegLinkSpeed);
  1404. }
  1405. static void nv_start_tx(struct net_device *dev)
  1406. {
  1407. struct fe_priv *np = netdev_priv(dev);
  1408. u8 __iomem *base = get_hwbase(dev);
  1409. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1410. tx_ctrl |= NVREG_XMITCTL_START;
  1411. if (np->mac_in_use)
  1412. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1413. writel(tx_ctrl, base + NvRegTransmitterControl);
  1414. pci_push(base);
  1415. }
  1416. static void nv_stop_tx(struct net_device *dev)
  1417. {
  1418. struct fe_priv *np = netdev_priv(dev);
  1419. u8 __iomem *base = get_hwbase(dev);
  1420. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1421. if (!np->mac_in_use)
  1422. tx_ctrl &= ~NVREG_XMITCTL_START;
  1423. else
  1424. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1425. writel(tx_ctrl, base + NvRegTransmitterControl);
  1426. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1427. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1428. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1429. __func__);
  1430. udelay(NV_TXSTOP_DELAY2);
  1431. if (!np->mac_in_use)
  1432. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1433. base + NvRegTransmitPoll);
  1434. }
  1435. static void nv_start_rxtx(struct net_device *dev)
  1436. {
  1437. nv_start_rx(dev);
  1438. nv_start_tx(dev);
  1439. }
  1440. static void nv_stop_rxtx(struct net_device *dev)
  1441. {
  1442. nv_stop_rx(dev);
  1443. nv_stop_tx(dev);
  1444. }
  1445. static void nv_txrx_reset(struct net_device *dev)
  1446. {
  1447. struct fe_priv *np = netdev_priv(dev);
  1448. u8 __iomem *base = get_hwbase(dev);
  1449. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1450. pci_push(base);
  1451. udelay(NV_TXRX_RESET_DELAY);
  1452. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1453. pci_push(base);
  1454. }
  1455. static void nv_mac_reset(struct net_device *dev)
  1456. {
  1457. struct fe_priv *np = netdev_priv(dev);
  1458. u8 __iomem *base = get_hwbase(dev);
  1459. u32 temp1, temp2, temp3;
  1460. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1461. pci_push(base);
  1462. /* save registers since they will be cleared on reset */
  1463. temp1 = readl(base + NvRegMacAddrA);
  1464. temp2 = readl(base + NvRegMacAddrB);
  1465. temp3 = readl(base + NvRegTransmitPoll);
  1466. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1467. pci_push(base);
  1468. udelay(NV_MAC_RESET_DELAY);
  1469. writel(0, base + NvRegMacReset);
  1470. pci_push(base);
  1471. udelay(NV_MAC_RESET_DELAY);
  1472. /* restore saved registers */
  1473. writel(temp1, base + NvRegMacAddrA);
  1474. writel(temp2, base + NvRegMacAddrB);
  1475. writel(temp3, base + NvRegTransmitPoll);
  1476. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1477. pci_push(base);
  1478. }
  1479. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1480. static void nv_update_stats(struct net_device *dev)
  1481. {
  1482. struct fe_priv *np = netdev_priv(dev);
  1483. u8 __iomem *base = get_hwbase(dev);
  1484. /* If it happens that this is run in top-half context, then
  1485. * replace the spin_lock of hwstats_lock with
  1486. * spin_lock_irqsave() in calling functions. */
  1487. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1488. assert_spin_locked(&np->hwstats_lock);
  1489. /* query hardware */
  1490. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1491. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1492. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1493. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1494. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1495. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1496. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1497. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1498. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1499. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1500. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1501. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1502. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1503. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1504. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1505. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1506. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1507. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1508. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1509. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1510. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1511. np->estats.rx_packets =
  1512. np->estats.rx_unicast +
  1513. np->estats.rx_multicast +
  1514. np->estats.rx_broadcast;
  1515. np->estats.rx_errors_total =
  1516. np->estats.rx_crc_errors +
  1517. np->estats.rx_over_errors +
  1518. np->estats.rx_frame_error +
  1519. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1520. np->estats.rx_late_collision +
  1521. np->estats.rx_runt +
  1522. np->estats.rx_frame_too_long;
  1523. np->estats.tx_errors_total =
  1524. np->estats.tx_late_collision +
  1525. np->estats.tx_fifo_errors +
  1526. np->estats.tx_carrier_errors +
  1527. np->estats.tx_excess_deferral +
  1528. np->estats.tx_retry_error;
  1529. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1530. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1531. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1532. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1533. np->estats.tx_pause += readl(base + NvRegTxPause);
  1534. np->estats.rx_pause += readl(base + NvRegRxPause);
  1535. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1536. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1537. }
  1538. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1539. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1540. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1541. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1542. }
  1543. }
  1544. /*
  1545. * nv_get_stats64: dev->ndo_get_stats64 function
  1546. * Get latest stats value from the nic.
  1547. * Called with read_lock(&dev_base_lock) held for read -
  1548. * only synchronized against unregister_netdevice.
  1549. */
  1550. static struct rtnl_link_stats64*
  1551. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1552. __acquires(&netdev_priv(dev)->hwstats_lock)
  1553. __releases(&netdev_priv(dev)->hwstats_lock)
  1554. {
  1555. struct fe_priv *np = netdev_priv(dev);
  1556. unsigned int syncp_start;
  1557. /*
  1558. * Note: because HW stats are not always available and for
  1559. * consistency reasons, the following ifconfig stats are
  1560. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1561. * tx_packets. The related hardware stats reported by ethtool
  1562. * should be equivalent to these ifconfig stats, with 4
  1563. * additional bytes per packet (Ethernet FCS CRC), except for
  1564. * tx_packets when TSO kicks in.
  1565. */
  1566. /* software stats */
  1567. do {
  1568. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_rx_syncp);
  1569. storage->rx_packets = np->stat_rx_packets;
  1570. storage->rx_bytes = np->stat_rx_bytes;
  1571. storage->rx_dropped = np->stat_rx_dropped;
  1572. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1573. } while (u64_stats_fetch_retry_bh(&np->swstats_rx_syncp, syncp_start));
  1574. do {
  1575. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_tx_syncp);
  1576. storage->tx_packets = np->stat_tx_packets;
  1577. storage->tx_bytes = np->stat_tx_bytes;
  1578. storage->tx_dropped = np->stat_tx_dropped;
  1579. } while (u64_stats_fetch_retry_bh(&np->swstats_tx_syncp, syncp_start));
  1580. /* If the nic supports hw counters then retrieve latest values */
  1581. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1582. spin_lock_bh(&np->hwstats_lock);
  1583. nv_update_stats(dev);
  1584. /* generic stats */
  1585. storage->rx_errors = np->estats.rx_errors_total;
  1586. storage->tx_errors = np->estats.tx_errors_total;
  1587. /* meaningful only when NIC supports stats v3 */
  1588. storage->multicast = np->estats.rx_multicast;
  1589. /* detailed rx_errors */
  1590. storage->rx_length_errors = np->estats.rx_length_error;
  1591. storage->rx_over_errors = np->estats.rx_over_errors;
  1592. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1593. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1594. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1595. /* detailed tx_errors */
  1596. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1597. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1598. spin_unlock_bh(&np->hwstats_lock);
  1599. }
  1600. return storage;
  1601. }
  1602. /*
  1603. * nv_alloc_rx: fill rx ring entries.
  1604. * Return 1 if the allocations for the skbs failed and the
  1605. * rx engine is without Available descriptors
  1606. */
  1607. static int nv_alloc_rx(struct net_device *dev)
  1608. {
  1609. struct fe_priv *np = netdev_priv(dev);
  1610. struct ring_desc *less_rx;
  1611. less_rx = np->get_rx.orig;
  1612. if (less_rx-- == np->first_rx.orig)
  1613. less_rx = np->last_rx.orig;
  1614. while (np->put_rx.orig != less_rx) {
  1615. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1616. if (skb) {
  1617. np->put_rx_ctx->skb = skb;
  1618. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1619. skb->data,
  1620. skb_tailroom(skb),
  1621. PCI_DMA_FROMDEVICE);
  1622. if (pci_dma_mapping_error(np->pci_dev,
  1623. np->put_rx_ctx->dma)) {
  1624. kfree_skb(skb);
  1625. goto packet_dropped;
  1626. }
  1627. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1628. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1629. wmb();
  1630. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1631. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1632. np->put_rx.orig = np->first_rx.orig;
  1633. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1634. np->put_rx_ctx = np->first_rx_ctx;
  1635. } else {
  1636. packet_dropped:
  1637. u64_stats_update_begin(&np->swstats_rx_syncp);
  1638. np->stat_rx_dropped++;
  1639. u64_stats_update_end(&np->swstats_rx_syncp);
  1640. return 1;
  1641. }
  1642. }
  1643. return 0;
  1644. }
  1645. static int nv_alloc_rx_optimized(struct net_device *dev)
  1646. {
  1647. struct fe_priv *np = netdev_priv(dev);
  1648. struct ring_desc_ex *less_rx;
  1649. less_rx = np->get_rx.ex;
  1650. if (less_rx-- == np->first_rx.ex)
  1651. less_rx = np->last_rx.ex;
  1652. while (np->put_rx.ex != less_rx) {
  1653. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1654. if (skb) {
  1655. np->put_rx_ctx->skb = skb;
  1656. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1657. skb->data,
  1658. skb_tailroom(skb),
  1659. PCI_DMA_FROMDEVICE);
  1660. if (pci_dma_mapping_error(np->pci_dev,
  1661. np->put_rx_ctx->dma)) {
  1662. kfree_skb(skb);
  1663. goto packet_dropped;
  1664. }
  1665. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1666. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1667. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1668. wmb();
  1669. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1670. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1671. np->put_rx.ex = np->first_rx.ex;
  1672. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1673. np->put_rx_ctx = np->first_rx_ctx;
  1674. } else {
  1675. packet_dropped:
  1676. u64_stats_update_begin(&np->swstats_rx_syncp);
  1677. np->stat_rx_dropped++;
  1678. u64_stats_update_end(&np->swstats_rx_syncp);
  1679. return 1;
  1680. }
  1681. }
  1682. return 0;
  1683. }
  1684. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1685. static void nv_do_rx_refill(unsigned long data)
  1686. {
  1687. struct net_device *dev = (struct net_device *) data;
  1688. struct fe_priv *np = netdev_priv(dev);
  1689. /* Just reschedule NAPI rx processing */
  1690. napi_schedule(&np->napi);
  1691. }
  1692. static void nv_init_rx(struct net_device *dev)
  1693. {
  1694. struct fe_priv *np = netdev_priv(dev);
  1695. int i;
  1696. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1697. if (!nv_optimized(np))
  1698. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1699. else
  1700. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1701. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1702. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1703. for (i = 0; i < np->rx_ring_size; i++) {
  1704. if (!nv_optimized(np)) {
  1705. np->rx_ring.orig[i].flaglen = 0;
  1706. np->rx_ring.orig[i].buf = 0;
  1707. } else {
  1708. np->rx_ring.ex[i].flaglen = 0;
  1709. np->rx_ring.ex[i].txvlan = 0;
  1710. np->rx_ring.ex[i].bufhigh = 0;
  1711. np->rx_ring.ex[i].buflow = 0;
  1712. }
  1713. np->rx_skb[i].skb = NULL;
  1714. np->rx_skb[i].dma = 0;
  1715. }
  1716. }
  1717. static void nv_init_tx(struct net_device *dev)
  1718. {
  1719. struct fe_priv *np = netdev_priv(dev);
  1720. int i;
  1721. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1722. if (!nv_optimized(np))
  1723. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1724. else
  1725. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1726. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1727. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1728. netdev_reset_queue(np->dev);
  1729. np->tx_pkts_in_progress = 0;
  1730. np->tx_change_owner = NULL;
  1731. np->tx_end_flip = NULL;
  1732. np->tx_stop = 0;
  1733. for (i = 0; i < np->tx_ring_size; i++) {
  1734. if (!nv_optimized(np)) {
  1735. np->tx_ring.orig[i].flaglen = 0;
  1736. np->tx_ring.orig[i].buf = 0;
  1737. } else {
  1738. np->tx_ring.ex[i].flaglen = 0;
  1739. np->tx_ring.ex[i].txvlan = 0;
  1740. np->tx_ring.ex[i].bufhigh = 0;
  1741. np->tx_ring.ex[i].buflow = 0;
  1742. }
  1743. np->tx_skb[i].skb = NULL;
  1744. np->tx_skb[i].dma = 0;
  1745. np->tx_skb[i].dma_len = 0;
  1746. np->tx_skb[i].dma_single = 0;
  1747. np->tx_skb[i].first_tx_desc = NULL;
  1748. np->tx_skb[i].next_tx_ctx = NULL;
  1749. }
  1750. }
  1751. static int nv_init_ring(struct net_device *dev)
  1752. {
  1753. struct fe_priv *np = netdev_priv(dev);
  1754. nv_init_tx(dev);
  1755. nv_init_rx(dev);
  1756. if (!nv_optimized(np))
  1757. return nv_alloc_rx(dev);
  1758. else
  1759. return nv_alloc_rx_optimized(dev);
  1760. }
  1761. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1762. {
  1763. if (tx_skb->dma) {
  1764. if (tx_skb->dma_single)
  1765. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1766. tx_skb->dma_len,
  1767. PCI_DMA_TODEVICE);
  1768. else
  1769. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1770. tx_skb->dma_len,
  1771. PCI_DMA_TODEVICE);
  1772. tx_skb->dma = 0;
  1773. }
  1774. }
  1775. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1776. {
  1777. nv_unmap_txskb(np, tx_skb);
  1778. if (tx_skb->skb) {
  1779. dev_kfree_skb_any(tx_skb->skb);
  1780. tx_skb->skb = NULL;
  1781. return 1;
  1782. }
  1783. return 0;
  1784. }
  1785. static void nv_drain_tx(struct net_device *dev)
  1786. {
  1787. struct fe_priv *np = netdev_priv(dev);
  1788. unsigned int i;
  1789. for (i = 0; i < np->tx_ring_size; i++) {
  1790. if (!nv_optimized(np)) {
  1791. np->tx_ring.orig[i].flaglen = 0;
  1792. np->tx_ring.orig[i].buf = 0;
  1793. } else {
  1794. np->tx_ring.ex[i].flaglen = 0;
  1795. np->tx_ring.ex[i].txvlan = 0;
  1796. np->tx_ring.ex[i].bufhigh = 0;
  1797. np->tx_ring.ex[i].buflow = 0;
  1798. }
  1799. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1800. u64_stats_update_begin(&np->swstats_tx_syncp);
  1801. np->stat_tx_dropped++;
  1802. u64_stats_update_end(&np->swstats_tx_syncp);
  1803. }
  1804. np->tx_skb[i].dma = 0;
  1805. np->tx_skb[i].dma_len = 0;
  1806. np->tx_skb[i].dma_single = 0;
  1807. np->tx_skb[i].first_tx_desc = NULL;
  1808. np->tx_skb[i].next_tx_ctx = NULL;
  1809. }
  1810. np->tx_pkts_in_progress = 0;
  1811. np->tx_change_owner = NULL;
  1812. np->tx_end_flip = NULL;
  1813. }
  1814. static void nv_drain_rx(struct net_device *dev)
  1815. {
  1816. struct fe_priv *np = netdev_priv(dev);
  1817. int i;
  1818. for (i = 0; i < np->rx_ring_size; i++) {
  1819. if (!nv_optimized(np)) {
  1820. np->rx_ring.orig[i].flaglen = 0;
  1821. np->rx_ring.orig[i].buf = 0;
  1822. } else {
  1823. np->rx_ring.ex[i].flaglen = 0;
  1824. np->rx_ring.ex[i].txvlan = 0;
  1825. np->rx_ring.ex[i].bufhigh = 0;
  1826. np->rx_ring.ex[i].buflow = 0;
  1827. }
  1828. wmb();
  1829. if (np->rx_skb[i].skb) {
  1830. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1831. (skb_end_pointer(np->rx_skb[i].skb) -
  1832. np->rx_skb[i].skb->data),
  1833. PCI_DMA_FROMDEVICE);
  1834. dev_kfree_skb(np->rx_skb[i].skb);
  1835. np->rx_skb[i].skb = NULL;
  1836. }
  1837. }
  1838. }
  1839. static void nv_drain_rxtx(struct net_device *dev)
  1840. {
  1841. nv_drain_tx(dev);
  1842. nv_drain_rx(dev);
  1843. }
  1844. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1845. {
  1846. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1847. }
  1848. static void nv_legacybackoff_reseed(struct net_device *dev)
  1849. {
  1850. u8 __iomem *base = get_hwbase(dev);
  1851. u32 reg;
  1852. u32 low;
  1853. int tx_status = 0;
  1854. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1855. get_random_bytes(&low, sizeof(low));
  1856. reg |= low & NVREG_SLOTTIME_MASK;
  1857. /* Need to stop tx before change takes effect.
  1858. * Caller has already gained np->lock.
  1859. */
  1860. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1861. if (tx_status)
  1862. nv_stop_tx(dev);
  1863. nv_stop_rx(dev);
  1864. writel(reg, base + NvRegSlotTime);
  1865. if (tx_status)
  1866. nv_start_tx(dev);
  1867. nv_start_rx(dev);
  1868. }
  1869. /* Gear Backoff Seeds */
  1870. #define BACKOFF_SEEDSET_ROWS 8
  1871. #define BACKOFF_SEEDSET_LFSRS 15
  1872. /* Known Good seed sets */
  1873. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1874. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1875. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1876. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1877. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1878. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1879. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1880. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1881. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1882. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1883. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1884. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1885. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1886. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1887. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1888. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1889. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1890. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1891. static void nv_gear_backoff_reseed(struct net_device *dev)
  1892. {
  1893. u8 __iomem *base = get_hwbase(dev);
  1894. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1895. u32 temp, seedset, combinedSeed;
  1896. int i;
  1897. /* Setup seed for free running LFSR */
  1898. /* We are going to read the time stamp counter 3 times
  1899. and swizzle bits around to increase randomness */
  1900. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1901. miniseed1 &= 0x0fff;
  1902. if (miniseed1 == 0)
  1903. miniseed1 = 0xabc;
  1904. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1905. miniseed2 &= 0x0fff;
  1906. if (miniseed2 == 0)
  1907. miniseed2 = 0xabc;
  1908. miniseed2_reversed =
  1909. ((miniseed2 & 0xF00) >> 8) |
  1910. (miniseed2 & 0x0F0) |
  1911. ((miniseed2 & 0x00F) << 8);
  1912. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1913. miniseed3 &= 0x0fff;
  1914. if (miniseed3 == 0)
  1915. miniseed3 = 0xabc;
  1916. miniseed3_reversed =
  1917. ((miniseed3 & 0xF00) >> 8) |
  1918. (miniseed3 & 0x0F0) |
  1919. ((miniseed3 & 0x00F) << 8);
  1920. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1921. (miniseed2 ^ miniseed3_reversed);
  1922. /* Seeds can not be zero */
  1923. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1924. combinedSeed |= 0x08;
  1925. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1926. combinedSeed |= 0x8000;
  1927. /* No need to disable tx here */
  1928. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1929. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1930. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1931. writel(temp, base + NvRegBackOffControl);
  1932. /* Setup seeds for all gear LFSRs. */
  1933. get_random_bytes(&seedset, sizeof(seedset));
  1934. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1935. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1936. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1937. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1938. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1939. writel(temp, base + NvRegBackOffControl);
  1940. }
  1941. }
  1942. /*
  1943. * nv_start_xmit: dev->hard_start_xmit function
  1944. * Called with netif_tx_lock held.
  1945. */
  1946. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1947. {
  1948. struct fe_priv *np = netdev_priv(dev);
  1949. u32 tx_flags = 0;
  1950. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1951. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1952. unsigned int i;
  1953. u32 offset = 0;
  1954. u32 bcnt;
  1955. u32 size = skb_headlen(skb);
  1956. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1957. u32 empty_slots;
  1958. struct ring_desc *put_tx;
  1959. struct ring_desc *start_tx;
  1960. struct ring_desc *prev_tx;
  1961. struct nv_skb_map *prev_tx_ctx;
  1962. unsigned long flags;
  1963. /* add fragments to entries count */
  1964. for (i = 0; i < fragments; i++) {
  1965. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1966. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1967. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1968. }
  1969. spin_lock_irqsave(&np->lock, flags);
  1970. empty_slots = nv_get_empty_tx_slots(np);
  1971. if (unlikely(empty_slots <= entries)) {
  1972. netif_stop_queue(dev);
  1973. np->tx_stop = 1;
  1974. spin_unlock_irqrestore(&np->lock, flags);
  1975. return NETDEV_TX_BUSY;
  1976. }
  1977. spin_unlock_irqrestore(&np->lock, flags);
  1978. start_tx = put_tx = np->put_tx.orig;
  1979. /* setup the header buffer */
  1980. do {
  1981. prev_tx = put_tx;
  1982. prev_tx_ctx = np->put_tx_ctx;
  1983. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1984. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1985. PCI_DMA_TODEVICE);
  1986. if (pci_dma_mapping_error(np->pci_dev,
  1987. np->put_tx_ctx->dma)) {
  1988. /* on DMA mapping error - drop the packet */
  1989. kfree_skb(skb);
  1990. u64_stats_update_begin(&np->swstats_tx_syncp);
  1991. np->stat_tx_dropped++;
  1992. u64_stats_update_end(&np->swstats_tx_syncp);
  1993. return NETDEV_TX_OK;
  1994. }
  1995. np->put_tx_ctx->dma_len = bcnt;
  1996. np->put_tx_ctx->dma_single = 1;
  1997. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1998. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1999. tx_flags = np->tx_flags;
  2000. offset += bcnt;
  2001. size -= bcnt;
  2002. if (unlikely(put_tx++ == np->last_tx.orig))
  2003. put_tx = np->first_tx.orig;
  2004. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2005. np->put_tx_ctx = np->first_tx_ctx;
  2006. } while (size);
  2007. /* setup the fragments */
  2008. for (i = 0; i < fragments; i++) {
  2009. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2010. u32 frag_size = skb_frag_size(frag);
  2011. offset = 0;
  2012. do {
  2013. prev_tx = put_tx;
  2014. prev_tx_ctx = np->put_tx_ctx;
  2015. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2016. np->put_tx_ctx->dma = skb_frag_dma_map(
  2017. &np->pci_dev->dev,
  2018. frag, offset,
  2019. bcnt,
  2020. DMA_TO_DEVICE);
  2021. np->put_tx_ctx->dma_len = bcnt;
  2022. np->put_tx_ctx->dma_single = 0;
  2023. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2024. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2025. offset += bcnt;
  2026. frag_size -= bcnt;
  2027. if (unlikely(put_tx++ == np->last_tx.orig))
  2028. put_tx = np->first_tx.orig;
  2029. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2030. np->put_tx_ctx = np->first_tx_ctx;
  2031. } while (frag_size);
  2032. }
  2033. /* set last fragment flag */
  2034. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2035. /* save skb in this slot's context area */
  2036. prev_tx_ctx->skb = skb;
  2037. if (skb_is_gso(skb))
  2038. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2039. else
  2040. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2041. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2042. spin_lock_irqsave(&np->lock, flags);
  2043. /* set tx flags */
  2044. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2045. netdev_sent_queue(np->dev, skb->len);
  2046. skb_tx_timestamp(skb);
  2047. np->put_tx.orig = put_tx;
  2048. spin_unlock_irqrestore(&np->lock, flags);
  2049. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2050. return NETDEV_TX_OK;
  2051. }
  2052. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2053. struct net_device *dev)
  2054. {
  2055. struct fe_priv *np = netdev_priv(dev);
  2056. u32 tx_flags = 0;
  2057. u32 tx_flags_extra;
  2058. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2059. unsigned int i;
  2060. u32 offset = 0;
  2061. u32 bcnt;
  2062. u32 size = skb_headlen(skb);
  2063. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2064. u32 empty_slots;
  2065. struct ring_desc_ex *put_tx;
  2066. struct ring_desc_ex *start_tx;
  2067. struct ring_desc_ex *prev_tx;
  2068. struct nv_skb_map *prev_tx_ctx;
  2069. struct nv_skb_map *start_tx_ctx;
  2070. unsigned long flags;
  2071. /* add fragments to entries count */
  2072. for (i = 0; i < fragments; i++) {
  2073. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2074. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2075. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2076. }
  2077. spin_lock_irqsave(&np->lock, flags);
  2078. empty_slots = nv_get_empty_tx_slots(np);
  2079. if (unlikely(empty_slots <= entries)) {
  2080. netif_stop_queue(dev);
  2081. np->tx_stop = 1;
  2082. spin_unlock_irqrestore(&np->lock, flags);
  2083. return NETDEV_TX_BUSY;
  2084. }
  2085. spin_unlock_irqrestore(&np->lock, flags);
  2086. start_tx = put_tx = np->put_tx.ex;
  2087. start_tx_ctx = np->put_tx_ctx;
  2088. /* setup the header buffer */
  2089. do {
  2090. prev_tx = put_tx;
  2091. prev_tx_ctx = np->put_tx_ctx;
  2092. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2093. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2094. PCI_DMA_TODEVICE);
  2095. if (pci_dma_mapping_error(np->pci_dev,
  2096. np->put_tx_ctx->dma)) {
  2097. /* on DMA mapping error - drop the packet */
  2098. kfree_skb(skb);
  2099. u64_stats_update_begin(&np->swstats_tx_syncp);
  2100. np->stat_tx_dropped++;
  2101. u64_stats_update_end(&np->swstats_tx_syncp);
  2102. return NETDEV_TX_OK;
  2103. }
  2104. np->put_tx_ctx->dma_len = bcnt;
  2105. np->put_tx_ctx->dma_single = 1;
  2106. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2107. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2108. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2109. tx_flags = NV_TX2_VALID;
  2110. offset += bcnt;
  2111. size -= bcnt;
  2112. if (unlikely(put_tx++ == np->last_tx.ex))
  2113. put_tx = np->first_tx.ex;
  2114. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2115. np->put_tx_ctx = np->first_tx_ctx;
  2116. } while (size);
  2117. /* setup the fragments */
  2118. for (i = 0; i < fragments; i++) {
  2119. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2120. u32 frag_size = skb_frag_size(frag);
  2121. offset = 0;
  2122. do {
  2123. prev_tx = put_tx;
  2124. prev_tx_ctx = np->put_tx_ctx;
  2125. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2126. np->put_tx_ctx->dma = skb_frag_dma_map(
  2127. &np->pci_dev->dev,
  2128. frag, offset,
  2129. bcnt,
  2130. DMA_TO_DEVICE);
  2131. np->put_tx_ctx->dma_len = bcnt;
  2132. np->put_tx_ctx->dma_single = 0;
  2133. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2134. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2135. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2136. offset += bcnt;
  2137. frag_size -= bcnt;
  2138. if (unlikely(put_tx++ == np->last_tx.ex))
  2139. put_tx = np->first_tx.ex;
  2140. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2141. np->put_tx_ctx = np->first_tx_ctx;
  2142. } while (frag_size);
  2143. }
  2144. /* set last fragment flag */
  2145. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2146. /* save skb in this slot's context area */
  2147. prev_tx_ctx->skb = skb;
  2148. if (skb_is_gso(skb))
  2149. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2150. else
  2151. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2152. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2153. /* vlan tag */
  2154. if (vlan_tx_tag_present(skb))
  2155. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2156. vlan_tx_tag_get(skb));
  2157. else
  2158. start_tx->txvlan = 0;
  2159. spin_lock_irqsave(&np->lock, flags);
  2160. if (np->tx_limit) {
  2161. /* Limit the number of outstanding tx. Setup all fragments, but
  2162. * do not set the VALID bit on the first descriptor. Save a pointer
  2163. * to that descriptor and also for next skb_map element.
  2164. */
  2165. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2166. if (!np->tx_change_owner)
  2167. np->tx_change_owner = start_tx_ctx;
  2168. /* remove VALID bit */
  2169. tx_flags &= ~NV_TX2_VALID;
  2170. start_tx_ctx->first_tx_desc = start_tx;
  2171. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2172. np->tx_end_flip = np->put_tx_ctx;
  2173. } else {
  2174. np->tx_pkts_in_progress++;
  2175. }
  2176. }
  2177. /* set tx flags */
  2178. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2179. netdev_sent_queue(np->dev, skb->len);
  2180. skb_tx_timestamp(skb);
  2181. np->put_tx.ex = put_tx;
  2182. spin_unlock_irqrestore(&np->lock, flags);
  2183. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2184. return NETDEV_TX_OK;
  2185. }
  2186. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2187. {
  2188. struct fe_priv *np = netdev_priv(dev);
  2189. np->tx_pkts_in_progress--;
  2190. if (np->tx_change_owner) {
  2191. np->tx_change_owner->first_tx_desc->flaglen |=
  2192. cpu_to_le32(NV_TX2_VALID);
  2193. np->tx_pkts_in_progress++;
  2194. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2195. if (np->tx_change_owner == np->tx_end_flip)
  2196. np->tx_change_owner = NULL;
  2197. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2198. }
  2199. }
  2200. /*
  2201. * nv_tx_done: check for completed packets, release the skbs.
  2202. *
  2203. * Caller must own np->lock.
  2204. */
  2205. static int nv_tx_done(struct net_device *dev, int limit)
  2206. {
  2207. struct fe_priv *np = netdev_priv(dev);
  2208. u32 flags;
  2209. int tx_work = 0;
  2210. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2211. unsigned int bytes_compl = 0;
  2212. while ((np->get_tx.orig != np->put_tx.orig) &&
  2213. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2214. (tx_work < limit)) {
  2215. nv_unmap_txskb(np, np->get_tx_ctx);
  2216. if (np->desc_ver == DESC_VER_1) {
  2217. if (flags & NV_TX_LASTPACKET) {
  2218. if (flags & NV_TX_ERROR) {
  2219. if ((flags & NV_TX_RETRYERROR)
  2220. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2221. nv_legacybackoff_reseed(dev);
  2222. } else {
  2223. u64_stats_update_begin(&np->swstats_tx_syncp);
  2224. np->stat_tx_packets++;
  2225. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2226. u64_stats_update_end(&np->swstats_tx_syncp);
  2227. }
  2228. bytes_compl += np->get_tx_ctx->skb->len;
  2229. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2230. np->get_tx_ctx->skb = NULL;
  2231. tx_work++;
  2232. }
  2233. } else {
  2234. if (flags & NV_TX2_LASTPACKET) {
  2235. if (flags & NV_TX2_ERROR) {
  2236. if ((flags & NV_TX2_RETRYERROR)
  2237. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2238. nv_legacybackoff_reseed(dev);
  2239. } else {
  2240. u64_stats_update_begin(&np->swstats_tx_syncp);
  2241. np->stat_tx_packets++;
  2242. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2243. u64_stats_update_end(&np->swstats_tx_syncp);
  2244. }
  2245. bytes_compl += np->get_tx_ctx->skb->len;
  2246. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2247. np->get_tx_ctx->skb = NULL;
  2248. tx_work++;
  2249. }
  2250. }
  2251. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2252. np->get_tx.orig = np->first_tx.orig;
  2253. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2254. np->get_tx_ctx = np->first_tx_ctx;
  2255. }
  2256. netdev_completed_queue(np->dev, tx_work, bytes_compl);
  2257. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2258. np->tx_stop = 0;
  2259. netif_wake_queue(dev);
  2260. }
  2261. return tx_work;
  2262. }
  2263. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2264. {
  2265. struct fe_priv *np = netdev_priv(dev);
  2266. u32 flags;
  2267. int tx_work = 0;
  2268. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2269. unsigned long bytes_cleaned = 0;
  2270. while ((np->get_tx.ex != np->put_tx.ex) &&
  2271. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2272. (tx_work < limit)) {
  2273. nv_unmap_txskb(np, np->get_tx_ctx);
  2274. if (flags & NV_TX2_LASTPACKET) {
  2275. if (flags & NV_TX2_ERROR) {
  2276. if ((flags & NV_TX2_RETRYERROR)
  2277. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2278. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2279. nv_gear_backoff_reseed(dev);
  2280. else
  2281. nv_legacybackoff_reseed(dev);
  2282. }
  2283. } else {
  2284. u64_stats_update_begin(&np->swstats_tx_syncp);
  2285. np->stat_tx_packets++;
  2286. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2287. u64_stats_update_end(&np->swstats_tx_syncp);
  2288. }
  2289. bytes_cleaned += np->get_tx_ctx->skb->len;
  2290. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2291. np->get_tx_ctx->skb = NULL;
  2292. tx_work++;
  2293. if (np->tx_limit)
  2294. nv_tx_flip_ownership(dev);
  2295. }
  2296. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2297. np->get_tx.ex = np->first_tx.ex;
  2298. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2299. np->get_tx_ctx = np->first_tx_ctx;
  2300. }
  2301. netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
  2302. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2303. np->tx_stop = 0;
  2304. netif_wake_queue(dev);
  2305. }
  2306. return tx_work;
  2307. }
  2308. /*
  2309. * nv_tx_timeout: dev->tx_timeout function
  2310. * Called with netif_tx_lock held.
  2311. */
  2312. static void nv_tx_timeout(struct net_device *dev)
  2313. {
  2314. struct fe_priv *np = netdev_priv(dev);
  2315. u8 __iomem *base = get_hwbase(dev);
  2316. u32 status;
  2317. union ring_type put_tx;
  2318. int saved_tx_limit;
  2319. if (np->msi_flags & NV_MSI_X_ENABLED)
  2320. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2321. else
  2322. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2323. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2324. if (unlikely(debug_tx_timeout)) {
  2325. int i;
  2326. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2327. netdev_info(dev, "Dumping tx registers\n");
  2328. for (i = 0; i <= np->register_size; i += 32) {
  2329. netdev_info(dev,
  2330. "%3x: %08x %08x %08x %08x "
  2331. "%08x %08x %08x %08x\n",
  2332. i,
  2333. readl(base + i + 0), readl(base + i + 4),
  2334. readl(base + i + 8), readl(base + i + 12),
  2335. readl(base + i + 16), readl(base + i + 20),
  2336. readl(base + i + 24), readl(base + i + 28));
  2337. }
  2338. netdev_info(dev, "Dumping tx ring\n");
  2339. for (i = 0; i < np->tx_ring_size; i += 4) {
  2340. if (!nv_optimized(np)) {
  2341. netdev_info(dev,
  2342. "%03x: %08x %08x // %08x %08x "
  2343. "// %08x %08x // %08x %08x\n",
  2344. i,
  2345. le32_to_cpu(np->tx_ring.orig[i].buf),
  2346. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2347. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2348. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2349. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2350. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2351. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2352. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2353. } else {
  2354. netdev_info(dev,
  2355. "%03x: %08x %08x %08x "
  2356. "// %08x %08x %08x "
  2357. "// %08x %08x %08x "
  2358. "// %08x %08x %08x\n",
  2359. i,
  2360. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2361. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2362. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2363. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2364. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2365. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2366. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2367. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2368. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2369. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2370. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2371. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2372. }
  2373. }
  2374. }
  2375. spin_lock_irq(&np->lock);
  2376. /* 1) stop tx engine */
  2377. nv_stop_tx(dev);
  2378. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2379. saved_tx_limit = np->tx_limit;
  2380. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2381. np->tx_stop = 0; /* prevent waking tx queue */
  2382. if (!nv_optimized(np))
  2383. nv_tx_done(dev, np->tx_ring_size);
  2384. else
  2385. nv_tx_done_optimized(dev, np->tx_ring_size);
  2386. /* save current HW position */
  2387. if (np->tx_change_owner)
  2388. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2389. else
  2390. put_tx = np->put_tx;
  2391. /* 3) clear all tx state */
  2392. nv_drain_tx(dev);
  2393. nv_init_tx(dev);
  2394. /* 4) restore state to current HW position */
  2395. np->get_tx = np->put_tx = put_tx;
  2396. np->tx_limit = saved_tx_limit;
  2397. /* 5) restart tx engine */
  2398. nv_start_tx(dev);
  2399. netif_wake_queue(dev);
  2400. spin_unlock_irq(&np->lock);
  2401. }
  2402. /*
  2403. * Called when the nic notices a mismatch between the actual data len on the
  2404. * wire and the len indicated in the 802 header
  2405. */
  2406. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2407. {
  2408. int hdrlen; /* length of the 802 header */
  2409. int protolen; /* length as stored in the proto field */
  2410. /* 1) calculate len according to header */
  2411. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2412. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2413. hdrlen = VLAN_HLEN;
  2414. } else {
  2415. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2416. hdrlen = ETH_HLEN;
  2417. }
  2418. if (protolen > ETH_DATA_LEN)
  2419. return datalen; /* Value in proto field not a len, no checks possible */
  2420. protolen += hdrlen;
  2421. /* consistency checks: */
  2422. if (datalen > ETH_ZLEN) {
  2423. if (datalen >= protolen) {
  2424. /* more data on wire than in 802 header, trim of
  2425. * additional data.
  2426. */
  2427. return protolen;
  2428. } else {
  2429. /* less data on wire than mentioned in header.
  2430. * Discard the packet.
  2431. */
  2432. return -1;
  2433. }
  2434. } else {
  2435. /* short packet. Accept only if 802 values are also short */
  2436. if (protolen > ETH_ZLEN) {
  2437. return -1;
  2438. }
  2439. return datalen;
  2440. }
  2441. }
  2442. static int nv_rx_process(struct net_device *dev, int limit)
  2443. {
  2444. struct fe_priv *np = netdev_priv(dev);
  2445. u32 flags;
  2446. int rx_work = 0;
  2447. struct sk_buff *skb;
  2448. int len;
  2449. while ((np->get_rx.orig != np->put_rx.orig) &&
  2450. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2451. (rx_work < limit)) {
  2452. /*
  2453. * the packet is for us - immediately tear down the pci mapping.
  2454. * TODO: check if a prefetch of the first cacheline improves
  2455. * the performance.
  2456. */
  2457. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2458. np->get_rx_ctx->dma_len,
  2459. PCI_DMA_FROMDEVICE);
  2460. skb = np->get_rx_ctx->skb;
  2461. np->get_rx_ctx->skb = NULL;
  2462. /* look at what we actually got: */
  2463. if (np->desc_ver == DESC_VER_1) {
  2464. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2465. len = flags & LEN_MASK_V1;
  2466. if (unlikely(flags & NV_RX_ERROR)) {
  2467. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2468. len = nv_getlen(dev, skb->data, len);
  2469. if (len < 0) {
  2470. dev_kfree_skb(skb);
  2471. goto next_pkt;
  2472. }
  2473. }
  2474. /* framing errors are soft errors */
  2475. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2476. if (flags & NV_RX_SUBSTRACT1)
  2477. len--;
  2478. }
  2479. /* the rest are hard errors */
  2480. else {
  2481. if (flags & NV_RX_MISSEDFRAME) {
  2482. u64_stats_update_begin(&np->swstats_rx_syncp);
  2483. np->stat_rx_missed_errors++;
  2484. u64_stats_update_end(&np->swstats_rx_syncp);
  2485. }
  2486. dev_kfree_skb(skb);
  2487. goto next_pkt;
  2488. }
  2489. }
  2490. } else {
  2491. dev_kfree_skb(skb);
  2492. goto next_pkt;
  2493. }
  2494. } else {
  2495. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2496. len = flags & LEN_MASK_V2;
  2497. if (unlikely(flags & NV_RX2_ERROR)) {
  2498. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2499. len = nv_getlen(dev, skb->data, len);
  2500. if (len < 0) {
  2501. dev_kfree_skb(skb);
  2502. goto next_pkt;
  2503. }
  2504. }
  2505. /* framing errors are soft errors */
  2506. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2507. if (flags & NV_RX2_SUBSTRACT1)
  2508. len--;
  2509. }
  2510. /* the rest are hard errors */
  2511. else {
  2512. dev_kfree_skb(skb);
  2513. goto next_pkt;
  2514. }
  2515. }
  2516. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2517. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2518. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2519. } else {
  2520. dev_kfree_skb(skb);
  2521. goto next_pkt;
  2522. }
  2523. }
  2524. /* got a valid packet - forward it to the network core */
  2525. skb_put(skb, len);
  2526. skb->protocol = eth_type_trans(skb, dev);
  2527. napi_gro_receive(&np->napi, skb);
  2528. u64_stats_update_begin(&np->swstats_rx_syncp);
  2529. np->stat_rx_packets++;
  2530. np->stat_rx_bytes += len;
  2531. u64_stats_update_end(&np->swstats_rx_syncp);
  2532. next_pkt:
  2533. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2534. np->get_rx.orig = np->first_rx.orig;
  2535. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2536. np->get_rx_ctx = np->first_rx_ctx;
  2537. rx_work++;
  2538. }
  2539. return rx_work;
  2540. }
  2541. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2542. {
  2543. struct fe_priv *np = netdev_priv(dev);
  2544. u32 flags;
  2545. u32 vlanflags = 0;
  2546. int rx_work = 0;
  2547. struct sk_buff *skb;
  2548. int len;
  2549. while ((np->get_rx.ex != np->put_rx.ex) &&
  2550. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2551. (rx_work < limit)) {
  2552. /*
  2553. * the packet is for us - immediately tear down the pci mapping.
  2554. * TODO: check if a prefetch of the first cacheline improves
  2555. * the performance.
  2556. */
  2557. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2558. np->get_rx_ctx->dma_len,
  2559. PCI_DMA_FROMDEVICE);
  2560. skb = np->get_rx_ctx->skb;
  2561. np->get_rx_ctx->skb = NULL;
  2562. /* look at what we actually got: */
  2563. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2564. len = flags & LEN_MASK_V2;
  2565. if (unlikely(flags & NV_RX2_ERROR)) {
  2566. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2567. len = nv_getlen(dev, skb->data, len);
  2568. if (len < 0) {
  2569. dev_kfree_skb(skb);
  2570. goto next_pkt;
  2571. }
  2572. }
  2573. /* framing errors are soft errors */
  2574. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2575. if (flags & NV_RX2_SUBSTRACT1)
  2576. len--;
  2577. }
  2578. /* the rest are hard errors */
  2579. else {
  2580. dev_kfree_skb(skb);
  2581. goto next_pkt;
  2582. }
  2583. }
  2584. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2585. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2586. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2587. /* got a valid packet - forward it to the network core */
  2588. skb_put(skb, len);
  2589. skb->protocol = eth_type_trans(skb, dev);
  2590. prefetch(skb->data);
  2591. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2592. /*
  2593. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2594. * Even if vlan rx accel is disabled,
  2595. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2596. */
  2597. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2598. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2599. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2600. __vlan_hwaccel_put_tag(skb, vid);
  2601. }
  2602. napi_gro_receive(&np->napi, skb);
  2603. u64_stats_update_begin(&np->swstats_rx_syncp);
  2604. np->stat_rx_packets++;
  2605. np->stat_rx_bytes += len;
  2606. u64_stats_update_end(&np->swstats_rx_syncp);
  2607. } else {
  2608. dev_kfree_skb(skb);
  2609. }
  2610. next_pkt:
  2611. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2612. np->get_rx.ex = np->first_rx.ex;
  2613. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2614. np->get_rx_ctx = np->first_rx_ctx;
  2615. rx_work++;
  2616. }
  2617. return rx_work;
  2618. }
  2619. static void set_bufsize(struct net_device *dev)
  2620. {
  2621. struct fe_priv *np = netdev_priv(dev);
  2622. if (dev->mtu <= ETH_DATA_LEN)
  2623. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2624. else
  2625. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2626. }
  2627. /*
  2628. * nv_change_mtu: dev->change_mtu function
  2629. * Called with dev_base_lock held for read.
  2630. */
  2631. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2632. {
  2633. struct fe_priv *np = netdev_priv(dev);
  2634. int old_mtu;
  2635. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2636. return -EINVAL;
  2637. old_mtu = dev->mtu;
  2638. dev->mtu = new_mtu;
  2639. /* return early if the buffer sizes will not change */
  2640. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2641. return 0;
  2642. if (old_mtu == new_mtu)
  2643. return 0;
  2644. /* synchronized against open : rtnl_lock() held by caller */
  2645. if (netif_running(dev)) {
  2646. u8 __iomem *base = get_hwbase(dev);
  2647. /*
  2648. * It seems that the nic preloads valid ring entries into an
  2649. * internal buffer. The procedure for flushing everything is
  2650. * guessed, there is probably a simpler approach.
  2651. * Changing the MTU is a rare event, it shouldn't matter.
  2652. */
  2653. nv_disable_irq(dev);
  2654. nv_napi_disable(dev);
  2655. netif_tx_lock_bh(dev);
  2656. netif_addr_lock(dev);
  2657. spin_lock(&np->lock);
  2658. /* stop engines */
  2659. nv_stop_rxtx(dev);
  2660. nv_txrx_reset(dev);
  2661. /* drain rx queue */
  2662. nv_drain_rxtx(dev);
  2663. /* reinit driver view of the rx queue */
  2664. set_bufsize(dev);
  2665. if (nv_init_ring(dev)) {
  2666. if (!np->in_shutdown)
  2667. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2668. }
  2669. /* reinit nic view of the rx queue */
  2670. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2671. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2672. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2673. base + NvRegRingSizes);
  2674. pci_push(base);
  2675. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2676. pci_push(base);
  2677. /* restart rx engine */
  2678. nv_start_rxtx(dev);
  2679. spin_unlock(&np->lock);
  2680. netif_addr_unlock(dev);
  2681. netif_tx_unlock_bh(dev);
  2682. nv_napi_enable(dev);
  2683. nv_enable_irq(dev);
  2684. }
  2685. return 0;
  2686. }
  2687. static void nv_copy_mac_to_hw(struct net_device *dev)
  2688. {
  2689. u8 __iomem *base = get_hwbase(dev);
  2690. u32 mac[2];
  2691. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2692. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2693. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2694. writel(mac[0], base + NvRegMacAddrA);
  2695. writel(mac[1], base + NvRegMacAddrB);
  2696. }
  2697. /*
  2698. * nv_set_mac_address: dev->set_mac_address function
  2699. * Called with rtnl_lock() held.
  2700. */
  2701. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2702. {
  2703. struct fe_priv *np = netdev_priv(dev);
  2704. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2705. if (!is_valid_ether_addr(macaddr->sa_data))
  2706. return -EADDRNOTAVAIL;
  2707. /* synchronized against open : rtnl_lock() held by caller */
  2708. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2709. if (netif_running(dev)) {
  2710. netif_tx_lock_bh(dev);
  2711. netif_addr_lock(dev);
  2712. spin_lock_irq(&np->lock);
  2713. /* stop rx engine */
  2714. nv_stop_rx(dev);
  2715. /* set mac address */
  2716. nv_copy_mac_to_hw(dev);
  2717. /* restart rx engine */
  2718. nv_start_rx(dev);
  2719. spin_unlock_irq(&np->lock);
  2720. netif_addr_unlock(dev);
  2721. netif_tx_unlock_bh(dev);
  2722. } else {
  2723. nv_copy_mac_to_hw(dev);
  2724. }
  2725. return 0;
  2726. }
  2727. /*
  2728. * nv_set_multicast: dev->set_multicast function
  2729. * Called with netif_tx_lock held.
  2730. */
  2731. static void nv_set_multicast(struct net_device *dev)
  2732. {
  2733. struct fe_priv *np = netdev_priv(dev);
  2734. u8 __iomem *base = get_hwbase(dev);
  2735. u32 addr[2];
  2736. u32 mask[2];
  2737. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2738. memset(addr, 0, sizeof(addr));
  2739. memset(mask, 0, sizeof(mask));
  2740. if (dev->flags & IFF_PROMISC) {
  2741. pff |= NVREG_PFF_PROMISC;
  2742. } else {
  2743. pff |= NVREG_PFF_MYADDR;
  2744. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2745. u32 alwaysOff[2];
  2746. u32 alwaysOn[2];
  2747. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2748. if (dev->flags & IFF_ALLMULTI) {
  2749. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2750. } else {
  2751. struct netdev_hw_addr *ha;
  2752. netdev_for_each_mc_addr(ha, dev) {
  2753. unsigned char *hw_addr = ha->addr;
  2754. u32 a, b;
  2755. a = le32_to_cpu(*(__le32 *) hw_addr);
  2756. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2757. alwaysOn[0] &= a;
  2758. alwaysOff[0] &= ~a;
  2759. alwaysOn[1] &= b;
  2760. alwaysOff[1] &= ~b;
  2761. }
  2762. }
  2763. addr[0] = alwaysOn[0];
  2764. addr[1] = alwaysOn[1];
  2765. mask[0] = alwaysOn[0] | alwaysOff[0];
  2766. mask[1] = alwaysOn[1] | alwaysOff[1];
  2767. } else {
  2768. mask[0] = NVREG_MCASTMASKA_NONE;
  2769. mask[1] = NVREG_MCASTMASKB_NONE;
  2770. }
  2771. }
  2772. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2773. pff |= NVREG_PFF_ALWAYS;
  2774. spin_lock_irq(&np->lock);
  2775. nv_stop_rx(dev);
  2776. writel(addr[0], base + NvRegMulticastAddrA);
  2777. writel(addr[1], base + NvRegMulticastAddrB);
  2778. writel(mask[0], base + NvRegMulticastMaskA);
  2779. writel(mask[1], base + NvRegMulticastMaskB);
  2780. writel(pff, base + NvRegPacketFilterFlags);
  2781. nv_start_rx(dev);
  2782. spin_unlock_irq(&np->lock);
  2783. }
  2784. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2785. {
  2786. struct fe_priv *np = netdev_priv(dev);
  2787. u8 __iomem *base = get_hwbase(dev);
  2788. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2789. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2790. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2791. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2792. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2793. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2794. } else {
  2795. writel(pff, base + NvRegPacketFilterFlags);
  2796. }
  2797. }
  2798. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2799. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2800. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2801. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2802. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2803. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2804. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2805. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2806. /* limit the number of tx pause frames to a default of 8 */
  2807. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2808. }
  2809. writel(pause_enable, base + NvRegTxPauseFrame);
  2810. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2811. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2812. } else {
  2813. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2814. writel(regmisc, base + NvRegMisc1);
  2815. }
  2816. }
  2817. }
  2818. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2819. {
  2820. struct fe_priv *np = netdev_priv(dev);
  2821. u8 __iomem *base = get_hwbase(dev);
  2822. u32 phyreg, txreg;
  2823. int mii_status;
  2824. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2825. np->duplex = duplex;
  2826. /* see if gigabit phy */
  2827. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2828. if (mii_status & PHY_GIGABIT) {
  2829. np->gigabit = PHY_GIGABIT;
  2830. phyreg = readl(base + NvRegSlotTime);
  2831. phyreg &= ~(0x3FF00);
  2832. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2833. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2834. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2835. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2836. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2837. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2838. writel(phyreg, base + NvRegSlotTime);
  2839. }
  2840. phyreg = readl(base + NvRegPhyInterface);
  2841. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2842. if (np->duplex == 0)
  2843. phyreg |= PHY_HALF;
  2844. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2845. phyreg |= PHY_100;
  2846. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2847. NVREG_LINKSPEED_1000)
  2848. phyreg |= PHY_1000;
  2849. writel(phyreg, base + NvRegPhyInterface);
  2850. if (phyreg & PHY_RGMII) {
  2851. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2852. NVREG_LINKSPEED_1000)
  2853. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2854. else
  2855. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2856. } else {
  2857. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2858. }
  2859. writel(txreg, base + NvRegTxDeferral);
  2860. if (np->desc_ver == DESC_VER_1) {
  2861. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2862. } else {
  2863. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2864. NVREG_LINKSPEED_1000)
  2865. txreg = NVREG_TX_WM_DESC2_3_1000;
  2866. else
  2867. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2868. }
  2869. writel(txreg, base + NvRegTxWatermark);
  2870. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2871. base + NvRegMisc1);
  2872. pci_push(base);
  2873. writel(np->linkspeed, base + NvRegLinkSpeed);
  2874. pci_push(base);
  2875. return;
  2876. }
  2877. /**
  2878. * nv_update_linkspeed - Setup the MAC according to the link partner
  2879. * @dev: Network device to be configured
  2880. *
  2881. * The function queries the PHY and checks if there is a link partner.
  2882. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2883. * set to 10 MBit HD.
  2884. *
  2885. * The function returns 0 if there is no link partner and 1 if there is
  2886. * a good link partner.
  2887. */
  2888. static int nv_update_linkspeed(struct net_device *dev)
  2889. {
  2890. struct fe_priv *np = netdev_priv(dev);
  2891. u8 __iomem *base = get_hwbase(dev);
  2892. int adv = 0;
  2893. int lpa = 0;
  2894. int adv_lpa, adv_pause, lpa_pause;
  2895. int newls = np->linkspeed;
  2896. int newdup = np->duplex;
  2897. int mii_status;
  2898. u32 bmcr;
  2899. int retval = 0;
  2900. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2901. u32 txrxFlags = 0;
  2902. u32 phy_exp;
  2903. /* If device loopback is enabled, set carrier on and enable max link
  2904. * speed.
  2905. */
  2906. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2907. if (bmcr & BMCR_LOOPBACK) {
  2908. if (netif_running(dev)) {
  2909. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2910. if (!netif_carrier_ok(dev))
  2911. netif_carrier_on(dev);
  2912. }
  2913. return 1;
  2914. }
  2915. /* BMSR_LSTATUS is latched, read it twice:
  2916. * we want the current value.
  2917. */
  2918. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2919. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2920. if (!(mii_status & BMSR_LSTATUS)) {
  2921. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2922. newdup = 0;
  2923. retval = 0;
  2924. goto set_speed;
  2925. }
  2926. if (np->autoneg == 0) {
  2927. if (np->fixed_mode & LPA_100FULL) {
  2928. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2929. newdup = 1;
  2930. } else if (np->fixed_mode & LPA_100HALF) {
  2931. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2932. newdup = 0;
  2933. } else if (np->fixed_mode & LPA_10FULL) {
  2934. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2935. newdup = 1;
  2936. } else {
  2937. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2938. newdup = 0;
  2939. }
  2940. retval = 1;
  2941. goto set_speed;
  2942. }
  2943. /* check auto negotiation is complete */
  2944. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2945. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2946. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2947. newdup = 0;
  2948. retval = 0;
  2949. goto set_speed;
  2950. }
  2951. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2952. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2953. retval = 1;
  2954. if (np->gigabit == PHY_GIGABIT) {
  2955. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2956. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2957. if ((control_1000 & ADVERTISE_1000FULL) &&
  2958. (status_1000 & LPA_1000FULL)) {
  2959. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2960. newdup = 1;
  2961. goto set_speed;
  2962. }
  2963. }
  2964. /* FIXME: handle parallel detection properly */
  2965. adv_lpa = lpa & adv;
  2966. if (adv_lpa & LPA_100FULL) {
  2967. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2968. newdup = 1;
  2969. } else if (adv_lpa & LPA_100HALF) {
  2970. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2971. newdup = 0;
  2972. } else if (adv_lpa & LPA_10FULL) {
  2973. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2974. newdup = 1;
  2975. } else if (adv_lpa & LPA_10HALF) {
  2976. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2977. newdup = 0;
  2978. } else {
  2979. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2980. newdup = 0;
  2981. }
  2982. set_speed:
  2983. if (np->duplex == newdup && np->linkspeed == newls)
  2984. return retval;
  2985. np->duplex = newdup;
  2986. np->linkspeed = newls;
  2987. /* The transmitter and receiver must be restarted for safe update */
  2988. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2989. txrxFlags |= NV_RESTART_TX;
  2990. nv_stop_tx(dev);
  2991. }
  2992. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2993. txrxFlags |= NV_RESTART_RX;
  2994. nv_stop_rx(dev);
  2995. }
  2996. if (np->gigabit == PHY_GIGABIT) {
  2997. phyreg = readl(base + NvRegSlotTime);
  2998. phyreg &= ~(0x3FF00);
  2999. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  3000. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  3001. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  3002. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  3003. phyreg |= NVREG_SLOTTIME_1000_FULL;
  3004. writel(phyreg, base + NvRegSlotTime);
  3005. }
  3006. phyreg = readl(base + NvRegPhyInterface);
  3007. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  3008. if (np->duplex == 0)
  3009. phyreg |= PHY_HALF;
  3010. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  3011. phyreg |= PHY_100;
  3012. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3013. phyreg |= PHY_1000;
  3014. writel(phyreg, base + NvRegPhyInterface);
  3015. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  3016. if (phyreg & PHY_RGMII) {
  3017. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  3018. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  3019. } else {
  3020. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  3021. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  3022. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  3023. else
  3024. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  3025. } else {
  3026. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  3027. }
  3028. }
  3029. } else {
  3030. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3031. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3032. else
  3033. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3034. }
  3035. writel(txreg, base + NvRegTxDeferral);
  3036. if (np->desc_ver == DESC_VER_1) {
  3037. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3038. } else {
  3039. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3040. txreg = NVREG_TX_WM_DESC2_3_1000;
  3041. else
  3042. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3043. }
  3044. writel(txreg, base + NvRegTxWatermark);
  3045. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  3046. base + NvRegMisc1);
  3047. pci_push(base);
  3048. writel(np->linkspeed, base + NvRegLinkSpeed);
  3049. pci_push(base);
  3050. pause_flags = 0;
  3051. /* setup pause frame */
  3052. if (netif_running(dev) && (np->duplex != 0)) {
  3053. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3054. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3055. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3056. switch (adv_pause) {
  3057. case ADVERTISE_PAUSE_CAP:
  3058. if (lpa_pause & LPA_PAUSE_CAP) {
  3059. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3060. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3061. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3062. }
  3063. break;
  3064. case ADVERTISE_PAUSE_ASYM:
  3065. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3066. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3067. break;
  3068. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3069. if (lpa_pause & LPA_PAUSE_CAP) {
  3070. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3071. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3072. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3073. }
  3074. if (lpa_pause == LPA_PAUSE_ASYM)
  3075. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3076. break;
  3077. }
  3078. } else {
  3079. pause_flags = np->pause_flags;
  3080. }
  3081. }
  3082. nv_update_pause(dev, pause_flags);
  3083. if (txrxFlags & NV_RESTART_TX)
  3084. nv_start_tx(dev);
  3085. if (txrxFlags & NV_RESTART_RX)
  3086. nv_start_rx(dev);
  3087. return retval;
  3088. }
  3089. static void nv_linkchange(struct net_device *dev)
  3090. {
  3091. if (nv_update_linkspeed(dev)) {
  3092. if (!netif_carrier_ok(dev)) {
  3093. netif_carrier_on(dev);
  3094. netdev_info(dev, "link up\n");
  3095. nv_txrx_gate(dev, false);
  3096. nv_start_rx(dev);
  3097. }
  3098. } else {
  3099. if (netif_carrier_ok(dev)) {
  3100. netif_carrier_off(dev);
  3101. netdev_info(dev, "link down\n");
  3102. nv_txrx_gate(dev, true);
  3103. nv_stop_rx(dev);
  3104. }
  3105. }
  3106. }
  3107. static void nv_link_irq(struct net_device *dev)
  3108. {
  3109. u8 __iomem *base = get_hwbase(dev);
  3110. u32 miistat;
  3111. miistat = readl(base + NvRegMIIStatus);
  3112. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3113. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3114. nv_linkchange(dev);
  3115. }
  3116. static void nv_msi_workaround(struct fe_priv *np)
  3117. {
  3118. /* Need to toggle the msi irq mask within the ethernet device,
  3119. * otherwise, future interrupts will not be detected.
  3120. */
  3121. if (np->msi_flags & NV_MSI_ENABLED) {
  3122. u8 __iomem *base = np->base;
  3123. writel(0, base + NvRegMSIIrqMask);
  3124. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3125. }
  3126. }
  3127. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3128. {
  3129. struct fe_priv *np = netdev_priv(dev);
  3130. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3131. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3132. /* transition to poll based interrupts */
  3133. np->quiet_count = 0;
  3134. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3135. np->irqmask = NVREG_IRQMASK_CPU;
  3136. return 1;
  3137. }
  3138. } else {
  3139. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3140. np->quiet_count++;
  3141. } else {
  3142. /* reached a period of low activity, switch
  3143. to per tx/rx packet interrupts */
  3144. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3145. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3146. return 1;
  3147. }
  3148. }
  3149. }
  3150. }
  3151. return 0;
  3152. }
  3153. static irqreturn_t nv_nic_irq(int foo, void *data)
  3154. {
  3155. struct net_device *dev = (struct net_device *) data;
  3156. struct fe_priv *np = netdev_priv(dev);
  3157. u8 __iomem *base = get_hwbase(dev);
  3158. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3159. np->events = readl(base + NvRegIrqStatus);
  3160. writel(np->events, base + NvRegIrqStatus);
  3161. } else {
  3162. np->events = readl(base + NvRegMSIXIrqStatus);
  3163. writel(np->events, base + NvRegMSIXIrqStatus);
  3164. }
  3165. if (!(np->events & np->irqmask))
  3166. return IRQ_NONE;
  3167. nv_msi_workaround(np);
  3168. if (napi_schedule_prep(&np->napi)) {
  3169. /*
  3170. * Disable further irq's (msix not enabled with napi)
  3171. */
  3172. writel(0, base + NvRegIrqMask);
  3173. __napi_schedule(&np->napi);
  3174. }
  3175. return IRQ_HANDLED;
  3176. }
  3177. /* All _optimized functions are used to help increase performance
  3178. * (reduce CPU and increase throughput). They use descripter version 3,
  3179. * compiler directives, and reduce memory accesses.
  3180. */
  3181. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3182. {
  3183. struct net_device *dev = (struct net_device *) data;
  3184. struct fe_priv *np = netdev_priv(dev);
  3185. u8 __iomem *base = get_hwbase(dev);
  3186. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3187. np->events = readl(base + NvRegIrqStatus);
  3188. writel(np->events, base + NvRegIrqStatus);
  3189. } else {
  3190. np->events = readl(base + NvRegMSIXIrqStatus);
  3191. writel(np->events, base + NvRegMSIXIrqStatus);
  3192. }
  3193. if (!(np->events & np->irqmask))
  3194. return IRQ_NONE;
  3195. nv_msi_workaround(np);
  3196. if (napi_schedule_prep(&np->napi)) {
  3197. /*
  3198. * Disable further irq's (msix not enabled with napi)
  3199. */
  3200. writel(0, base + NvRegIrqMask);
  3201. __napi_schedule(&np->napi);
  3202. }
  3203. return IRQ_HANDLED;
  3204. }
  3205. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3206. {
  3207. struct net_device *dev = (struct net_device *) data;
  3208. struct fe_priv *np = netdev_priv(dev);
  3209. u8 __iomem *base = get_hwbase(dev);
  3210. u32 events;
  3211. int i;
  3212. unsigned long flags;
  3213. for (i = 0;; i++) {
  3214. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3215. writel(events, base + NvRegMSIXIrqStatus);
  3216. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3217. if (!(events & np->irqmask))
  3218. break;
  3219. spin_lock_irqsave(&np->lock, flags);
  3220. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3221. spin_unlock_irqrestore(&np->lock, flags);
  3222. if (unlikely(i > max_interrupt_work)) {
  3223. spin_lock_irqsave(&np->lock, flags);
  3224. /* disable interrupts on the nic */
  3225. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3226. pci_push(base);
  3227. if (!np->in_shutdown) {
  3228. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3229. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3230. }
  3231. spin_unlock_irqrestore(&np->lock, flags);
  3232. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3233. __func__, i);
  3234. break;
  3235. }
  3236. }
  3237. return IRQ_RETVAL(i);
  3238. }
  3239. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3240. {
  3241. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3242. struct net_device *dev = np->dev;
  3243. u8 __iomem *base = get_hwbase(dev);
  3244. unsigned long flags;
  3245. int retcode;
  3246. int rx_count, tx_work = 0, rx_work = 0;
  3247. do {
  3248. if (!nv_optimized(np)) {
  3249. spin_lock_irqsave(&np->lock, flags);
  3250. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3251. spin_unlock_irqrestore(&np->lock, flags);
  3252. rx_count = nv_rx_process(dev, budget - rx_work);
  3253. retcode = nv_alloc_rx(dev);
  3254. } else {
  3255. spin_lock_irqsave(&np->lock, flags);
  3256. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3257. spin_unlock_irqrestore(&np->lock, flags);
  3258. rx_count = nv_rx_process_optimized(dev,
  3259. budget - rx_work);
  3260. retcode = nv_alloc_rx_optimized(dev);
  3261. }
  3262. } while (retcode == 0 &&
  3263. rx_count > 0 && (rx_work += rx_count) < budget);
  3264. if (retcode) {
  3265. spin_lock_irqsave(&np->lock, flags);
  3266. if (!np->in_shutdown)
  3267. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3268. spin_unlock_irqrestore(&np->lock, flags);
  3269. }
  3270. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3271. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3272. spin_lock_irqsave(&np->lock, flags);
  3273. nv_link_irq(dev);
  3274. spin_unlock_irqrestore(&np->lock, flags);
  3275. }
  3276. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3277. spin_lock_irqsave(&np->lock, flags);
  3278. nv_linkchange(dev);
  3279. spin_unlock_irqrestore(&np->lock, flags);
  3280. np->link_timeout = jiffies + LINK_TIMEOUT;
  3281. }
  3282. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3283. spin_lock_irqsave(&np->lock, flags);
  3284. if (!np->in_shutdown) {
  3285. np->nic_poll_irq = np->irqmask;
  3286. np->recover_error = 1;
  3287. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3288. }
  3289. spin_unlock_irqrestore(&np->lock, flags);
  3290. napi_complete(napi);
  3291. return rx_work;
  3292. }
  3293. if (rx_work < budget) {
  3294. /* re-enable interrupts
  3295. (msix not enabled in napi) */
  3296. napi_complete(napi);
  3297. writel(np->irqmask, base + NvRegIrqMask);
  3298. }
  3299. return rx_work;
  3300. }
  3301. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3302. {
  3303. struct net_device *dev = (struct net_device *) data;
  3304. struct fe_priv *np = netdev_priv(dev);
  3305. u8 __iomem *base = get_hwbase(dev);
  3306. u32 events;
  3307. int i;
  3308. unsigned long flags;
  3309. for (i = 0;; i++) {
  3310. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3311. writel(events, base + NvRegMSIXIrqStatus);
  3312. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3313. if (!(events & np->irqmask))
  3314. break;
  3315. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3316. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3317. spin_lock_irqsave(&np->lock, flags);
  3318. if (!np->in_shutdown)
  3319. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3320. spin_unlock_irqrestore(&np->lock, flags);
  3321. }
  3322. }
  3323. if (unlikely(i > max_interrupt_work)) {
  3324. spin_lock_irqsave(&np->lock, flags);
  3325. /* disable interrupts on the nic */
  3326. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3327. pci_push(base);
  3328. if (!np->in_shutdown) {
  3329. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3330. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3331. }
  3332. spin_unlock_irqrestore(&np->lock, flags);
  3333. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3334. __func__, i);
  3335. break;
  3336. }
  3337. }
  3338. return IRQ_RETVAL(i);
  3339. }
  3340. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3341. {
  3342. struct net_device *dev = (struct net_device *) data;
  3343. struct fe_priv *np = netdev_priv(dev);
  3344. u8 __iomem *base = get_hwbase(dev);
  3345. u32 events;
  3346. int i;
  3347. unsigned long flags;
  3348. for (i = 0;; i++) {
  3349. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3350. writel(events, base + NvRegMSIXIrqStatus);
  3351. netdev_dbg(dev, "irq events: %08x\n", events);
  3352. if (!(events & np->irqmask))
  3353. break;
  3354. /* check tx in case we reached max loop limit in tx isr */
  3355. spin_lock_irqsave(&np->lock, flags);
  3356. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3357. spin_unlock_irqrestore(&np->lock, flags);
  3358. if (events & NVREG_IRQ_LINK) {
  3359. spin_lock_irqsave(&np->lock, flags);
  3360. nv_link_irq(dev);
  3361. spin_unlock_irqrestore(&np->lock, flags);
  3362. }
  3363. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3364. spin_lock_irqsave(&np->lock, flags);
  3365. nv_linkchange(dev);
  3366. spin_unlock_irqrestore(&np->lock, flags);
  3367. np->link_timeout = jiffies + LINK_TIMEOUT;
  3368. }
  3369. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3370. spin_lock_irqsave(&np->lock, flags);
  3371. /* disable interrupts on the nic */
  3372. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3373. pci_push(base);
  3374. if (!np->in_shutdown) {
  3375. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3376. np->recover_error = 1;
  3377. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3378. }
  3379. spin_unlock_irqrestore(&np->lock, flags);
  3380. break;
  3381. }
  3382. if (unlikely(i > max_interrupt_work)) {
  3383. spin_lock_irqsave(&np->lock, flags);
  3384. /* disable interrupts on the nic */
  3385. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3386. pci_push(base);
  3387. if (!np->in_shutdown) {
  3388. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3389. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3390. }
  3391. spin_unlock_irqrestore(&np->lock, flags);
  3392. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3393. __func__, i);
  3394. break;
  3395. }
  3396. }
  3397. return IRQ_RETVAL(i);
  3398. }
  3399. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3400. {
  3401. struct net_device *dev = (struct net_device *) data;
  3402. struct fe_priv *np = netdev_priv(dev);
  3403. u8 __iomem *base = get_hwbase(dev);
  3404. u32 events;
  3405. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3406. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3407. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3408. } else {
  3409. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3410. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3411. }
  3412. pci_push(base);
  3413. if (!(events & NVREG_IRQ_TIMER))
  3414. return IRQ_RETVAL(0);
  3415. nv_msi_workaround(np);
  3416. spin_lock(&np->lock);
  3417. np->intr_test = 1;
  3418. spin_unlock(&np->lock);
  3419. return IRQ_RETVAL(1);
  3420. }
  3421. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3422. {
  3423. u8 __iomem *base = get_hwbase(dev);
  3424. int i;
  3425. u32 msixmap = 0;
  3426. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3427. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3428. * the remaining 8 interrupts.
  3429. */
  3430. for (i = 0; i < 8; i++) {
  3431. if ((irqmask >> i) & 0x1)
  3432. msixmap |= vector << (i << 2);
  3433. }
  3434. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3435. msixmap = 0;
  3436. for (i = 0; i < 8; i++) {
  3437. if ((irqmask >> (i + 8)) & 0x1)
  3438. msixmap |= vector << (i << 2);
  3439. }
  3440. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3441. }
  3442. static int nv_request_irq(struct net_device *dev, int intr_test)
  3443. {
  3444. struct fe_priv *np = get_nvpriv(dev);
  3445. u8 __iomem *base = get_hwbase(dev);
  3446. int ret = 1;
  3447. int i;
  3448. irqreturn_t (*handler)(int foo, void *data);
  3449. if (intr_test) {
  3450. handler = nv_nic_irq_test;
  3451. } else {
  3452. if (nv_optimized(np))
  3453. handler = nv_nic_irq_optimized;
  3454. else
  3455. handler = nv_nic_irq;
  3456. }
  3457. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3458. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3459. np->msi_x_entry[i].entry = i;
  3460. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3461. if (ret == 0) {
  3462. np->msi_flags |= NV_MSI_X_ENABLED;
  3463. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3464. /* Request irq for rx handling */
  3465. sprintf(np->name_rx, "%s-rx", dev->name);
  3466. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3467. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3468. netdev_info(dev,
  3469. "request_irq failed for rx %d\n",
  3470. ret);
  3471. pci_disable_msix(np->pci_dev);
  3472. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3473. goto out_err;
  3474. }
  3475. /* Request irq for tx handling */
  3476. sprintf(np->name_tx, "%s-tx", dev->name);
  3477. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3478. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3479. netdev_info(dev,
  3480. "request_irq failed for tx %d\n",
  3481. ret);
  3482. pci_disable_msix(np->pci_dev);
  3483. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3484. goto out_free_rx;
  3485. }
  3486. /* Request irq for link and timer handling */
  3487. sprintf(np->name_other, "%s-other", dev->name);
  3488. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3489. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3490. netdev_info(dev,
  3491. "request_irq failed for link %d\n",
  3492. ret);
  3493. pci_disable_msix(np->pci_dev);
  3494. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3495. goto out_free_tx;
  3496. }
  3497. /* map interrupts to their respective vector */
  3498. writel(0, base + NvRegMSIXMap0);
  3499. writel(0, base + NvRegMSIXMap1);
  3500. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3501. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3502. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3503. } else {
  3504. /* Request irq for all interrupts */
  3505. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3506. netdev_info(dev,
  3507. "request_irq failed %d\n",
  3508. ret);
  3509. pci_disable_msix(np->pci_dev);
  3510. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3511. goto out_err;
  3512. }
  3513. /* map interrupts to vector 0 */
  3514. writel(0, base + NvRegMSIXMap0);
  3515. writel(0, base + NvRegMSIXMap1);
  3516. }
  3517. netdev_info(dev, "MSI-X enabled\n");
  3518. }
  3519. }
  3520. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3521. ret = pci_enable_msi(np->pci_dev);
  3522. if (ret == 0) {
  3523. np->msi_flags |= NV_MSI_ENABLED;
  3524. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3525. netdev_info(dev, "request_irq failed %d\n",
  3526. ret);
  3527. pci_disable_msi(np->pci_dev);
  3528. np->msi_flags &= ~NV_MSI_ENABLED;
  3529. goto out_err;
  3530. }
  3531. /* map interrupts to vector 0 */
  3532. writel(0, base + NvRegMSIMap0);
  3533. writel(0, base + NvRegMSIMap1);
  3534. /* enable msi vector 0 */
  3535. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3536. netdev_info(dev, "MSI enabled\n");
  3537. }
  3538. }
  3539. if (ret != 0) {
  3540. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3541. goto out_err;
  3542. }
  3543. return 0;
  3544. out_free_tx:
  3545. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3546. out_free_rx:
  3547. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3548. out_err:
  3549. return 1;
  3550. }
  3551. static void nv_free_irq(struct net_device *dev)
  3552. {
  3553. struct fe_priv *np = get_nvpriv(dev);
  3554. int i;
  3555. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3556. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3557. free_irq(np->msi_x_entry[i].vector, dev);
  3558. pci_disable_msix(np->pci_dev);
  3559. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3560. } else {
  3561. free_irq(np->pci_dev->irq, dev);
  3562. if (np->msi_flags & NV_MSI_ENABLED) {
  3563. pci_disable_msi(np->pci_dev);
  3564. np->msi_flags &= ~NV_MSI_ENABLED;
  3565. }
  3566. }
  3567. }
  3568. static void nv_do_nic_poll(unsigned long data)
  3569. {
  3570. struct net_device *dev = (struct net_device *) data;
  3571. struct fe_priv *np = netdev_priv(dev);
  3572. u8 __iomem *base = get_hwbase(dev);
  3573. u32 mask = 0;
  3574. /*
  3575. * First disable irq(s) and then
  3576. * reenable interrupts on the nic, we have to do this before calling
  3577. * nv_nic_irq because that may decide to do otherwise
  3578. */
  3579. if (!using_multi_irqs(dev)) {
  3580. if (np->msi_flags & NV_MSI_X_ENABLED)
  3581. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3582. else
  3583. disable_irq_lockdep(np->pci_dev->irq);
  3584. mask = np->irqmask;
  3585. } else {
  3586. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3587. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3588. mask |= NVREG_IRQ_RX_ALL;
  3589. }
  3590. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3591. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3592. mask |= NVREG_IRQ_TX_ALL;
  3593. }
  3594. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3595. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3596. mask |= NVREG_IRQ_OTHER;
  3597. }
  3598. }
  3599. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3600. if (np->recover_error) {
  3601. np->recover_error = 0;
  3602. netdev_info(dev, "MAC in recoverable error state\n");
  3603. if (netif_running(dev)) {
  3604. netif_tx_lock_bh(dev);
  3605. netif_addr_lock(dev);
  3606. spin_lock(&np->lock);
  3607. /* stop engines */
  3608. nv_stop_rxtx(dev);
  3609. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3610. nv_mac_reset(dev);
  3611. nv_txrx_reset(dev);
  3612. /* drain rx queue */
  3613. nv_drain_rxtx(dev);
  3614. /* reinit driver view of the rx queue */
  3615. set_bufsize(dev);
  3616. if (nv_init_ring(dev)) {
  3617. if (!np->in_shutdown)
  3618. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3619. }
  3620. /* reinit nic view of the rx queue */
  3621. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3622. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3623. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3624. base + NvRegRingSizes);
  3625. pci_push(base);
  3626. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3627. pci_push(base);
  3628. /* clear interrupts */
  3629. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3630. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3631. else
  3632. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3633. /* restart rx engine */
  3634. nv_start_rxtx(dev);
  3635. spin_unlock(&np->lock);
  3636. netif_addr_unlock(dev);
  3637. netif_tx_unlock_bh(dev);
  3638. }
  3639. }
  3640. writel(mask, base + NvRegIrqMask);
  3641. pci_push(base);
  3642. if (!using_multi_irqs(dev)) {
  3643. np->nic_poll_irq = 0;
  3644. if (nv_optimized(np))
  3645. nv_nic_irq_optimized(0, dev);
  3646. else
  3647. nv_nic_irq(0, dev);
  3648. if (np->msi_flags & NV_MSI_X_ENABLED)
  3649. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3650. else
  3651. enable_irq_lockdep(np->pci_dev->irq);
  3652. } else {
  3653. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3654. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3655. nv_nic_irq_rx(0, dev);
  3656. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3657. }
  3658. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3659. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3660. nv_nic_irq_tx(0, dev);
  3661. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3662. }
  3663. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3664. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3665. nv_nic_irq_other(0, dev);
  3666. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3667. }
  3668. }
  3669. }
  3670. #ifdef CONFIG_NET_POLL_CONTROLLER
  3671. static void nv_poll_controller(struct net_device *dev)
  3672. {
  3673. nv_do_nic_poll((unsigned long) dev);
  3674. }
  3675. #endif
  3676. static void nv_do_stats_poll(unsigned long data)
  3677. __acquires(&netdev_priv(dev)->hwstats_lock)
  3678. __releases(&netdev_priv(dev)->hwstats_lock)
  3679. {
  3680. struct net_device *dev = (struct net_device *) data;
  3681. struct fe_priv *np = netdev_priv(dev);
  3682. /* If lock is currently taken, the stats are being refreshed
  3683. * and hence fresh enough */
  3684. if (spin_trylock(&np->hwstats_lock)) {
  3685. nv_update_stats(dev);
  3686. spin_unlock(&np->hwstats_lock);
  3687. }
  3688. if (!np->in_shutdown)
  3689. mod_timer(&np->stats_poll,
  3690. round_jiffies(jiffies + STATS_INTERVAL));
  3691. }
  3692. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3693. {
  3694. struct fe_priv *np = netdev_priv(dev);
  3695. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3696. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3697. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3698. }
  3699. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3700. {
  3701. struct fe_priv *np = netdev_priv(dev);
  3702. wolinfo->supported = WAKE_MAGIC;
  3703. spin_lock_irq(&np->lock);
  3704. if (np->wolenabled)
  3705. wolinfo->wolopts = WAKE_MAGIC;
  3706. spin_unlock_irq(&np->lock);
  3707. }
  3708. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3709. {
  3710. struct fe_priv *np = netdev_priv(dev);
  3711. u8 __iomem *base = get_hwbase(dev);
  3712. u32 flags = 0;
  3713. if (wolinfo->wolopts == 0) {
  3714. np->wolenabled = 0;
  3715. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3716. np->wolenabled = 1;
  3717. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3718. }
  3719. if (netif_running(dev)) {
  3720. spin_lock_irq(&np->lock);
  3721. writel(flags, base + NvRegWakeUpFlags);
  3722. spin_unlock_irq(&np->lock);
  3723. }
  3724. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3725. return 0;
  3726. }
  3727. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3728. {
  3729. struct fe_priv *np = netdev_priv(dev);
  3730. u32 speed;
  3731. int adv;
  3732. spin_lock_irq(&np->lock);
  3733. ecmd->port = PORT_MII;
  3734. if (!netif_running(dev)) {
  3735. /* We do not track link speed / duplex setting if the
  3736. * interface is disabled. Force a link check */
  3737. if (nv_update_linkspeed(dev)) {
  3738. if (!netif_carrier_ok(dev))
  3739. netif_carrier_on(dev);
  3740. } else {
  3741. if (netif_carrier_ok(dev))
  3742. netif_carrier_off(dev);
  3743. }
  3744. }
  3745. if (netif_carrier_ok(dev)) {
  3746. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3747. case NVREG_LINKSPEED_10:
  3748. speed = SPEED_10;
  3749. break;
  3750. case NVREG_LINKSPEED_100:
  3751. speed = SPEED_100;
  3752. break;
  3753. case NVREG_LINKSPEED_1000:
  3754. speed = SPEED_1000;
  3755. break;
  3756. default:
  3757. speed = -1;
  3758. break;
  3759. }
  3760. ecmd->duplex = DUPLEX_HALF;
  3761. if (np->duplex)
  3762. ecmd->duplex = DUPLEX_FULL;
  3763. } else {
  3764. speed = -1;
  3765. ecmd->duplex = -1;
  3766. }
  3767. ethtool_cmd_speed_set(ecmd, speed);
  3768. ecmd->autoneg = np->autoneg;
  3769. ecmd->advertising = ADVERTISED_MII;
  3770. if (np->autoneg) {
  3771. ecmd->advertising |= ADVERTISED_Autoneg;
  3772. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3773. if (adv & ADVERTISE_10HALF)
  3774. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3775. if (adv & ADVERTISE_10FULL)
  3776. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3777. if (adv & ADVERTISE_100HALF)
  3778. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3779. if (adv & ADVERTISE_100FULL)
  3780. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3781. if (np->gigabit == PHY_GIGABIT) {
  3782. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3783. if (adv & ADVERTISE_1000FULL)
  3784. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3785. }
  3786. }
  3787. ecmd->supported = (SUPPORTED_Autoneg |
  3788. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3789. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3790. SUPPORTED_MII);
  3791. if (np->gigabit == PHY_GIGABIT)
  3792. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3793. ecmd->phy_address = np->phyaddr;
  3794. ecmd->transceiver = XCVR_EXTERNAL;
  3795. /* ignore maxtxpkt, maxrxpkt for now */
  3796. spin_unlock_irq(&np->lock);
  3797. return 0;
  3798. }
  3799. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3800. {
  3801. struct fe_priv *np = netdev_priv(dev);
  3802. u32 speed = ethtool_cmd_speed(ecmd);
  3803. if (ecmd->port != PORT_MII)
  3804. return -EINVAL;
  3805. if (ecmd->transceiver != XCVR_EXTERNAL)
  3806. return -EINVAL;
  3807. if (ecmd->phy_address != np->phyaddr) {
  3808. /* TODO: support switching between multiple phys. Should be
  3809. * trivial, but not enabled due to lack of test hardware. */
  3810. return -EINVAL;
  3811. }
  3812. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3813. u32 mask;
  3814. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3815. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3816. if (np->gigabit == PHY_GIGABIT)
  3817. mask |= ADVERTISED_1000baseT_Full;
  3818. if ((ecmd->advertising & mask) == 0)
  3819. return -EINVAL;
  3820. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3821. /* Note: autonegotiation disable, speed 1000 intentionally
  3822. * forbidden - no one should need that. */
  3823. if (speed != SPEED_10 && speed != SPEED_100)
  3824. return -EINVAL;
  3825. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3826. return -EINVAL;
  3827. } else {
  3828. return -EINVAL;
  3829. }
  3830. netif_carrier_off(dev);
  3831. if (netif_running(dev)) {
  3832. unsigned long flags;
  3833. nv_disable_irq(dev);
  3834. netif_tx_lock_bh(dev);
  3835. netif_addr_lock(dev);
  3836. /* with plain spinlock lockdep complains */
  3837. spin_lock_irqsave(&np->lock, flags);
  3838. /* stop engines */
  3839. /* FIXME:
  3840. * this can take some time, and interrupts are disabled
  3841. * due to spin_lock_irqsave, but let's hope no daemon
  3842. * is going to change the settings very often...
  3843. * Worst case:
  3844. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3845. * + some minor delays, which is up to a second approximately
  3846. */
  3847. nv_stop_rxtx(dev);
  3848. spin_unlock_irqrestore(&np->lock, flags);
  3849. netif_addr_unlock(dev);
  3850. netif_tx_unlock_bh(dev);
  3851. }
  3852. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3853. int adv, bmcr;
  3854. np->autoneg = 1;
  3855. /* advertise only what has been requested */
  3856. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3857. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3858. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3859. adv |= ADVERTISE_10HALF;
  3860. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3861. adv |= ADVERTISE_10FULL;
  3862. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3863. adv |= ADVERTISE_100HALF;
  3864. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3865. adv |= ADVERTISE_100FULL;
  3866. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3867. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3868. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3869. adv |= ADVERTISE_PAUSE_ASYM;
  3870. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3871. if (np->gigabit == PHY_GIGABIT) {
  3872. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3873. adv &= ~ADVERTISE_1000FULL;
  3874. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3875. adv |= ADVERTISE_1000FULL;
  3876. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3877. }
  3878. if (netif_running(dev))
  3879. netdev_info(dev, "link down\n");
  3880. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3881. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3882. bmcr |= BMCR_ANENABLE;
  3883. /* reset the phy in order for settings to stick,
  3884. * and cause autoneg to start */
  3885. if (phy_reset(dev, bmcr)) {
  3886. netdev_info(dev, "phy reset failed\n");
  3887. return -EINVAL;
  3888. }
  3889. } else {
  3890. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3891. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3892. }
  3893. } else {
  3894. int adv, bmcr;
  3895. np->autoneg = 0;
  3896. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3897. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3898. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3899. adv |= ADVERTISE_10HALF;
  3900. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3901. adv |= ADVERTISE_10FULL;
  3902. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3903. adv |= ADVERTISE_100HALF;
  3904. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3905. adv |= ADVERTISE_100FULL;
  3906. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3907. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3908. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3909. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3910. }
  3911. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3912. adv |= ADVERTISE_PAUSE_ASYM;
  3913. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3914. }
  3915. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3916. np->fixed_mode = adv;
  3917. if (np->gigabit == PHY_GIGABIT) {
  3918. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3919. adv &= ~ADVERTISE_1000FULL;
  3920. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3921. }
  3922. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3923. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3924. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3925. bmcr |= BMCR_FULLDPLX;
  3926. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3927. bmcr |= BMCR_SPEED100;
  3928. if (np->phy_oui == PHY_OUI_MARVELL) {
  3929. /* reset the phy in order for forced mode settings to stick */
  3930. if (phy_reset(dev, bmcr)) {
  3931. netdev_info(dev, "phy reset failed\n");
  3932. return -EINVAL;
  3933. }
  3934. } else {
  3935. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3936. if (netif_running(dev)) {
  3937. /* Wait a bit and then reconfigure the nic. */
  3938. udelay(10);
  3939. nv_linkchange(dev);
  3940. }
  3941. }
  3942. }
  3943. if (netif_running(dev)) {
  3944. nv_start_rxtx(dev);
  3945. nv_enable_irq(dev);
  3946. }
  3947. return 0;
  3948. }
  3949. #define FORCEDETH_REGS_VER 1
  3950. static int nv_get_regs_len(struct net_device *dev)
  3951. {
  3952. struct fe_priv *np = netdev_priv(dev);
  3953. return np->register_size;
  3954. }
  3955. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3956. {
  3957. struct fe_priv *np = netdev_priv(dev);
  3958. u8 __iomem *base = get_hwbase(dev);
  3959. u32 *rbuf = buf;
  3960. int i;
  3961. regs->version = FORCEDETH_REGS_VER;
  3962. spin_lock_irq(&np->lock);
  3963. for (i = 0; i < np->register_size/sizeof(u32); i++)
  3964. rbuf[i] = readl(base + i*sizeof(u32));
  3965. spin_unlock_irq(&np->lock);
  3966. }
  3967. static int nv_nway_reset(struct net_device *dev)
  3968. {
  3969. struct fe_priv *np = netdev_priv(dev);
  3970. int ret;
  3971. if (np->autoneg) {
  3972. int bmcr;
  3973. netif_carrier_off(dev);
  3974. if (netif_running(dev)) {
  3975. nv_disable_irq(dev);
  3976. netif_tx_lock_bh(dev);
  3977. netif_addr_lock(dev);
  3978. spin_lock(&np->lock);
  3979. /* stop engines */
  3980. nv_stop_rxtx(dev);
  3981. spin_unlock(&np->lock);
  3982. netif_addr_unlock(dev);
  3983. netif_tx_unlock_bh(dev);
  3984. netdev_info(dev, "link down\n");
  3985. }
  3986. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3987. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3988. bmcr |= BMCR_ANENABLE;
  3989. /* reset the phy in order for settings to stick*/
  3990. if (phy_reset(dev, bmcr)) {
  3991. netdev_info(dev, "phy reset failed\n");
  3992. return -EINVAL;
  3993. }
  3994. } else {
  3995. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3996. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3997. }
  3998. if (netif_running(dev)) {
  3999. nv_start_rxtx(dev);
  4000. nv_enable_irq(dev);
  4001. }
  4002. ret = 0;
  4003. } else {
  4004. ret = -EINVAL;
  4005. }
  4006. return ret;
  4007. }
  4008. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4009. {
  4010. struct fe_priv *np = netdev_priv(dev);
  4011. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4012. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4013. ring->rx_pending = np->rx_ring_size;
  4014. ring->tx_pending = np->tx_ring_size;
  4015. }
  4016. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4017. {
  4018. struct fe_priv *np = netdev_priv(dev);
  4019. u8 __iomem *base = get_hwbase(dev);
  4020. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  4021. dma_addr_t ring_addr;
  4022. if (ring->rx_pending < RX_RING_MIN ||
  4023. ring->tx_pending < TX_RING_MIN ||
  4024. ring->rx_mini_pending != 0 ||
  4025. ring->rx_jumbo_pending != 0 ||
  4026. (np->desc_ver == DESC_VER_1 &&
  4027. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4028. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4029. (np->desc_ver != DESC_VER_1 &&
  4030. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4031. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4032. return -EINVAL;
  4033. }
  4034. /* allocate new rings */
  4035. if (!nv_optimized(np)) {
  4036. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4037. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4038. &ring_addr);
  4039. } else {
  4040. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4041. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4042. &ring_addr);
  4043. }
  4044. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4045. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4046. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4047. /* fall back to old rings */
  4048. if (!nv_optimized(np)) {
  4049. if (rxtx_ring)
  4050. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4051. rxtx_ring, ring_addr);
  4052. } else {
  4053. if (rxtx_ring)
  4054. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4055. rxtx_ring, ring_addr);
  4056. }
  4057. kfree(rx_skbuff);
  4058. kfree(tx_skbuff);
  4059. goto exit;
  4060. }
  4061. if (netif_running(dev)) {
  4062. nv_disable_irq(dev);
  4063. nv_napi_disable(dev);
  4064. netif_tx_lock_bh(dev);
  4065. netif_addr_lock(dev);
  4066. spin_lock(&np->lock);
  4067. /* stop engines */
  4068. nv_stop_rxtx(dev);
  4069. nv_txrx_reset(dev);
  4070. /* drain queues */
  4071. nv_drain_rxtx(dev);
  4072. /* delete queues */
  4073. free_rings(dev);
  4074. }
  4075. /* set new values */
  4076. np->rx_ring_size = ring->rx_pending;
  4077. np->tx_ring_size = ring->tx_pending;
  4078. if (!nv_optimized(np)) {
  4079. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4080. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4081. } else {
  4082. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4083. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4084. }
  4085. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4086. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4087. np->ring_addr = ring_addr;
  4088. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4089. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4090. if (netif_running(dev)) {
  4091. /* reinit driver view of the queues */
  4092. set_bufsize(dev);
  4093. if (nv_init_ring(dev)) {
  4094. if (!np->in_shutdown)
  4095. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4096. }
  4097. /* reinit nic view of the queues */
  4098. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4099. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4100. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4101. base + NvRegRingSizes);
  4102. pci_push(base);
  4103. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4104. pci_push(base);
  4105. /* restart engines */
  4106. nv_start_rxtx(dev);
  4107. spin_unlock(&np->lock);
  4108. netif_addr_unlock(dev);
  4109. netif_tx_unlock_bh(dev);
  4110. nv_napi_enable(dev);
  4111. nv_enable_irq(dev);
  4112. }
  4113. return 0;
  4114. exit:
  4115. return -ENOMEM;
  4116. }
  4117. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4118. {
  4119. struct fe_priv *np = netdev_priv(dev);
  4120. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4121. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4122. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4123. }
  4124. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4125. {
  4126. struct fe_priv *np = netdev_priv(dev);
  4127. int adv, bmcr;
  4128. if ((!np->autoneg && np->duplex == 0) ||
  4129. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4130. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4131. return -EINVAL;
  4132. }
  4133. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4134. netdev_info(dev, "hardware does not support tx pause frames\n");
  4135. return -EINVAL;
  4136. }
  4137. netif_carrier_off(dev);
  4138. if (netif_running(dev)) {
  4139. nv_disable_irq(dev);
  4140. netif_tx_lock_bh(dev);
  4141. netif_addr_lock(dev);
  4142. spin_lock(&np->lock);
  4143. /* stop engines */
  4144. nv_stop_rxtx(dev);
  4145. spin_unlock(&np->lock);
  4146. netif_addr_unlock(dev);
  4147. netif_tx_unlock_bh(dev);
  4148. }
  4149. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4150. if (pause->rx_pause)
  4151. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4152. if (pause->tx_pause)
  4153. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4154. if (np->autoneg && pause->autoneg) {
  4155. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4156. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4157. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4158. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4159. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4160. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4161. adv |= ADVERTISE_PAUSE_ASYM;
  4162. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4163. if (netif_running(dev))
  4164. netdev_info(dev, "link down\n");
  4165. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4166. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4167. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4168. } else {
  4169. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4170. if (pause->rx_pause)
  4171. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4172. if (pause->tx_pause)
  4173. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4174. if (!netif_running(dev))
  4175. nv_update_linkspeed(dev);
  4176. else
  4177. nv_update_pause(dev, np->pause_flags);
  4178. }
  4179. if (netif_running(dev)) {
  4180. nv_start_rxtx(dev);
  4181. nv_enable_irq(dev);
  4182. }
  4183. return 0;
  4184. }
  4185. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4186. {
  4187. struct fe_priv *np = netdev_priv(dev);
  4188. unsigned long flags;
  4189. u32 miicontrol;
  4190. int err, retval = 0;
  4191. spin_lock_irqsave(&np->lock, flags);
  4192. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4193. if (features & NETIF_F_LOOPBACK) {
  4194. if (miicontrol & BMCR_LOOPBACK) {
  4195. spin_unlock_irqrestore(&np->lock, flags);
  4196. netdev_info(dev, "Loopback already enabled\n");
  4197. return 0;
  4198. }
  4199. nv_disable_irq(dev);
  4200. /* Turn on loopback mode */
  4201. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4202. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4203. if (err) {
  4204. retval = PHY_ERROR;
  4205. spin_unlock_irqrestore(&np->lock, flags);
  4206. phy_init(dev);
  4207. } else {
  4208. if (netif_running(dev)) {
  4209. /* Force 1000 Mbps full-duplex */
  4210. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4211. 1);
  4212. /* Force link up */
  4213. netif_carrier_on(dev);
  4214. }
  4215. spin_unlock_irqrestore(&np->lock, flags);
  4216. netdev_info(dev,
  4217. "Internal PHY loopback mode enabled.\n");
  4218. }
  4219. } else {
  4220. if (!(miicontrol & BMCR_LOOPBACK)) {
  4221. spin_unlock_irqrestore(&np->lock, flags);
  4222. netdev_info(dev, "Loopback already disabled\n");
  4223. return 0;
  4224. }
  4225. nv_disable_irq(dev);
  4226. /* Turn off loopback */
  4227. spin_unlock_irqrestore(&np->lock, flags);
  4228. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4229. phy_init(dev);
  4230. }
  4231. msleep(500);
  4232. spin_lock_irqsave(&np->lock, flags);
  4233. nv_enable_irq(dev);
  4234. spin_unlock_irqrestore(&np->lock, flags);
  4235. return retval;
  4236. }
  4237. static netdev_features_t nv_fix_features(struct net_device *dev,
  4238. netdev_features_t features)
  4239. {
  4240. /* vlan is dependent on rx checksum offload */
  4241. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  4242. features |= NETIF_F_RXCSUM;
  4243. return features;
  4244. }
  4245. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4246. {
  4247. struct fe_priv *np = get_nvpriv(dev);
  4248. spin_lock_irq(&np->lock);
  4249. if (features & NETIF_F_HW_VLAN_RX)
  4250. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4251. else
  4252. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4253. if (features & NETIF_F_HW_VLAN_TX)
  4254. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4255. else
  4256. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4257. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4258. spin_unlock_irq(&np->lock);
  4259. }
  4260. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4261. {
  4262. struct fe_priv *np = netdev_priv(dev);
  4263. u8 __iomem *base = get_hwbase(dev);
  4264. netdev_features_t changed = dev->features ^ features;
  4265. int retval;
  4266. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4267. retval = nv_set_loopback(dev, features);
  4268. if (retval != 0)
  4269. return retval;
  4270. }
  4271. if (changed & NETIF_F_RXCSUM) {
  4272. spin_lock_irq(&np->lock);
  4273. if (features & NETIF_F_RXCSUM)
  4274. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4275. else
  4276. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4277. if (netif_running(dev))
  4278. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4279. spin_unlock_irq(&np->lock);
  4280. }
  4281. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4282. nv_vlan_mode(dev, features);
  4283. return 0;
  4284. }
  4285. static int nv_get_sset_count(struct net_device *dev, int sset)
  4286. {
  4287. struct fe_priv *np = netdev_priv(dev);
  4288. switch (sset) {
  4289. case ETH_SS_TEST:
  4290. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4291. return NV_TEST_COUNT_EXTENDED;
  4292. else
  4293. return NV_TEST_COUNT_BASE;
  4294. case ETH_SS_STATS:
  4295. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4296. return NV_DEV_STATISTICS_V3_COUNT;
  4297. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4298. return NV_DEV_STATISTICS_V2_COUNT;
  4299. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4300. return NV_DEV_STATISTICS_V1_COUNT;
  4301. else
  4302. return 0;
  4303. default:
  4304. return -EOPNOTSUPP;
  4305. }
  4306. }
  4307. static void nv_get_ethtool_stats(struct net_device *dev,
  4308. struct ethtool_stats *estats, u64 *buffer)
  4309. __acquires(&netdev_priv(dev)->hwstats_lock)
  4310. __releases(&netdev_priv(dev)->hwstats_lock)
  4311. {
  4312. struct fe_priv *np = netdev_priv(dev);
  4313. spin_lock_bh(&np->hwstats_lock);
  4314. nv_update_stats(dev);
  4315. memcpy(buffer, &np->estats,
  4316. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4317. spin_unlock_bh(&np->hwstats_lock);
  4318. }
  4319. static int nv_link_test(struct net_device *dev)
  4320. {
  4321. struct fe_priv *np = netdev_priv(dev);
  4322. int mii_status;
  4323. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4324. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4325. /* check phy link status */
  4326. if (!(mii_status & BMSR_LSTATUS))
  4327. return 0;
  4328. else
  4329. return 1;
  4330. }
  4331. static int nv_register_test(struct net_device *dev)
  4332. {
  4333. u8 __iomem *base = get_hwbase(dev);
  4334. int i = 0;
  4335. u32 orig_read, new_read;
  4336. do {
  4337. orig_read = readl(base + nv_registers_test[i].reg);
  4338. /* xor with mask to toggle bits */
  4339. orig_read ^= nv_registers_test[i].mask;
  4340. writel(orig_read, base + nv_registers_test[i].reg);
  4341. new_read = readl(base + nv_registers_test[i].reg);
  4342. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4343. return 0;
  4344. /* restore original value */
  4345. orig_read ^= nv_registers_test[i].mask;
  4346. writel(orig_read, base + nv_registers_test[i].reg);
  4347. } while (nv_registers_test[++i].reg != 0);
  4348. return 1;
  4349. }
  4350. static int nv_interrupt_test(struct net_device *dev)
  4351. {
  4352. struct fe_priv *np = netdev_priv(dev);
  4353. u8 __iomem *base = get_hwbase(dev);
  4354. int ret = 1;
  4355. int testcnt;
  4356. u32 save_msi_flags, save_poll_interval = 0;
  4357. if (netif_running(dev)) {
  4358. /* free current irq */
  4359. nv_free_irq(dev);
  4360. save_poll_interval = readl(base+NvRegPollingInterval);
  4361. }
  4362. /* flag to test interrupt handler */
  4363. np->intr_test = 0;
  4364. /* setup test irq */
  4365. save_msi_flags = np->msi_flags;
  4366. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4367. np->msi_flags |= 0x001; /* setup 1 vector */
  4368. if (nv_request_irq(dev, 1))
  4369. return 0;
  4370. /* setup timer interrupt */
  4371. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4372. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4373. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4374. /* wait for at least one interrupt */
  4375. msleep(100);
  4376. spin_lock_irq(&np->lock);
  4377. /* flag should be set within ISR */
  4378. testcnt = np->intr_test;
  4379. if (!testcnt)
  4380. ret = 2;
  4381. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4382. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4383. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4384. else
  4385. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4386. spin_unlock_irq(&np->lock);
  4387. nv_free_irq(dev);
  4388. np->msi_flags = save_msi_flags;
  4389. if (netif_running(dev)) {
  4390. writel(save_poll_interval, base + NvRegPollingInterval);
  4391. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4392. /* restore original irq */
  4393. if (nv_request_irq(dev, 0))
  4394. return 0;
  4395. }
  4396. return ret;
  4397. }
  4398. static int nv_loopback_test(struct net_device *dev)
  4399. {
  4400. struct fe_priv *np = netdev_priv(dev);
  4401. u8 __iomem *base = get_hwbase(dev);
  4402. struct sk_buff *tx_skb, *rx_skb;
  4403. dma_addr_t test_dma_addr;
  4404. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4405. u32 flags;
  4406. int len, i, pkt_len;
  4407. u8 *pkt_data;
  4408. u32 filter_flags = 0;
  4409. u32 misc1_flags = 0;
  4410. int ret = 1;
  4411. if (netif_running(dev)) {
  4412. nv_disable_irq(dev);
  4413. filter_flags = readl(base + NvRegPacketFilterFlags);
  4414. misc1_flags = readl(base + NvRegMisc1);
  4415. } else {
  4416. nv_txrx_reset(dev);
  4417. }
  4418. /* reinit driver view of the rx queue */
  4419. set_bufsize(dev);
  4420. nv_init_ring(dev);
  4421. /* setup hardware for loopback */
  4422. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4423. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4424. /* reinit nic view of the rx queue */
  4425. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4426. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4427. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4428. base + NvRegRingSizes);
  4429. pci_push(base);
  4430. /* restart rx engine */
  4431. nv_start_rxtx(dev);
  4432. /* setup packet for tx */
  4433. pkt_len = ETH_DATA_LEN;
  4434. tx_skb = netdev_alloc_skb(dev, pkt_len);
  4435. if (!tx_skb) {
  4436. netdev_err(dev, "netdev_alloc_skb() failed during loopback test\n");
  4437. ret = 0;
  4438. goto out;
  4439. }
  4440. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4441. skb_tailroom(tx_skb),
  4442. PCI_DMA_FROMDEVICE);
  4443. if (pci_dma_mapping_error(np->pci_dev,
  4444. test_dma_addr)) {
  4445. dev_kfree_skb_any(tx_skb);
  4446. goto out;
  4447. }
  4448. pkt_data = skb_put(tx_skb, pkt_len);
  4449. for (i = 0; i < pkt_len; i++)
  4450. pkt_data[i] = (u8)(i & 0xff);
  4451. if (!nv_optimized(np)) {
  4452. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4453. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4454. } else {
  4455. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4456. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4457. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4458. }
  4459. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4460. pci_push(get_hwbase(dev));
  4461. msleep(500);
  4462. /* check for rx of the packet */
  4463. if (!nv_optimized(np)) {
  4464. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4465. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4466. } else {
  4467. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4468. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4469. }
  4470. if (flags & NV_RX_AVAIL) {
  4471. ret = 0;
  4472. } else if (np->desc_ver == DESC_VER_1) {
  4473. if (flags & NV_RX_ERROR)
  4474. ret = 0;
  4475. } else {
  4476. if (flags & NV_RX2_ERROR)
  4477. ret = 0;
  4478. }
  4479. if (ret) {
  4480. if (len != pkt_len) {
  4481. ret = 0;
  4482. } else {
  4483. rx_skb = np->rx_skb[0].skb;
  4484. for (i = 0; i < pkt_len; i++) {
  4485. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4486. ret = 0;
  4487. break;
  4488. }
  4489. }
  4490. }
  4491. }
  4492. pci_unmap_single(np->pci_dev, test_dma_addr,
  4493. (skb_end_pointer(tx_skb) - tx_skb->data),
  4494. PCI_DMA_TODEVICE);
  4495. dev_kfree_skb_any(tx_skb);
  4496. out:
  4497. /* stop engines */
  4498. nv_stop_rxtx(dev);
  4499. nv_txrx_reset(dev);
  4500. /* drain rx queue */
  4501. nv_drain_rxtx(dev);
  4502. if (netif_running(dev)) {
  4503. writel(misc1_flags, base + NvRegMisc1);
  4504. writel(filter_flags, base + NvRegPacketFilterFlags);
  4505. nv_enable_irq(dev);
  4506. }
  4507. return ret;
  4508. }
  4509. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4510. {
  4511. struct fe_priv *np = netdev_priv(dev);
  4512. u8 __iomem *base = get_hwbase(dev);
  4513. int result;
  4514. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4515. if (!nv_link_test(dev)) {
  4516. test->flags |= ETH_TEST_FL_FAILED;
  4517. buffer[0] = 1;
  4518. }
  4519. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4520. if (netif_running(dev)) {
  4521. netif_stop_queue(dev);
  4522. nv_napi_disable(dev);
  4523. netif_tx_lock_bh(dev);
  4524. netif_addr_lock(dev);
  4525. spin_lock_irq(&np->lock);
  4526. nv_disable_hw_interrupts(dev, np->irqmask);
  4527. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4528. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4529. else
  4530. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4531. /* stop engines */
  4532. nv_stop_rxtx(dev);
  4533. nv_txrx_reset(dev);
  4534. /* drain rx queue */
  4535. nv_drain_rxtx(dev);
  4536. spin_unlock_irq(&np->lock);
  4537. netif_addr_unlock(dev);
  4538. netif_tx_unlock_bh(dev);
  4539. }
  4540. if (!nv_register_test(dev)) {
  4541. test->flags |= ETH_TEST_FL_FAILED;
  4542. buffer[1] = 1;
  4543. }
  4544. result = nv_interrupt_test(dev);
  4545. if (result != 1) {
  4546. test->flags |= ETH_TEST_FL_FAILED;
  4547. buffer[2] = 1;
  4548. }
  4549. if (result == 0) {
  4550. /* bail out */
  4551. return;
  4552. }
  4553. if (!nv_loopback_test(dev)) {
  4554. test->flags |= ETH_TEST_FL_FAILED;
  4555. buffer[3] = 1;
  4556. }
  4557. if (netif_running(dev)) {
  4558. /* reinit driver view of the rx queue */
  4559. set_bufsize(dev);
  4560. if (nv_init_ring(dev)) {
  4561. if (!np->in_shutdown)
  4562. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4563. }
  4564. /* reinit nic view of the rx queue */
  4565. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4566. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4567. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4568. base + NvRegRingSizes);
  4569. pci_push(base);
  4570. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4571. pci_push(base);
  4572. /* restart rx engine */
  4573. nv_start_rxtx(dev);
  4574. netif_start_queue(dev);
  4575. nv_napi_enable(dev);
  4576. nv_enable_hw_interrupts(dev, np->irqmask);
  4577. }
  4578. }
  4579. }
  4580. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4581. {
  4582. switch (stringset) {
  4583. case ETH_SS_STATS:
  4584. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4585. break;
  4586. case ETH_SS_TEST:
  4587. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4588. break;
  4589. }
  4590. }
  4591. static const struct ethtool_ops ops = {
  4592. .get_drvinfo = nv_get_drvinfo,
  4593. .get_link = ethtool_op_get_link,
  4594. .get_wol = nv_get_wol,
  4595. .set_wol = nv_set_wol,
  4596. .get_settings = nv_get_settings,
  4597. .set_settings = nv_set_settings,
  4598. .get_regs_len = nv_get_regs_len,
  4599. .get_regs = nv_get_regs,
  4600. .nway_reset = nv_nway_reset,
  4601. .get_ringparam = nv_get_ringparam,
  4602. .set_ringparam = nv_set_ringparam,
  4603. .get_pauseparam = nv_get_pauseparam,
  4604. .set_pauseparam = nv_set_pauseparam,
  4605. .get_strings = nv_get_strings,
  4606. .get_ethtool_stats = nv_get_ethtool_stats,
  4607. .get_sset_count = nv_get_sset_count,
  4608. .self_test = nv_self_test,
  4609. .get_ts_info = ethtool_op_get_ts_info,
  4610. };
  4611. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4612. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4613. {
  4614. struct fe_priv *np = netdev_priv(dev);
  4615. u8 __iomem *base = get_hwbase(dev);
  4616. int i;
  4617. u32 tx_ctrl, mgmt_sema;
  4618. for (i = 0; i < 10; i++) {
  4619. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4620. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4621. break;
  4622. msleep(500);
  4623. }
  4624. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4625. return 0;
  4626. for (i = 0; i < 2; i++) {
  4627. tx_ctrl = readl(base + NvRegTransmitterControl);
  4628. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4629. writel(tx_ctrl, base + NvRegTransmitterControl);
  4630. /* verify that semaphore was acquired */
  4631. tx_ctrl = readl(base + NvRegTransmitterControl);
  4632. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4633. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4634. np->mgmt_sema = 1;
  4635. return 1;
  4636. } else
  4637. udelay(50);
  4638. }
  4639. return 0;
  4640. }
  4641. static void nv_mgmt_release_sema(struct net_device *dev)
  4642. {
  4643. struct fe_priv *np = netdev_priv(dev);
  4644. u8 __iomem *base = get_hwbase(dev);
  4645. u32 tx_ctrl;
  4646. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4647. if (np->mgmt_sema) {
  4648. tx_ctrl = readl(base + NvRegTransmitterControl);
  4649. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4650. writel(tx_ctrl, base + NvRegTransmitterControl);
  4651. }
  4652. }
  4653. }
  4654. static int nv_mgmt_get_version(struct net_device *dev)
  4655. {
  4656. struct fe_priv *np = netdev_priv(dev);
  4657. u8 __iomem *base = get_hwbase(dev);
  4658. u32 data_ready = readl(base + NvRegTransmitterControl);
  4659. u32 data_ready2 = 0;
  4660. unsigned long start;
  4661. int ready = 0;
  4662. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4663. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4664. start = jiffies;
  4665. while (time_before(jiffies, start + 5*HZ)) {
  4666. data_ready2 = readl(base + NvRegTransmitterControl);
  4667. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4668. ready = 1;
  4669. break;
  4670. }
  4671. schedule_timeout_uninterruptible(1);
  4672. }
  4673. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4674. return 0;
  4675. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4676. return 1;
  4677. }
  4678. static int nv_open(struct net_device *dev)
  4679. {
  4680. struct fe_priv *np = netdev_priv(dev);
  4681. u8 __iomem *base = get_hwbase(dev);
  4682. int ret = 1;
  4683. int oom, i;
  4684. u32 low;
  4685. /* power up phy */
  4686. mii_rw(dev, np->phyaddr, MII_BMCR,
  4687. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4688. nv_txrx_gate(dev, false);
  4689. /* erase previous misconfiguration */
  4690. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4691. nv_mac_reset(dev);
  4692. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4693. writel(0, base + NvRegMulticastAddrB);
  4694. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4695. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4696. writel(0, base + NvRegPacketFilterFlags);
  4697. writel(0, base + NvRegTransmitterControl);
  4698. writel(0, base + NvRegReceiverControl);
  4699. writel(0, base + NvRegAdapterControl);
  4700. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4701. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4702. /* initialize descriptor rings */
  4703. set_bufsize(dev);
  4704. oom = nv_init_ring(dev);
  4705. writel(0, base + NvRegLinkSpeed);
  4706. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4707. nv_txrx_reset(dev);
  4708. writel(0, base + NvRegUnknownSetupReg6);
  4709. np->in_shutdown = 0;
  4710. /* give hw rings */
  4711. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4712. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4713. base + NvRegRingSizes);
  4714. writel(np->linkspeed, base + NvRegLinkSpeed);
  4715. if (np->desc_ver == DESC_VER_1)
  4716. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4717. else
  4718. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4719. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4720. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4721. pci_push(base);
  4722. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4723. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4724. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4725. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4726. netdev_info(dev,
  4727. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4728. writel(0, base + NvRegMIIMask);
  4729. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4730. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4731. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4732. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4733. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4734. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4735. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4736. get_random_bytes(&low, sizeof(low));
  4737. low &= NVREG_SLOTTIME_MASK;
  4738. if (np->desc_ver == DESC_VER_1) {
  4739. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4740. } else {
  4741. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4742. /* setup legacy backoff */
  4743. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4744. } else {
  4745. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4746. nv_gear_backoff_reseed(dev);
  4747. }
  4748. }
  4749. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4750. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4751. if (poll_interval == -1) {
  4752. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4753. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4754. else
  4755. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4756. } else
  4757. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4758. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4759. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4760. base + NvRegAdapterControl);
  4761. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4762. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4763. if (np->wolenabled)
  4764. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4765. i = readl(base + NvRegPowerState);
  4766. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4767. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4768. pci_push(base);
  4769. udelay(10);
  4770. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4771. nv_disable_hw_interrupts(dev, np->irqmask);
  4772. pci_push(base);
  4773. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4774. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4775. pci_push(base);
  4776. if (nv_request_irq(dev, 0))
  4777. goto out_drain;
  4778. /* ask for interrupts */
  4779. nv_enable_hw_interrupts(dev, np->irqmask);
  4780. spin_lock_irq(&np->lock);
  4781. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4782. writel(0, base + NvRegMulticastAddrB);
  4783. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4784. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4785. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4786. /* One manual link speed update: Interrupts are enabled, future link
  4787. * speed changes cause interrupts and are handled by nv_link_irq().
  4788. */
  4789. {
  4790. u32 miistat;
  4791. miistat = readl(base + NvRegMIIStatus);
  4792. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4793. }
  4794. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4795. * to init hw */
  4796. np->linkspeed = 0;
  4797. ret = nv_update_linkspeed(dev);
  4798. nv_start_rxtx(dev);
  4799. netif_start_queue(dev);
  4800. nv_napi_enable(dev);
  4801. if (ret) {
  4802. netif_carrier_on(dev);
  4803. } else {
  4804. netdev_info(dev, "no link during initialization\n");
  4805. netif_carrier_off(dev);
  4806. }
  4807. if (oom)
  4808. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4809. /* start statistics timer */
  4810. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4811. mod_timer(&np->stats_poll,
  4812. round_jiffies(jiffies + STATS_INTERVAL));
  4813. spin_unlock_irq(&np->lock);
  4814. /* If the loopback feature was set while the device was down, make sure
  4815. * that it's set correctly now.
  4816. */
  4817. if (dev->features & NETIF_F_LOOPBACK)
  4818. nv_set_loopback(dev, dev->features);
  4819. return 0;
  4820. out_drain:
  4821. nv_drain_rxtx(dev);
  4822. return ret;
  4823. }
  4824. static int nv_close(struct net_device *dev)
  4825. {
  4826. struct fe_priv *np = netdev_priv(dev);
  4827. u8 __iomem *base;
  4828. spin_lock_irq(&np->lock);
  4829. np->in_shutdown = 1;
  4830. spin_unlock_irq(&np->lock);
  4831. nv_napi_disable(dev);
  4832. synchronize_irq(np->pci_dev->irq);
  4833. del_timer_sync(&np->oom_kick);
  4834. del_timer_sync(&np->nic_poll);
  4835. del_timer_sync(&np->stats_poll);
  4836. netif_stop_queue(dev);
  4837. spin_lock_irq(&np->lock);
  4838. nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
  4839. nv_stop_rxtx(dev);
  4840. nv_txrx_reset(dev);
  4841. /* disable interrupts on the nic or we will lock up */
  4842. base = get_hwbase(dev);
  4843. nv_disable_hw_interrupts(dev, np->irqmask);
  4844. pci_push(base);
  4845. spin_unlock_irq(&np->lock);
  4846. nv_free_irq(dev);
  4847. nv_drain_rxtx(dev);
  4848. if (np->wolenabled || !phy_power_down) {
  4849. nv_txrx_gate(dev, false);
  4850. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4851. nv_start_rx(dev);
  4852. } else {
  4853. /* power down phy */
  4854. mii_rw(dev, np->phyaddr, MII_BMCR,
  4855. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4856. nv_txrx_gate(dev, true);
  4857. }
  4858. /* FIXME: power down nic */
  4859. return 0;
  4860. }
  4861. static const struct net_device_ops nv_netdev_ops = {
  4862. .ndo_open = nv_open,
  4863. .ndo_stop = nv_close,
  4864. .ndo_get_stats64 = nv_get_stats64,
  4865. .ndo_start_xmit = nv_start_xmit,
  4866. .ndo_tx_timeout = nv_tx_timeout,
  4867. .ndo_change_mtu = nv_change_mtu,
  4868. .ndo_fix_features = nv_fix_features,
  4869. .ndo_set_features = nv_set_features,
  4870. .ndo_validate_addr = eth_validate_addr,
  4871. .ndo_set_mac_address = nv_set_mac_address,
  4872. .ndo_set_rx_mode = nv_set_multicast,
  4873. #ifdef CONFIG_NET_POLL_CONTROLLER
  4874. .ndo_poll_controller = nv_poll_controller,
  4875. #endif
  4876. };
  4877. static const struct net_device_ops nv_netdev_ops_optimized = {
  4878. .ndo_open = nv_open,
  4879. .ndo_stop = nv_close,
  4880. .ndo_get_stats64 = nv_get_stats64,
  4881. .ndo_start_xmit = nv_start_xmit_optimized,
  4882. .ndo_tx_timeout = nv_tx_timeout,
  4883. .ndo_change_mtu = nv_change_mtu,
  4884. .ndo_fix_features = nv_fix_features,
  4885. .ndo_set_features = nv_set_features,
  4886. .ndo_validate_addr = eth_validate_addr,
  4887. .ndo_set_mac_address = nv_set_mac_address,
  4888. .ndo_set_rx_mode = nv_set_multicast,
  4889. #ifdef CONFIG_NET_POLL_CONTROLLER
  4890. .ndo_poll_controller = nv_poll_controller,
  4891. #endif
  4892. };
  4893. static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4894. {
  4895. struct net_device *dev;
  4896. struct fe_priv *np;
  4897. unsigned long addr;
  4898. u8 __iomem *base;
  4899. int err, i;
  4900. u32 powerstate, txreg;
  4901. u32 phystate_orig = 0, phystate;
  4902. int phyinitialized = 0;
  4903. static int printed_version;
  4904. if (!printed_version++)
  4905. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4906. FORCEDETH_VERSION);
  4907. dev = alloc_etherdev(sizeof(struct fe_priv));
  4908. err = -ENOMEM;
  4909. if (!dev)
  4910. goto out;
  4911. np = netdev_priv(dev);
  4912. np->dev = dev;
  4913. np->pci_dev = pci_dev;
  4914. spin_lock_init(&np->lock);
  4915. spin_lock_init(&np->hwstats_lock);
  4916. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4917. init_timer(&np->oom_kick);
  4918. np->oom_kick.data = (unsigned long) dev;
  4919. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4920. init_timer(&np->nic_poll);
  4921. np->nic_poll.data = (unsigned long) dev;
  4922. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4923. init_timer_deferrable(&np->stats_poll);
  4924. np->stats_poll.data = (unsigned long) dev;
  4925. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4926. err = pci_enable_device(pci_dev);
  4927. if (err)
  4928. goto out_free;
  4929. pci_set_master(pci_dev);
  4930. err = pci_request_regions(pci_dev, DRV_NAME);
  4931. if (err < 0)
  4932. goto out_disable;
  4933. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4934. np->register_size = NV_PCI_REGSZ_VER3;
  4935. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4936. np->register_size = NV_PCI_REGSZ_VER2;
  4937. else
  4938. np->register_size = NV_PCI_REGSZ_VER1;
  4939. err = -EINVAL;
  4940. addr = 0;
  4941. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4942. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4943. pci_resource_len(pci_dev, i) >= np->register_size) {
  4944. addr = pci_resource_start(pci_dev, i);
  4945. break;
  4946. }
  4947. }
  4948. if (i == DEVICE_COUNT_RESOURCE) {
  4949. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4950. goto out_relreg;
  4951. }
  4952. /* copy of driver data */
  4953. np->driver_data = id->driver_data;
  4954. /* copy of device id */
  4955. np->device_id = id->device;
  4956. /* handle different descriptor versions */
  4957. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4958. /* packet format 3: supports 40-bit addressing */
  4959. np->desc_ver = DESC_VER_3;
  4960. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4961. if (dma_64bit) {
  4962. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4963. dev_info(&pci_dev->dev,
  4964. "64-bit DMA failed, using 32-bit addressing\n");
  4965. else
  4966. dev->features |= NETIF_F_HIGHDMA;
  4967. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4968. dev_info(&pci_dev->dev,
  4969. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4970. }
  4971. }
  4972. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4973. /* packet format 2: supports jumbo frames */
  4974. np->desc_ver = DESC_VER_2;
  4975. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4976. } else {
  4977. /* original packet format */
  4978. np->desc_ver = DESC_VER_1;
  4979. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4980. }
  4981. np->pkt_limit = NV_PKTLIMIT_1;
  4982. if (id->driver_data & DEV_HAS_LARGEDESC)
  4983. np->pkt_limit = NV_PKTLIMIT_2;
  4984. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4985. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4986. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4987. NETIF_F_TSO | NETIF_F_RXCSUM;
  4988. }
  4989. np->vlanctl_bits = 0;
  4990. if (id->driver_data & DEV_HAS_VLAN) {
  4991. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4992. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4993. }
  4994. dev->features |= dev->hw_features;
  4995. /* Add loopback capability to the device. */
  4996. dev->hw_features |= NETIF_F_LOOPBACK;
  4997. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4998. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  4999. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  5000. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  5001. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  5002. }
  5003. err = -ENOMEM;
  5004. np->base = ioremap(addr, np->register_size);
  5005. if (!np->base)
  5006. goto out_relreg;
  5007. np->rx_ring_size = RX_RING_DEFAULT;
  5008. np->tx_ring_size = TX_RING_DEFAULT;
  5009. if (!nv_optimized(np)) {
  5010. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  5011. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  5012. &np->ring_addr);
  5013. if (!np->rx_ring.orig)
  5014. goto out_unmap;
  5015. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  5016. } else {
  5017. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  5018. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  5019. &np->ring_addr);
  5020. if (!np->rx_ring.ex)
  5021. goto out_unmap;
  5022. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  5023. }
  5024. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5025. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5026. if (!np->rx_skb || !np->tx_skb)
  5027. goto out_freering;
  5028. if (!nv_optimized(np))
  5029. dev->netdev_ops = &nv_netdev_ops;
  5030. else
  5031. dev->netdev_ops = &nv_netdev_ops_optimized;
  5032. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  5033. SET_ETHTOOL_OPS(dev, &ops);
  5034. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5035. pci_set_drvdata(pci_dev, dev);
  5036. /* read the mac address */
  5037. base = get_hwbase(dev);
  5038. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5039. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5040. /* check the workaround bit for correct mac address order */
  5041. txreg = readl(base + NvRegTransmitPoll);
  5042. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5043. /* mac address is already in correct order */
  5044. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5045. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5046. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5047. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5048. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5049. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5050. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5051. /* mac address is already in correct order */
  5052. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5053. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5054. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5055. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5056. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5057. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5058. /*
  5059. * Set orig mac address back to the reversed version.
  5060. * This flag will be cleared during low power transition.
  5061. * Therefore, we should always put back the reversed address.
  5062. */
  5063. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5064. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5065. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5066. } else {
  5067. /* need to reverse mac address to correct order */
  5068. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5069. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5070. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5071. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5072. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5073. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5074. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5075. dev_dbg(&pci_dev->dev,
  5076. "%s: set workaround bit for reversed mac addr\n",
  5077. __func__);
  5078. }
  5079. if (!is_valid_ether_addr(dev->dev_addr)) {
  5080. /*
  5081. * Bad mac address. At least one bios sets the mac address
  5082. * to 01:23:45:67:89:ab
  5083. */
  5084. dev_err(&pci_dev->dev,
  5085. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5086. dev->dev_addr);
  5087. eth_hw_addr_random(dev);
  5088. dev_err(&pci_dev->dev,
  5089. "Using random MAC address: %pM\n", dev->dev_addr);
  5090. }
  5091. /* set mac address */
  5092. nv_copy_mac_to_hw(dev);
  5093. /* disable WOL */
  5094. writel(0, base + NvRegWakeUpFlags);
  5095. np->wolenabled = 0;
  5096. device_set_wakeup_enable(&pci_dev->dev, false);
  5097. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5098. /* take phy and nic out of low power mode */
  5099. powerstate = readl(base + NvRegPowerState2);
  5100. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5101. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5102. pci_dev->revision >= 0xA3)
  5103. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5104. writel(powerstate, base + NvRegPowerState2);
  5105. }
  5106. if (np->desc_ver == DESC_VER_1)
  5107. np->tx_flags = NV_TX_VALID;
  5108. else
  5109. np->tx_flags = NV_TX2_VALID;
  5110. np->msi_flags = 0;
  5111. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5112. np->msi_flags |= NV_MSI_CAPABLE;
  5113. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5114. /* msix has had reported issues when modifying irqmask
  5115. as in the case of napi, therefore, disable for now
  5116. */
  5117. #if 0
  5118. np->msi_flags |= NV_MSI_X_CAPABLE;
  5119. #endif
  5120. }
  5121. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5122. np->irqmask = NVREG_IRQMASK_CPU;
  5123. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5124. np->msi_flags |= 0x0001;
  5125. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5126. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5127. /* start off in throughput mode */
  5128. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5129. /* remove support for msix mode */
  5130. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5131. } else {
  5132. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5133. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5134. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5135. np->msi_flags |= 0x0003;
  5136. }
  5137. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5138. np->irqmask |= NVREG_IRQ_TIMER;
  5139. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5140. np->need_linktimer = 1;
  5141. np->link_timeout = jiffies + LINK_TIMEOUT;
  5142. } else {
  5143. np->need_linktimer = 0;
  5144. }
  5145. /* Limit the number of tx's outstanding for hw bug */
  5146. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5147. np->tx_limit = 1;
  5148. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5149. pci_dev->revision >= 0xA2)
  5150. np->tx_limit = 0;
  5151. }
  5152. /* clear phy state and temporarily halt phy interrupts */
  5153. writel(0, base + NvRegMIIMask);
  5154. phystate = readl(base + NvRegAdapterControl);
  5155. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5156. phystate_orig = 1;
  5157. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5158. writel(phystate, base + NvRegAdapterControl);
  5159. }
  5160. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5161. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5162. /* management unit running on the mac? */
  5163. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5164. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5165. nv_mgmt_acquire_sema(dev) &&
  5166. nv_mgmt_get_version(dev)) {
  5167. np->mac_in_use = 1;
  5168. if (np->mgmt_version > 0)
  5169. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5170. /* management unit setup the phy already? */
  5171. if (np->mac_in_use &&
  5172. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5173. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5174. /* phy is inited by mgmt unit */
  5175. phyinitialized = 1;
  5176. } else {
  5177. /* we need to init the phy */
  5178. }
  5179. }
  5180. }
  5181. /* find a suitable phy */
  5182. for (i = 1; i <= 32; i++) {
  5183. int id1, id2;
  5184. int phyaddr = i & 0x1F;
  5185. spin_lock_irq(&np->lock);
  5186. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5187. spin_unlock_irq(&np->lock);
  5188. if (id1 < 0 || id1 == 0xffff)
  5189. continue;
  5190. spin_lock_irq(&np->lock);
  5191. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5192. spin_unlock_irq(&np->lock);
  5193. if (id2 < 0 || id2 == 0xffff)
  5194. continue;
  5195. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5196. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5197. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5198. np->phyaddr = phyaddr;
  5199. np->phy_oui = id1 | id2;
  5200. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5201. if (np->phy_oui == PHY_OUI_REALTEK2)
  5202. np->phy_oui = PHY_OUI_REALTEK;
  5203. /* Setup phy revision for Realtek */
  5204. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5205. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5206. break;
  5207. }
  5208. if (i == 33) {
  5209. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5210. goto out_error;
  5211. }
  5212. if (!phyinitialized) {
  5213. /* reset it */
  5214. phy_init(dev);
  5215. } else {
  5216. /* see if it is a gigabit phy */
  5217. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5218. if (mii_status & PHY_GIGABIT)
  5219. np->gigabit = PHY_GIGABIT;
  5220. }
  5221. /* set default link speed settings */
  5222. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5223. np->duplex = 0;
  5224. np->autoneg = 1;
  5225. err = register_netdev(dev);
  5226. if (err) {
  5227. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5228. goto out_error;
  5229. }
  5230. netif_carrier_off(dev);
  5231. /* Some NICs freeze when TX pause is enabled while NIC is
  5232. * down, and this stays across warm reboots. The sequence
  5233. * below should be enough to recover from that state.
  5234. */
  5235. nv_update_pause(dev, 0);
  5236. nv_start_tx(dev);
  5237. nv_stop_tx(dev);
  5238. if (id->driver_data & DEV_HAS_VLAN)
  5239. nv_vlan_mode(dev, dev->features);
  5240. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5241. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5242. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5243. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5244. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5245. "csum " : "",
  5246. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5247. "vlan " : "",
  5248. dev->features & (NETIF_F_LOOPBACK) ?
  5249. "loopback " : "",
  5250. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5251. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5252. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5253. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5254. np->need_linktimer ? "lnktim " : "",
  5255. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5256. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5257. np->desc_ver);
  5258. return 0;
  5259. out_error:
  5260. if (phystate_orig)
  5261. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5262. pci_set_drvdata(pci_dev, NULL);
  5263. out_freering:
  5264. free_rings(dev);
  5265. out_unmap:
  5266. iounmap(get_hwbase(dev));
  5267. out_relreg:
  5268. pci_release_regions(pci_dev);
  5269. out_disable:
  5270. pci_disable_device(pci_dev);
  5271. out_free:
  5272. free_netdev(dev);
  5273. out:
  5274. return err;
  5275. }
  5276. static void nv_restore_phy(struct net_device *dev)
  5277. {
  5278. struct fe_priv *np = netdev_priv(dev);
  5279. u16 phy_reserved, mii_control;
  5280. if (np->phy_oui == PHY_OUI_REALTEK &&
  5281. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5282. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5283. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5284. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5285. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5286. phy_reserved |= PHY_REALTEK_INIT8;
  5287. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5288. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5289. /* restart auto negotiation */
  5290. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5291. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5292. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5293. }
  5294. }
  5295. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5296. {
  5297. struct net_device *dev = pci_get_drvdata(pci_dev);
  5298. struct fe_priv *np = netdev_priv(dev);
  5299. u8 __iomem *base = get_hwbase(dev);
  5300. /* special op: write back the misordered MAC address - otherwise
  5301. * the next nv_probe would see a wrong address.
  5302. */
  5303. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5304. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5305. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5306. base + NvRegTransmitPoll);
  5307. }
  5308. static void nv_remove(struct pci_dev *pci_dev)
  5309. {
  5310. struct net_device *dev = pci_get_drvdata(pci_dev);
  5311. unregister_netdev(dev);
  5312. nv_restore_mac_addr(pci_dev);
  5313. /* restore any phy related changes */
  5314. nv_restore_phy(dev);
  5315. nv_mgmt_release_sema(dev);
  5316. /* free all structures */
  5317. free_rings(dev);
  5318. iounmap(get_hwbase(dev));
  5319. pci_release_regions(pci_dev);
  5320. pci_disable_device(pci_dev);
  5321. free_netdev(dev);
  5322. pci_set_drvdata(pci_dev, NULL);
  5323. }
  5324. #ifdef CONFIG_PM_SLEEP
  5325. static int nv_suspend(struct device *device)
  5326. {
  5327. struct pci_dev *pdev = to_pci_dev(device);
  5328. struct net_device *dev = pci_get_drvdata(pdev);
  5329. struct fe_priv *np = netdev_priv(dev);
  5330. u8 __iomem *base = get_hwbase(dev);
  5331. int i;
  5332. if (netif_running(dev)) {
  5333. /* Gross. */
  5334. nv_close(dev);
  5335. }
  5336. netif_device_detach(dev);
  5337. /* save non-pci configuration space */
  5338. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5339. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5340. return 0;
  5341. }
  5342. static int nv_resume(struct device *device)
  5343. {
  5344. struct pci_dev *pdev = to_pci_dev(device);
  5345. struct net_device *dev = pci_get_drvdata(pdev);
  5346. struct fe_priv *np = netdev_priv(dev);
  5347. u8 __iomem *base = get_hwbase(dev);
  5348. int i, rc = 0;
  5349. /* restore non-pci configuration space */
  5350. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5351. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5352. if (np->driver_data & DEV_NEED_MSI_FIX)
  5353. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5354. /* restore phy state, including autoneg */
  5355. phy_init(dev);
  5356. netif_device_attach(dev);
  5357. if (netif_running(dev)) {
  5358. rc = nv_open(dev);
  5359. nv_set_multicast(dev);
  5360. }
  5361. return rc;
  5362. }
  5363. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5364. #define NV_PM_OPS (&nv_pm_ops)
  5365. #else
  5366. #define NV_PM_OPS NULL
  5367. #endif /* CONFIG_PM_SLEEP */
  5368. #ifdef CONFIG_PM
  5369. static void nv_shutdown(struct pci_dev *pdev)
  5370. {
  5371. struct net_device *dev = pci_get_drvdata(pdev);
  5372. struct fe_priv *np = netdev_priv(dev);
  5373. if (netif_running(dev))
  5374. nv_close(dev);
  5375. /*
  5376. * Restore the MAC so a kernel started by kexec won't get confused.
  5377. * If we really go for poweroff, we must not restore the MAC,
  5378. * otherwise the MAC for WOL will be reversed at least on some boards.
  5379. */
  5380. if (system_state != SYSTEM_POWER_OFF)
  5381. nv_restore_mac_addr(pdev);
  5382. pci_disable_device(pdev);
  5383. /*
  5384. * Apparently it is not possible to reinitialise from D3 hot,
  5385. * only put the device into D3 if we really go for poweroff.
  5386. */
  5387. if (system_state == SYSTEM_POWER_OFF) {
  5388. pci_wake_from_d3(pdev, np->wolenabled);
  5389. pci_set_power_state(pdev, PCI_D3hot);
  5390. }
  5391. }
  5392. #else
  5393. #define nv_shutdown NULL
  5394. #endif /* CONFIG_PM */
  5395. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5396. { /* nForce Ethernet Controller */
  5397. PCI_DEVICE(0x10DE, 0x01C3),
  5398. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5399. },
  5400. { /* nForce2 Ethernet Controller */
  5401. PCI_DEVICE(0x10DE, 0x0066),
  5402. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5403. },
  5404. { /* nForce3 Ethernet Controller */
  5405. PCI_DEVICE(0x10DE, 0x00D6),
  5406. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5407. },
  5408. { /* nForce3 Ethernet Controller */
  5409. PCI_DEVICE(0x10DE, 0x0086),
  5410. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5411. },
  5412. { /* nForce3 Ethernet Controller */
  5413. PCI_DEVICE(0x10DE, 0x008C),
  5414. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5415. },
  5416. { /* nForce3 Ethernet Controller */
  5417. PCI_DEVICE(0x10DE, 0x00E6),
  5418. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5419. },
  5420. { /* nForce3 Ethernet Controller */
  5421. PCI_DEVICE(0x10DE, 0x00DF),
  5422. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5423. },
  5424. { /* CK804 Ethernet Controller */
  5425. PCI_DEVICE(0x10DE, 0x0056),
  5426. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5427. },
  5428. { /* CK804 Ethernet Controller */
  5429. PCI_DEVICE(0x10DE, 0x0057),
  5430. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5431. },
  5432. { /* MCP04 Ethernet Controller */
  5433. PCI_DEVICE(0x10DE, 0x0037),
  5434. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5435. },
  5436. { /* MCP04 Ethernet Controller */
  5437. PCI_DEVICE(0x10DE, 0x0038),
  5438. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5439. },
  5440. { /* MCP51 Ethernet Controller */
  5441. PCI_DEVICE(0x10DE, 0x0268),
  5442. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5443. },
  5444. { /* MCP51 Ethernet Controller */
  5445. PCI_DEVICE(0x10DE, 0x0269),
  5446. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5447. },
  5448. { /* MCP55 Ethernet Controller */
  5449. PCI_DEVICE(0x10DE, 0x0372),
  5450. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5451. },
  5452. { /* MCP55 Ethernet Controller */
  5453. PCI_DEVICE(0x10DE, 0x0373),
  5454. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5455. },
  5456. { /* MCP61 Ethernet Controller */
  5457. PCI_DEVICE(0x10DE, 0x03E5),
  5458. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5459. },
  5460. { /* MCP61 Ethernet Controller */
  5461. PCI_DEVICE(0x10DE, 0x03E6),
  5462. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5463. },
  5464. { /* MCP61 Ethernet Controller */
  5465. PCI_DEVICE(0x10DE, 0x03EE),
  5466. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5467. },
  5468. { /* MCP61 Ethernet Controller */
  5469. PCI_DEVICE(0x10DE, 0x03EF),
  5470. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5471. },
  5472. { /* MCP65 Ethernet Controller */
  5473. PCI_DEVICE(0x10DE, 0x0450),
  5474. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5475. },
  5476. { /* MCP65 Ethernet Controller */
  5477. PCI_DEVICE(0x10DE, 0x0451),
  5478. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5479. },
  5480. { /* MCP65 Ethernet Controller */
  5481. PCI_DEVICE(0x10DE, 0x0452),
  5482. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5483. },
  5484. { /* MCP65 Ethernet Controller */
  5485. PCI_DEVICE(0x10DE, 0x0453),
  5486. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5487. },
  5488. { /* MCP67 Ethernet Controller */
  5489. PCI_DEVICE(0x10DE, 0x054C),
  5490. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5491. },
  5492. { /* MCP67 Ethernet Controller */
  5493. PCI_DEVICE(0x10DE, 0x054D),
  5494. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5495. },
  5496. { /* MCP67 Ethernet Controller */
  5497. PCI_DEVICE(0x10DE, 0x054E),
  5498. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5499. },
  5500. { /* MCP67 Ethernet Controller */
  5501. PCI_DEVICE(0x10DE, 0x054F),
  5502. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5503. },
  5504. { /* MCP73 Ethernet Controller */
  5505. PCI_DEVICE(0x10DE, 0x07DC),
  5506. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5507. },
  5508. { /* MCP73 Ethernet Controller */
  5509. PCI_DEVICE(0x10DE, 0x07DD),
  5510. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5511. },
  5512. { /* MCP73 Ethernet Controller */
  5513. PCI_DEVICE(0x10DE, 0x07DE),
  5514. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5515. },
  5516. { /* MCP73 Ethernet Controller */
  5517. PCI_DEVICE(0x10DE, 0x07DF),
  5518. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5519. },
  5520. { /* MCP77 Ethernet Controller */
  5521. PCI_DEVICE(0x10DE, 0x0760),
  5522. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5523. },
  5524. { /* MCP77 Ethernet Controller */
  5525. PCI_DEVICE(0x10DE, 0x0761),
  5526. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5527. },
  5528. { /* MCP77 Ethernet Controller */
  5529. PCI_DEVICE(0x10DE, 0x0762),
  5530. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5531. },
  5532. { /* MCP77 Ethernet Controller */
  5533. PCI_DEVICE(0x10DE, 0x0763),
  5534. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5535. },
  5536. { /* MCP79 Ethernet Controller */
  5537. PCI_DEVICE(0x10DE, 0x0AB0),
  5538. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5539. },
  5540. { /* MCP79 Ethernet Controller */
  5541. PCI_DEVICE(0x10DE, 0x0AB1),
  5542. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5543. },
  5544. { /* MCP79 Ethernet Controller */
  5545. PCI_DEVICE(0x10DE, 0x0AB2),
  5546. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5547. },
  5548. { /* MCP79 Ethernet Controller */
  5549. PCI_DEVICE(0x10DE, 0x0AB3),
  5550. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5551. },
  5552. { /* MCP89 Ethernet Controller */
  5553. PCI_DEVICE(0x10DE, 0x0D7D),
  5554. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5555. },
  5556. {0,},
  5557. };
  5558. static struct pci_driver driver = {
  5559. .name = DRV_NAME,
  5560. .id_table = pci_tbl,
  5561. .probe = nv_probe,
  5562. .remove = nv_remove,
  5563. .shutdown = nv_shutdown,
  5564. .driver.pm = NV_PM_OPS,
  5565. };
  5566. static int __init init_nic(void)
  5567. {
  5568. return pci_register_driver(&driver);
  5569. }
  5570. static void __exit exit_nic(void)
  5571. {
  5572. pci_unregister_driver(&driver);
  5573. }
  5574. module_param(max_interrupt_work, int, 0);
  5575. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5576. module_param(optimization_mode, int, 0);
  5577. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5578. module_param(poll_interval, int, 0);
  5579. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5580. module_param(msi, int, 0);
  5581. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5582. module_param(msix, int, 0);
  5583. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5584. module_param(dma_64bit, int, 0);
  5585. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5586. module_param(phy_cross, int, 0);
  5587. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5588. module_param(phy_power_down, int, 0);
  5589. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5590. module_param(debug_tx_timeout, bool, 0);
  5591. MODULE_PARM_DESC(debug_tx_timeout,
  5592. "Dump tx related registers and ring when tx_timeout happens");
  5593. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5594. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5595. MODULE_LICENSE("GPL");
  5596. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5597. module_init(init_nic);
  5598. module_exit(exit_nic);