mr.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/export.h>
  37. #include <linux/slab.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mlx4/cmd.h>
  41. #include "mlx4.h"
  42. #include "icm.h"
  43. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  44. {
  45. int o;
  46. int m;
  47. u32 seg;
  48. spin_lock(&buddy->lock);
  49. for (o = order; o <= buddy->max_order; ++o)
  50. if (buddy->num_free[o]) {
  51. m = 1 << (buddy->max_order - o);
  52. seg = find_first_bit(buddy->bits[o], m);
  53. if (seg < m)
  54. goto found;
  55. }
  56. spin_unlock(&buddy->lock);
  57. return -1;
  58. found:
  59. clear_bit(seg, buddy->bits[o]);
  60. --buddy->num_free[o];
  61. while (o > order) {
  62. --o;
  63. seg <<= 1;
  64. set_bit(seg ^ 1, buddy->bits[o]);
  65. ++buddy->num_free[o];
  66. }
  67. spin_unlock(&buddy->lock);
  68. seg <<= order;
  69. return seg;
  70. }
  71. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  72. {
  73. seg >>= order;
  74. spin_lock(&buddy->lock);
  75. while (test_bit(seg ^ 1, buddy->bits[order])) {
  76. clear_bit(seg ^ 1, buddy->bits[order]);
  77. --buddy->num_free[order];
  78. seg >>= 1;
  79. ++order;
  80. }
  81. set_bit(seg, buddy->bits[order]);
  82. ++buddy->num_free[order];
  83. spin_unlock(&buddy->lock);
  84. }
  85. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  86. {
  87. int i, s;
  88. buddy->max_order = max_order;
  89. spin_lock_init(&buddy->lock);
  90. buddy->bits = kcalloc(buddy->max_order + 1, sizeof (long *),
  91. GFP_KERNEL);
  92. buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
  93. GFP_KERNEL);
  94. if (!buddy->bits || !buddy->num_free)
  95. goto err_out;
  96. for (i = 0; i <= buddy->max_order; ++i) {
  97. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  98. buddy->bits[i] = kcalloc(s, sizeof (long), GFP_KERNEL | __GFP_NOWARN);
  99. if (!buddy->bits[i]) {
  100. buddy->bits[i] = vzalloc(s * sizeof(long));
  101. if (!buddy->bits[i])
  102. goto err_out_free;
  103. }
  104. }
  105. set_bit(0, buddy->bits[buddy->max_order]);
  106. buddy->num_free[buddy->max_order] = 1;
  107. return 0;
  108. err_out_free:
  109. for (i = 0; i <= buddy->max_order; ++i)
  110. if (buddy->bits[i] && is_vmalloc_addr(buddy->bits[i]))
  111. vfree(buddy->bits[i]);
  112. else
  113. kfree(buddy->bits[i]);
  114. err_out:
  115. kfree(buddy->bits);
  116. kfree(buddy->num_free);
  117. return -ENOMEM;
  118. }
  119. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  120. {
  121. int i;
  122. for (i = 0; i <= buddy->max_order; ++i)
  123. if (is_vmalloc_addr(buddy->bits[i]))
  124. vfree(buddy->bits[i]);
  125. else
  126. kfree(buddy->bits[i]);
  127. kfree(buddy->bits);
  128. kfree(buddy->num_free);
  129. }
  130. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  131. {
  132. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  133. u32 seg;
  134. int seg_order;
  135. u32 offset;
  136. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  137. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
  138. if (seg == -1)
  139. return -1;
  140. offset = seg * (1 << log_mtts_per_seg);
  141. if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
  142. offset + (1 << order) - 1)) {
  143. mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
  144. return -1;
  145. }
  146. return offset;
  147. }
  148. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  149. {
  150. u64 in_param = 0;
  151. u64 out_param;
  152. int err;
  153. if (mlx4_is_mfunc(dev)) {
  154. set_param_l(&in_param, order);
  155. err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
  156. RES_OP_RESERVE_AND_MAP,
  157. MLX4_CMD_ALLOC_RES,
  158. MLX4_CMD_TIME_CLASS_A,
  159. MLX4_CMD_WRAPPED);
  160. if (err)
  161. return -1;
  162. return get_param_l(&out_param);
  163. }
  164. return __mlx4_alloc_mtt_range(dev, order);
  165. }
  166. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  167. struct mlx4_mtt *mtt)
  168. {
  169. int i;
  170. if (!npages) {
  171. mtt->order = -1;
  172. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  173. return 0;
  174. } else
  175. mtt->page_shift = page_shift;
  176. for (mtt->order = 0, i = 1; i < npages; i <<= 1)
  177. ++mtt->order;
  178. mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
  179. if (mtt->offset == -1)
  180. return -ENOMEM;
  181. return 0;
  182. }
  183. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  184. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  185. {
  186. u32 first_seg;
  187. int seg_order;
  188. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  189. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  190. first_seg = offset / (1 << log_mtts_per_seg);
  191. mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
  192. mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
  193. offset + (1 << order) - 1);
  194. }
  195. static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  196. {
  197. u64 in_param = 0;
  198. int err;
  199. if (mlx4_is_mfunc(dev)) {
  200. set_param_l(&in_param, offset);
  201. set_param_h(&in_param, order);
  202. err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
  203. MLX4_CMD_FREE_RES,
  204. MLX4_CMD_TIME_CLASS_A,
  205. MLX4_CMD_WRAPPED);
  206. if (err)
  207. mlx4_warn(dev, "Failed to free mtt range at:"
  208. "%d order:%d\n", offset, order);
  209. return;
  210. }
  211. __mlx4_free_mtt_range(dev, offset, order);
  212. }
  213. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  214. {
  215. if (mtt->order < 0)
  216. return;
  217. mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
  218. }
  219. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  220. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  221. {
  222. return (u64) mtt->offset * dev->caps.mtt_entry_sz;
  223. }
  224. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  225. static u32 hw_index_to_key(u32 ind)
  226. {
  227. return (ind >> 24) | (ind << 8);
  228. }
  229. static u32 key_to_hw_index(u32 key)
  230. {
  231. return (key << 24) | (key >> 8);
  232. }
  233. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  234. int mpt_index)
  235. {
  236. return mlx4_cmd(dev, mailbox->dma, mpt_index,
  237. 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
  238. MLX4_CMD_WRAPPED);
  239. }
  240. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  241. int mpt_index)
  242. {
  243. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  244. !mailbox, MLX4_CMD_HW2SW_MPT,
  245. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
  246. }
  247. static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
  248. u64 iova, u64 size, u32 access, int npages,
  249. int page_shift, struct mlx4_mr *mr)
  250. {
  251. mr->iova = iova;
  252. mr->size = size;
  253. mr->pd = pd;
  254. mr->access = access;
  255. mr->enabled = MLX4_MPT_DISABLED;
  256. mr->key = hw_index_to_key(mridx);
  257. return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  258. }
  259. static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
  260. struct mlx4_cmd_mailbox *mailbox,
  261. int num_entries)
  262. {
  263. return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
  264. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  265. }
  266. int __mlx4_mpt_reserve(struct mlx4_dev *dev)
  267. {
  268. struct mlx4_priv *priv = mlx4_priv(dev);
  269. return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  270. }
  271. static int mlx4_mpt_reserve(struct mlx4_dev *dev)
  272. {
  273. u64 out_param;
  274. if (mlx4_is_mfunc(dev)) {
  275. if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
  276. MLX4_CMD_ALLOC_RES,
  277. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  278. return -1;
  279. return get_param_l(&out_param);
  280. }
  281. return __mlx4_mpt_reserve(dev);
  282. }
  283. void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  284. {
  285. struct mlx4_priv *priv = mlx4_priv(dev);
  286. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  287. }
  288. static void mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  289. {
  290. u64 in_param = 0;
  291. if (mlx4_is_mfunc(dev)) {
  292. set_param_l(&in_param, index);
  293. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
  294. MLX4_CMD_FREE_RES,
  295. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  296. mlx4_warn(dev, "Failed to release mr index:%d\n",
  297. index);
  298. return;
  299. }
  300. __mlx4_mpt_release(dev, index);
  301. }
  302. int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index)
  303. {
  304. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  305. return mlx4_table_get(dev, &mr_table->dmpt_table, index);
  306. }
  307. static int mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index)
  308. {
  309. u64 param = 0;
  310. if (mlx4_is_mfunc(dev)) {
  311. set_param_l(&param, index);
  312. return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
  313. MLX4_CMD_ALLOC_RES,
  314. MLX4_CMD_TIME_CLASS_A,
  315. MLX4_CMD_WRAPPED);
  316. }
  317. return __mlx4_mpt_alloc_icm(dev, index);
  318. }
  319. void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  320. {
  321. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  322. mlx4_table_put(dev, &mr_table->dmpt_table, index);
  323. }
  324. static void mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  325. {
  326. u64 in_param = 0;
  327. if (mlx4_is_mfunc(dev)) {
  328. set_param_l(&in_param, index);
  329. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
  330. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  331. MLX4_CMD_WRAPPED))
  332. mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
  333. index);
  334. return;
  335. }
  336. return __mlx4_mpt_free_icm(dev, index);
  337. }
  338. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  339. int npages, int page_shift, struct mlx4_mr *mr)
  340. {
  341. u32 index;
  342. int err;
  343. index = mlx4_mpt_reserve(dev);
  344. if (index == -1)
  345. return -ENOMEM;
  346. err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
  347. access, npages, page_shift, mr);
  348. if (err)
  349. mlx4_mpt_release(dev, index);
  350. return err;
  351. }
  352. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  353. static int mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
  354. {
  355. int err;
  356. if (mr->enabled == MLX4_MPT_EN_HW) {
  357. err = mlx4_HW2SW_MPT(dev, NULL,
  358. key_to_hw_index(mr->key) &
  359. (dev->caps.num_mpts - 1));
  360. if (err) {
  361. mlx4_warn(dev, "HW2SW_MPT failed (%d),", err);
  362. mlx4_warn(dev, "MR has MWs bound to it.\n");
  363. return err;
  364. }
  365. mr->enabled = MLX4_MPT_EN_SW;
  366. }
  367. mlx4_mtt_cleanup(dev, &mr->mtt);
  368. return 0;
  369. }
  370. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  371. {
  372. int ret;
  373. ret = mlx4_mr_free_reserved(dev, mr);
  374. if (ret)
  375. return ret;
  376. if (mr->enabled)
  377. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  378. mlx4_mpt_release(dev, key_to_hw_index(mr->key));
  379. return 0;
  380. }
  381. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  382. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  383. {
  384. struct mlx4_cmd_mailbox *mailbox;
  385. struct mlx4_mpt_entry *mpt_entry;
  386. int err;
  387. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mr->key));
  388. if (err)
  389. return err;
  390. mailbox = mlx4_alloc_cmd_mailbox(dev);
  391. if (IS_ERR(mailbox)) {
  392. err = PTR_ERR(mailbox);
  393. goto err_table;
  394. }
  395. mpt_entry = mailbox->buf;
  396. memset(mpt_entry, 0, sizeof *mpt_entry);
  397. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  398. MLX4_MPT_FLAG_REGION |
  399. mr->access);
  400. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  401. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  402. mpt_entry->start = cpu_to_be64(mr->iova);
  403. mpt_entry->length = cpu_to_be64(mr->size);
  404. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  405. if (mr->mtt.order < 0) {
  406. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  407. mpt_entry->mtt_addr = 0;
  408. } else {
  409. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  410. &mr->mtt));
  411. }
  412. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  413. /* fast register MR in free state */
  414. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  415. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  416. MLX4_MPT_PD_FLAG_RAE);
  417. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  418. } else {
  419. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  420. }
  421. err = mlx4_SW2HW_MPT(dev, mailbox,
  422. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  423. if (err) {
  424. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  425. goto err_cmd;
  426. }
  427. mr->enabled = MLX4_MPT_EN_HW;
  428. mlx4_free_cmd_mailbox(dev, mailbox);
  429. return 0;
  430. err_cmd:
  431. mlx4_free_cmd_mailbox(dev, mailbox);
  432. err_table:
  433. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  434. return err;
  435. }
  436. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  437. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  438. int start_index, int npages, u64 *page_list)
  439. {
  440. struct mlx4_priv *priv = mlx4_priv(dev);
  441. __be64 *mtts;
  442. dma_addr_t dma_handle;
  443. int i;
  444. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
  445. start_index, &dma_handle);
  446. if (!mtts)
  447. return -ENOMEM;
  448. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  449. npages * sizeof (u64), DMA_TO_DEVICE);
  450. for (i = 0; i < npages; ++i)
  451. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  452. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  453. npages * sizeof (u64), DMA_TO_DEVICE);
  454. return 0;
  455. }
  456. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  457. int start_index, int npages, u64 *page_list)
  458. {
  459. int err = 0;
  460. int chunk;
  461. int mtts_per_page;
  462. int max_mtts_first_page;
  463. /* compute how may mtts fit in the first page */
  464. mtts_per_page = PAGE_SIZE / sizeof(u64);
  465. max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
  466. % mtts_per_page;
  467. chunk = min_t(int, max_mtts_first_page, npages);
  468. while (npages > 0) {
  469. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  470. if (err)
  471. return err;
  472. npages -= chunk;
  473. start_index += chunk;
  474. page_list += chunk;
  475. chunk = min_t(int, mtts_per_page, npages);
  476. }
  477. return err;
  478. }
  479. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  480. int start_index, int npages, u64 *page_list)
  481. {
  482. struct mlx4_cmd_mailbox *mailbox = NULL;
  483. __be64 *inbox = NULL;
  484. int chunk;
  485. int err = 0;
  486. int i;
  487. if (mtt->order < 0)
  488. return -EINVAL;
  489. if (mlx4_is_mfunc(dev)) {
  490. mailbox = mlx4_alloc_cmd_mailbox(dev);
  491. if (IS_ERR(mailbox))
  492. return PTR_ERR(mailbox);
  493. inbox = mailbox->buf;
  494. while (npages > 0) {
  495. chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
  496. npages);
  497. inbox[0] = cpu_to_be64(mtt->offset + start_index);
  498. inbox[1] = 0;
  499. for (i = 0; i < chunk; ++i)
  500. inbox[i + 2] = cpu_to_be64(page_list[i] |
  501. MLX4_MTT_FLAG_PRESENT);
  502. err = mlx4_WRITE_MTT(dev, mailbox, chunk);
  503. if (err) {
  504. mlx4_free_cmd_mailbox(dev, mailbox);
  505. return err;
  506. }
  507. npages -= chunk;
  508. start_index += chunk;
  509. page_list += chunk;
  510. }
  511. mlx4_free_cmd_mailbox(dev, mailbox);
  512. return err;
  513. }
  514. return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
  515. }
  516. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  517. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  518. struct mlx4_buf *buf)
  519. {
  520. u64 *page_list;
  521. int err;
  522. int i;
  523. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  524. if (!page_list)
  525. return -ENOMEM;
  526. for (i = 0; i < buf->npages; ++i)
  527. if (buf->nbufs == 1)
  528. page_list[i] = buf->direct.map + (i << buf->page_shift);
  529. else
  530. page_list[i] = buf->page_list[i].map;
  531. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  532. kfree(page_list);
  533. return err;
  534. }
  535. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  536. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  537. struct mlx4_mw *mw)
  538. {
  539. u32 index;
  540. if ((type == MLX4_MW_TYPE_1 &&
  541. !(dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW)) ||
  542. (type == MLX4_MW_TYPE_2 &&
  543. !(dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)))
  544. return -ENOTSUPP;
  545. index = mlx4_mpt_reserve(dev);
  546. if (index == -1)
  547. return -ENOMEM;
  548. mw->key = hw_index_to_key(index);
  549. mw->pd = pd;
  550. mw->type = type;
  551. mw->enabled = MLX4_MPT_DISABLED;
  552. return 0;
  553. }
  554. EXPORT_SYMBOL_GPL(mlx4_mw_alloc);
  555. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw)
  556. {
  557. struct mlx4_cmd_mailbox *mailbox;
  558. struct mlx4_mpt_entry *mpt_entry;
  559. int err;
  560. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mw->key));
  561. if (err)
  562. return err;
  563. mailbox = mlx4_alloc_cmd_mailbox(dev);
  564. if (IS_ERR(mailbox)) {
  565. err = PTR_ERR(mailbox);
  566. goto err_table;
  567. }
  568. mpt_entry = mailbox->buf;
  569. memset(mpt_entry, 0, sizeof(*mpt_entry));
  570. /* Note that the MLX4_MPT_FLAG_REGION bit in mpt_entry->flags is turned
  571. * off, thus creating a memory window and not a memory region.
  572. */
  573. mpt_entry->key = cpu_to_be32(key_to_hw_index(mw->key));
  574. mpt_entry->pd_flags = cpu_to_be32(mw->pd);
  575. if (mw->type == MLX4_MW_TYPE_2) {
  576. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  577. mpt_entry->qpn = cpu_to_be32(MLX4_MPT_QP_FLAG_BOUND_QP);
  578. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_EN_INV);
  579. }
  580. err = mlx4_SW2HW_MPT(dev, mailbox,
  581. key_to_hw_index(mw->key) &
  582. (dev->caps.num_mpts - 1));
  583. if (err) {
  584. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  585. goto err_cmd;
  586. }
  587. mw->enabled = MLX4_MPT_EN_HW;
  588. mlx4_free_cmd_mailbox(dev, mailbox);
  589. return 0;
  590. err_cmd:
  591. mlx4_free_cmd_mailbox(dev, mailbox);
  592. err_table:
  593. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  594. return err;
  595. }
  596. EXPORT_SYMBOL_GPL(mlx4_mw_enable);
  597. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw)
  598. {
  599. int err;
  600. if (mw->enabled == MLX4_MPT_EN_HW) {
  601. err = mlx4_HW2SW_MPT(dev, NULL,
  602. key_to_hw_index(mw->key) &
  603. (dev->caps.num_mpts - 1));
  604. if (err)
  605. mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
  606. mw->enabled = MLX4_MPT_EN_SW;
  607. }
  608. if (mw->enabled)
  609. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  610. mlx4_mpt_release(dev, key_to_hw_index(mw->key));
  611. }
  612. EXPORT_SYMBOL_GPL(mlx4_mw_free);
  613. int mlx4_init_mr_table(struct mlx4_dev *dev)
  614. {
  615. struct mlx4_priv *priv = mlx4_priv(dev);
  616. struct mlx4_mr_table *mr_table = &priv->mr_table;
  617. int err;
  618. if (!is_power_of_2(dev->caps.num_mpts))
  619. return -EINVAL;
  620. /* Nothing to do for slaves - all MR handling is forwarded
  621. * to the master */
  622. if (mlx4_is_slave(dev))
  623. return 0;
  624. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  625. ~0, dev->caps.reserved_mrws, 0);
  626. if (err)
  627. return err;
  628. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  629. ilog2((u32)dev->caps.num_mtts /
  630. (1 << log_mtts_per_seg)));
  631. if (err)
  632. goto err_buddy;
  633. if (dev->caps.reserved_mtts) {
  634. priv->reserved_mtts =
  635. mlx4_alloc_mtt_range(dev,
  636. fls(dev->caps.reserved_mtts - 1));
  637. if (priv->reserved_mtts < 0) {
  638. mlx4_warn(dev, "MTT table of order %u is too small.\n",
  639. mr_table->mtt_buddy.max_order);
  640. err = -ENOMEM;
  641. goto err_reserve_mtts;
  642. }
  643. }
  644. return 0;
  645. err_reserve_mtts:
  646. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  647. err_buddy:
  648. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  649. return err;
  650. }
  651. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  652. {
  653. struct mlx4_priv *priv = mlx4_priv(dev);
  654. struct mlx4_mr_table *mr_table = &priv->mr_table;
  655. if (mlx4_is_slave(dev))
  656. return;
  657. if (priv->reserved_mtts >= 0)
  658. mlx4_free_mtt_range(dev, priv->reserved_mtts,
  659. fls(dev->caps.reserved_mtts - 1));
  660. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  661. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  662. }
  663. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  664. int npages, u64 iova)
  665. {
  666. int i, page_mask;
  667. if (npages > fmr->max_pages)
  668. return -EINVAL;
  669. page_mask = (1 << fmr->page_shift) - 1;
  670. /* We are getting page lists, so va must be page aligned. */
  671. if (iova & page_mask)
  672. return -EINVAL;
  673. /* Trust the user not to pass misaligned data in page_list */
  674. if (0)
  675. for (i = 0; i < npages; ++i) {
  676. if (page_list[i] & ~page_mask)
  677. return -EINVAL;
  678. }
  679. if (fmr->maps >= fmr->max_maps)
  680. return -EINVAL;
  681. return 0;
  682. }
  683. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  684. int npages, u64 iova, u32 *lkey, u32 *rkey)
  685. {
  686. u32 key;
  687. int i, err;
  688. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  689. if (err)
  690. return err;
  691. ++fmr->maps;
  692. key = key_to_hw_index(fmr->mr.key);
  693. key += dev->caps.num_mpts;
  694. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  695. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  696. /* Make sure MPT status is visible before writing MTT entries */
  697. wmb();
  698. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  699. npages * sizeof(u64), DMA_TO_DEVICE);
  700. for (i = 0; i < npages; ++i)
  701. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  702. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  703. npages * sizeof(u64), DMA_TO_DEVICE);
  704. fmr->mpt->key = cpu_to_be32(key);
  705. fmr->mpt->lkey = cpu_to_be32(key);
  706. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  707. fmr->mpt->start = cpu_to_be64(iova);
  708. /* Make MTT entries are visible before setting MPT status */
  709. wmb();
  710. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  711. /* Make sure MPT status is visible before consumer can use FMR */
  712. wmb();
  713. return 0;
  714. }
  715. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  716. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  717. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  718. {
  719. struct mlx4_priv *priv = mlx4_priv(dev);
  720. int err = -ENOMEM;
  721. if (max_maps > dev->caps.max_fmr_maps)
  722. return -EINVAL;
  723. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  724. return -EINVAL;
  725. /* All MTTs must fit in the same page */
  726. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  727. return -EINVAL;
  728. fmr->page_shift = page_shift;
  729. fmr->max_pages = max_pages;
  730. fmr->max_maps = max_maps;
  731. fmr->maps = 0;
  732. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  733. page_shift, &fmr->mr);
  734. if (err)
  735. return err;
  736. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  737. fmr->mr.mtt.offset,
  738. &fmr->dma_handle);
  739. if (!fmr->mtts) {
  740. err = -ENOMEM;
  741. goto err_free;
  742. }
  743. return 0;
  744. err_free:
  745. (void) mlx4_mr_free(dev, &fmr->mr);
  746. return err;
  747. }
  748. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  749. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  750. {
  751. struct mlx4_priv *priv = mlx4_priv(dev);
  752. int err;
  753. err = mlx4_mr_enable(dev, &fmr->mr);
  754. if (err)
  755. return err;
  756. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  757. key_to_hw_index(fmr->mr.key), NULL);
  758. if (!fmr->mpt)
  759. return -ENOMEM;
  760. return 0;
  761. }
  762. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  763. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  764. u32 *lkey, u32 *rkey)
  765. {
  766. struct mlx4_cmd_mailbox *mailbox;
  767. int err;
  768. if (!fmr->maps)
  769. return;
  770. fmr->maps = 0;
  771. mailbox = mlx4_alloc_cmd_mailbox(dev);
  772. if (IS_ERR(mailbox)) {
  773. err = PTR_ERR(mailbox);
  774. printk(KERN_WARNING "mlx4_ib: mlx4_alloc_cmd_mailbox"
  775. " failed (%d)\n", err);
  776. return;
  777. }
  778. err = mlx4_HW2SW_MPT(dev, NULL,
  779. key_to_hw_index(fmr->mr.key) &
  780. (dev->caps.num_mpts - 1));
  781. mlx4_free_cmd_mailbox(dev, mailbox);
  782. if (err) {
  783. printk(KERN_WARNING "mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n",
  784. err);
  785. return;
  786. }
  787. fmr->mr.enabled = MLX4_MPT_EN_SW;
  788. }
  789. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  790. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  791. {
  792. int ret;
  793. if (fmr->maps)
  794. return -EBUSY;
  795. ret = mlx4_mr_free(dev, &fmr->mr);
  796. if (ret)
  797. return ret;
  798. fmr->mr.enabled = MLX4_MPT_DISABLED;
  799. return 0;
  800. }
  801. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  802. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  803. {
  804. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000,
  805. MLX4_CMD_NATIVE);
  806. }
  807. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);