mlx4_en.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #ifndef _MLX4_EN_H_
  34. #define _MLX4_EN_H_
  35. #include <linux/bitops.h>
  36. #include <linux/compiler.h>
  37. #include <linux/list.h>
  38. #include <linux/mutex.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/if_vlan.h>
  41. #ifdef CONFIG_MLX4_EN_DCB
  42. #include <linux/dcbnl.h>
  43. #endif
  44. #include <linux/cpu_rmap.h>
  45. #include <linux/mlx4/device.h>
  46. #include <linux/mlx4/qp.h>
  47. #include <linux/mlx4/cq.h>
  48. #include <linux/mlx4/srq.h>
  49. #include <linux/mlx4/doorbell.h>
  50. #include <linux/mlx4/cmd.h>
  51. #include "en_port.h"
  52. #define DRV_NAME "mlx4_en"
  53. #define DRV_VERSION "2.0"
  54. #define DRV_RELDATE "Dec 2011"
  55. #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
  56. /*
  57. * Device constants
  58. */
  59. #define MLX4_EN_PAGE_SHIFT 12
  60. #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
  61. #define DEF_RX_RINGS 16
  62. #define MAX_RX_RINGS 128
  63. #define MIN_RX_RINGS 4
  64. #define TXBB_SIZE 64
  65. #define HEADROOM (2048 / TXBB_SIZE + 1)
  66. #define STAMP_STRIDE 64
  67. #define STAMP_DWORDS (STAMP_STRIDE / 4)
  68. #define STAMP_SHIFT 31
  69. #define STAMP_VAL 0x7fffffff
  70. #define STATS_DELAY (HZ / 4)
  71. #define MAX_NUM_OF_FS_RULES 256
  72. #define MLX4_EN_FILTER_HASH_SHIFT 4
  73. #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
  74. /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
  75. #define MAX_DESC_SIZE 512
  76. #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
  77. /*
  78. * OS related constants and tunables
  79. */
  80. #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
  81. /* Use the maximum between 16384 and a single page */
  82. #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
  83. #define MLX4_EN_ALLOC_ORDER get_order(MLX4_EN_ALLOC_SIZE)
  84. /* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
  85. * and 4K allocations) */
  86. enum {
  87. FRAG_SZ0 = 512 - NET_IP_ALIGN,
  88. FRAG_SZ1 = 1024,
  89. FRAG_SZ2 = 4096,
  90. FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
  91. };
  92. #define MLX4_EN_MAX_RX_FRAGS 4
  93. /* Maximum ring sizes */
  94. #define MLX4_EN_MAX_TX_SIZE 8192
  95. #define MLX4_EN_MAX_RX_SIZE 8192
  96. /* Minimum ring size for our page-allocation scheme to work */
  97. #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
  98. #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
  99. #define MLX4_EN_SMALL_PKT_SIZE 64
  100. #define MLX4_EN_MAX_TX_RING_P_UP 32
  101. #define MLX4_EN_NUM_UP 8
  102. #define MLX4_EN_DEF_TX_RING_SIZE 512
  103. #define MLX4_EN_DEF_RX_RING_SIZE 1024
  104. #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
  105. MLX4_EN_NUM_UP)
  106. /* Target number of packets to coalesce with interrupt moderation */
  107. #define MLX4_EN_RX_COAL_TARGET 44
  108. #define MLX4_EN_RX_COAL_TIME 0x10
  109. #define MLX4_EN_TX_COAL_PKTS 16
  110. #define MLX4_EN_TX_COAL_TIME 0x10
  111. #define MLX4_EN_RX_RATE_LOW 400000
  112. #define MLX4_EN_RX_COAL_TIME_LOW 0
  113. #define MLX4_EN_RX_RATE_HIGH 450000
  114. #define MLX4_EN_RX_COAL_TIME_HIGH 128
  115. #define MLX4_EN_RX_SIZE_THRESH 1024
  116. #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
  117. #define MLX4_EN_SAMPLE_INTERVAL 0
  118. #define MLX4_EN_AVG_PKT_SMALL 256
  119. #define MLX4_EN_AUTO_CONF 0xffff
  120. #define MLX4_EN_DEF_RX_PAUSE 1
  121. #define MLX4_EN_DEF_TX_PAUSE 1
  122. /* Interval between successive polls in the Tx routine when polling is used
  123. instead of interrupts (in per-core Tx rings) - should be power of 2 */
  124. #define MLX4_EN_TX_POLL_MODER 16
  125. #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
  126. #define ETH_LLC_SNAP_SIZE 8
  127. #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
  128. #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
  129. #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
  130. #define MLX4_EN_MIN_MTU 46
  131. #define ETH_BCAST 0xffffffffffffULL
  132. #define MLX4_EN_LOOPBACK_RETRIES 5
  133. #define MLX4_EN_LOOPBACK_TIMEOUT 100
  134. #ifdef MLX4_EN_PERF_STAT
  135. /* Number of samples to 'average' */
  136. #define AVG_SIZE 128
  137. #define AVG_FACTOR 1024
  138. #define NUM_PERF_STATS NUM_PERF_COUNTERS
  139. #define INC_PERF_COUNTER(cnt) (++(cnt))
  140. #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
  141. #define AVG_PERF_COUNTER(cnt, sample) \
  142. ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
  143. #define GET_PERF_COUNTER(cnt) (cnt)
  144. #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
  145. #else
  146. #define NUM_PERF_STATS 0
  147. #define INC_PERF_COUNTER(cnt) do {} while (0)
  148. #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
  149. #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
  150. #define GET_PERF_COUNTER(cnt) (0)
  151. #define GET_AVG_PERF_COUNTER(cnt) (0)
  152. #endif /* MLX4_EN_PERF_STAT */
  153. /*
  154. * Configurables
  155. */
  156. enum cq_type {
  157. RX = 0,
  158. TX = 1,
  159. };
  160. /*
  161. * Useful macros
  162. */
  163. #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
  164. #define XNOR(x, y) (!(x) == !(y))
  165. struct mlx4_en_tx_info {
  166. struct sk_buff *skb;
  167. u32 nr_txbb;
  168. u32 nr_bytes;
  169. u8 linear;
  170. u8 data_offset;
  171. u8 inl;
  172. };
  173. #define MLX4_EN_BIT_DESC_OWN 0x80000000
  174. #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
  175. #define MLX4_EN_MEMTYPE_PAD 0x100
  176. #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
  177. struct mlx4_en_tx_desc {
  178. struct mlx4_wqe_ctrl_seg ctrl;
  179. union {
  180. struct mlx4_wqe_data_seg data; /* at least one data segment */
  181. struct mlx4_wqe_lso_seg lso;
  182. struct mlx4_wqe_inline_seg inl;
  183. };
  184. };
  185. #define MLX4_EN_USE_SRQ 0x01000000
  186. #define MLX4_EN_CX3_LOW_ID 0x1000
  187. #define MLX4_EN_CX3_HIGH_ID 0x1005
  188. struct mlx4_en_rx_alloc {
  189. struct page *page;
  190. dma_addr_t dma;
  191. u16 offset;
  192. };
  193. struct mlx4_en_tx_ring {
  194. struct mlx4_hwq_resources wqres;
  195. u32 size ; /* number of TXBBs */
  196. u32 size_mask;
  197. u16 stride;
  198. u16 cqn; /* index of port CQ associated with this ring */
  199. u32 prod;
  200. u32 cons;
  201. u32 buf_size;
  202. u32 doorbell_qpn;
  203. void *buf;
  204. u16 poll_cnt;
  205. struct mlx4_en_tx_info *tx_info;
  206. u8 *bounce_buf;
  207. u32 last_nr_txbb;
  208. struct mlx4_qp qp;
  209. struct mlx4_qp_context context;
  210. int qpn;
  211. enum mlx4_qp_state qp_state;
  212. struct mlx4_srq dummy;
  213. unsigned long bytes;
  214. unsigned long packets;
  215. unsigned long tx_csum;
  216. struct mlx4_bf bf;
  217. bool bf_enabled;
  218. struct netdev_queue *tx_queue;
  219. };
  220. struct mlx4_en_rx_desc {
  221. /* actual number of entries depends on rx ring stride */
  222. struct mlx4_wqe_data_seg data[0];
  223. };
  224. struct mlx4_en_rx_ring {
  225. struct mlx4_hwq_resources wqres;
  226. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  227. u32 size ; /* number of Rx descs*/
  228. u32 actual_size;
  229. u32 size_mask;
  230. u16 stride;
  231. u16 log_stride;
  232. u16 cqn; /* index of port CQ associated with this ring */
  233. u32 prod;
  234. u32 cons;
  235. u32 buf_size;
  236. u8 fcs_del;
  237. void *buf;
  238. void *rx_info;
  239. unsigned long bytes;
  240. unsigned long packets;
  241. unsigned long csum_ok;
  242. unsigned long csum_none;
  243. };
  244. struct mlx4_en_cq {
  245. struct mlx4_cq mcq;
  246. struct mlx4_hwq_resources wqres;
  247. int ring;
  248. spinlock_t lock;
  249. struct net_device *dev;
  250. struct napi_struct napi;
  251. int size;
  252. int buf_size;
  253. unsigned vector;
  254. enum cq_type is_tx;
  255. u16 moder_time;
  256. u16 moder_cnt;
  257. struct mlx4_cqe *buf;
  258. #define MLX4_EN_OPCODE_ERROR 0x1e
  259. };
  260. struct mlx4_en_port_profile {
  261. u32 flags;
  262. u32 tx_ring_num;
  263. u32 rx_ring_num;
  264. u32 tx_ring_size;
  265. u32 rx_ring_size;
  266. u8 rx_pause;
  267. u8 rx_ppp;
  268. u8 tx_pause;
  269. u8 tx_ppp;
  270. int rss_rings;
  271. };
  272. struct mlx4_en_profile {
  273. int rss_xor;
  274. int udp_rss;
  275. u8 rss_mask;
  276. u32 active_ports;
  277. u32 small_pkt_int;
  278. u8 no_reset;
  279. u8 num_tx_rings_p_up;
  280. struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
  281. };
  282. struct mlx4_en_dev {
  283. struct mlx4_dev *dev;
  284. struct pci_dev *pdev;
  285. struct mutex state_lock;
  286. struct net_device *pndev[MLX4_MAX_PORTS + 1];
  287. u32 port_cnt;
  288. bool device_up;
  289. struct mlx4_en_profile profile;
  290. u32 LSO_support;
  291. struct workqueue_struct *workqueue;
  292. struct device *dma_device;
  293. void __iomem *uar_map;
  294. struct mlx4_uar priv_uar;
  295. struct mlx4_mr mr;
  296. u32 priv_pdn;
  297. spinlock_t uar_lock;
  298. u8 mac_removed[MLX4_MAX_PORTS + 1];
  299. };
  300. struct mlx4_en_rss_map {
  301. int base_qpn;
  302. struct mlx4_qp qps[MAX_RX_RINGS];
  303. enum mlx4_qp_state state[MAX_RX_RINGS];
  304. struct mlx4_qp indir_qp;
  305. enum mlx4_qp_state indir_state;
  306. };
  307. struct mlx4_en_port_state {
  308. int link_state;
  309. int link_speed;
  310. int transciver;
  311. };
  312. struct mlx4_en_pkt_stats {
  313. unsigned long broadcast;
  314. unsigned long rx_prio[8];
  315. unsigned long tx_prio[8];
  316. #define NUM_PKT_STATS 17
  317. };
  318. struct mlx4_en_port_stats {
  319. unsigned long tso_packets;
  320. unsigned long queue_stopped;
  321. unsigned long wake_queue;
  322. unsigned long tx_timeout;
  323. unsigned long rx_alloc_failed;
  324. unsigned long rx_chksum_good;
  325. unsigned long rx_chksum_none;
  326. unsigned long tx_chksum_offload;
  327. #define NUM_PORT_STATS 8
  328. };
  329. struct mlx4_en_perf_stats {
  330. u32 tx_poll;
  331. u64 tx_pktsz_avg;
  332. u32 inflight_avg;
  333. u16 tx_coal_avg;
  334. u16 rx_coal_avg;
  335. u32 napi_quota;
  336. #define NUM_PERF_COUNTERS 6
  337. };
  338. enum mlx4_en_mclist_act {
  339. MCLIST_NONE,
  340. MCLIST_REM,
  341. MCLIST_ADD,
  342. };
  343. struct mlx4_en_mc_list {
  344. struct list_head list;
  345. enum mlx4_en_mclist_act action;
  346. u8 addr[ETH_ALEN];
  347. u64 reg_id;
  348. };
  349. struct mlx4_en_frag_info {
  350. u16 frag_size;
  351. u16 frag_prefix_size;
  352. u16 frag_stride;
  353. u16 frag_align;
  354. u16 last_offset;
  355. };
  356. #ifdef CONFIG_MLX4_EN_DCB
  357. /* Minimal TC BW - setting to 0 will block traffic */
  358. #define MLX4_EN_BW_MIN 1
  359. #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
  360. #define MLX4_EN_TC_ETS 7
  361. #endif
  362. struct ethtool_flow_id {
  363. struct list_head list;
  364. struct ethtool_rx_flow_spec flow_spec;
  365. u64 id;
  366. };
  367. enum {
  368. MLX4_EN_FLAG_PROMISC = (1 << 0),
  369. MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
  370. /* whether we need to enable hardware loopback by putting dmac
  371. * in Tx WQE
  372. */
  373. MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
  374. /* whether we need to drop packets that hardware loopback-ed */
  375. MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
  376. MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
  377. };
  378. #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
  379. #define MLX4_EN_MAC_HASH_IDX 5
  380. struct mlx4_en_priv {
  381. struct mlx4_en_dev *mdev;
  382. struct mlx4_en_port_profile *prof;
  383. struct net_device *dev;
  384. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  385. struct net_device_stats stats;
  386. struct net_device_stats ret_stats;
  387. struct mlx4_en_port_state port_state;
  388. spinlock_t stats_lock;
  389. struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
  390. /* To allow rules removal while port is going down */
  391. struct list_head ethtool_list;
  392. unsigned long last_moder_packets[MAX_RX_RINGS];
  393. unsigned long last_moder_tx_packets;
  394. unsigned long last_moder_bytes[MAX_RX_RINGS];
  395. unsigned long last_moder_jiffies;
  396. int last_moder_time[MAX_RX_RINGS];
  397. u16 rx_usecs;
  398. u16 rx_frames;
  399. u16 tx_usecs;
  400. u16 tx_frames;
  401. u32 pkt_rate_low;
  402. u16 rx_usecs_low;
  403. u32 pkt_rate_high;
  404. u16 rx_usecs_high;
  405. u16 sample_interval;
  406. u16 adaptive_rx_coal;
  407. u32 msg_enable;
  408. u32 loopback_ok;
  409. u32 validate_loopback;
  410. struct mlx4_hwq_resources res;
  411. int link_state;
  412. int last_link_state;
  413. bool port_up;
  414. int port;
  415. int registered;
  416. int allocated;
  417. int stride;
  418. unsigned char prev_mac[ETH_ALEN + 2];
  419. int mac_index;
  420. unsigned max_mtu;
  421. int base_qpn;
  422. int cqe_factor;
  423. struct mlx4_en_rss_map rss_map;
  424. __be32 ctrl_flags;
  425. u32 flags;
  426. u8 num_tx_rings_p_up;
  427. u32 tx_ring_num;
  428. u32 rx_ring_num;
  429. u32 rx_skb_size;
  430. struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
  431. u16 num_frags;
  432. u16 log_rx_info;
  433. struct mlx4_en_tx_ring *tx_ring;
  434. struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
  435. struct mlx4_en_cq *tx_cq;
  436. struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
  437. struct mlx4_qp drop_qp;
  438. struct work_struct rx_mode_task;
  439. struct work_struct watchdog_task;
  440. struct work_struct linkstate_task;
  441. struct delayed_work stats_task;
  442. struct mlx4_en_perf_stats pstats;
  443. struct mlx4_en_pkt_stats pkstats;
  444. struct mlx4_en_port_stats port_stats;
  445. u64 stats_bitmap;
  446. struct list_head mc_list;
  447. struct list_head curr_list;
  448. u64 broadcast_id;
  449. struct mlx4_en_stat_out_mbox hw_stats;
  450. int vids[128];
  451. bool wol;
  452. struct device *ddev;
  453. int base_tx_qpn;
  454. struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
  455. #ifdef CONFIG_MLX4_EN_DCB
  456. struct ieee_ets ets;
  457. u16 maxrate[IEEE_8021QAZ_MAX_TCS];
  458. #endif
  459. #ifdef CONFIG_RFS_ACCEL
  460. spinlock_t filters_lock;
  461. int last_filter_id;
  462. struct list_head filters;
  463. struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
  464. #endif
  465. };
  466. enum mlx4_en_wol {
  467. MLX4_EN_WOL_MAGIC = (1ULL << 61),
  468. MLX4_EN_WOL_ENABLED = (1ULL << 62),
  469. };
  470. struct mlx4_mac_entry {
  471. struct hlist_node hlist;
  472. unsigned char mac[ETH_ALEN + 2];
  473. u64 reg_id;
  474. struct rcu_head rcu;
  475. };
  476. #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
  477. void mlx4_en_update_loopback_state(struct net_device *dev,
  478. netdev_features_t features);
  479. void mlx4_en_destroy_netdev(struct net_device *dev);
  480. int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
  481. struct mlx4_en_port_profile *prof);
  482. int mlx4_en_start_port(struct net_device *dev);
  483. void mlx4_en_stop_port(struct net_device *dev, int detach);
  484. void mlx4_en_free_resources(struct mlx4_en_priv *priv);
  485. int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
  486. int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  487. int entries, int ring, enum cq_type mode);
  488. void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  489. int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  490. int cq_idx);
  491. void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  492. int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  493. int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  494. void mlx4_en_tx_irq(struct mlx4_cq *mcq);
  495. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
  496. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
  497. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
  498. int qpn, u32 size, u16 stride);
  499. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
  500. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  501. struct mlx4_en_tx_ring *ring,
  502. int cq, int user_prio);
  503. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  504. struct mlx4_en_tx_ring *ring);
  505. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  506. struct mlx4_en_rx_ring *ring,
  507. u32 size, u16 stride);
  508. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  509. struct mlx4_en_rx_ring *ring,
  510. u32 size, u16 stride);
  511. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
  512. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  513. struct mlx4_en_rx_ring *ring);
  514. int mlx4_en_process_rx_cq(struct net_device *dev,
  515. struct mlx4_en_cq *cq,
  516. int budget);
  517. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
  518. void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
  519. int is_tx, int rss, int qpn, int cqn, int user_prio,
  520. struct mlx4_qp_context *context);
  521. void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
  522. int mlx4_en_map_buffer(struct mlx4_buf *buf);
  523. void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
  524. void mlx4_en_calc_rx_buf(struct net_device *dev);
  525. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
  526. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
  527. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
  528. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
  529. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
  530. void mlx4_en_rx_irq(struct mlx4_cq *mcq);
  531. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  532. int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
  533. int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
  534. int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
  535. #ifdef CONFIG_MLX4_EN_DCB
  536. extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
  537. #endif
  538. int mlx4_en_setup_tc(struct net_device *dev, u8 up);
  539. #ifdef CONFIG_RFS_ACCEL
  540. void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv,
  541. struct mlx4_en_rx_ring *rx_ring);
  542. #endif
  543. #define MLX4_EN_NUM_SELF_TEST 5
  544. void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
  545. u64 mlx4_en_mac_to_u64(u8 *addr);
  546. /*
  547. * Globals
  548. */
  549. extern const struct ethtool_ops mlx4_en_ethtool_ops;
  550. /*
  551. * printk / logging functions
  552. */
  553. __printf(3, 4)
  554. int en_print(const char *level, const struct mlx4_en_priv *priv,
  555. const char *format, ...);
  556. #define en_dbg(mlevel, priv, format, arg...) \
  557. do { \
  558. if (NETIF_MSG_##mlevel & priv->msg_enable) \
  559. en_print(KERN_DEBUG, priv, format, ##arg); \
  560. } while (0)
  561. #define en_warn(priv, format, arg...) \
  562. en_print(KERN_WARNING, priv, format, ##arg)
  563. #define en_err(priv, format, arg...) \
  564. en_print(KERN_ERR, priv, format, ##arg)
  565. #define en_info(priv, format, arg...) \
  566. en_print(KERN_INFO, priv, format, ## arg)
  567. #define mlx4_err(mdev, format, arg...) \
  568. pr_err("%s %s: " format, DRV_NAME, \
  569. dev_name(&mdev->pdev->dev), ##arg)
  570. #define mlx4_info(mdev, format, arg...) \
  571. pr_info("%s %s: " format, DRV_NAME, \
  572. dev_name(&mdev->pdev->dev), ##arg)
  573. #define mlx4_warn(mdev, format, arg...) \
  574. pr_warning("%s %s: " format, DRV_NAME, \
  575. dev_name(&mdev->pdev->dev), ##arg)
  576. #endif