eq.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor)
  94. {
  95. /* (entry & (eq->nent - 1)) gives us a cyclic array */
  96. unsigned long offset = (entry & (eq->nent - 1)) * (MLX4_EQ_ENTRY_SIZE << eqe_factor);
  97. /* CX3 is capable of extending the EQE from 32 to 64 bytes.
  98. * When this feature is enabled, the first (in the lower addresses)
  99. * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
  100. * contain the legacy EQE information.
  101. */
  102. return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
  103. }
  104. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor)
  105. {
  106. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor);
  107. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  108. }
  109. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  110. {
  111. struct mlx4_eqe *eqe =
  112. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  113. return (!!(eqe->owner & 0x80) ^
  114. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  115. eqe : NULL;
  116. }
  117. void mlx4_gen_slave_eqe(struct work_struct *work)
  118. {
  119. struct mlx4_mfunc_master_ctx *master =
  120. container_of(work, struct mlx4_mfunc_master_ctx,
  121. slave_event_work);
  122. struct mlx4_mfunc *mfunc =
  123. container_of(master, struct mlx4_mfunc, master);
  124. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  125. struct mlx4_dev *dev = &priv->dev;
  126. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  127. struct mlx4_eqe *eqe;
  128. u8 slave;
  129. int i;
  130. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  131. eqe = next_slave_event_eqe(slave_eq)) {
  132. slave = eqe->slave_id;
  133. /* All active slaves need to receive the event */
  134. if (slave == ALL_SLAVES) {
  135. for (i = 0; i < dev->num_slaves; i++) {
  136. if (i != dev->caps.function &&
  137. master->slave_state[i].active)
  138. if (mlx4_GEN_EQE(dev, i, eqe))
  139. mlx4_warn(dev, "Failed to "
  140. " generate event "
  141. "for slave %d\n", i);
  142. }
  143. } else {
  144. if (mlx4_GEN_EQE(dev, slave, eqe))
  145. mlx4_warn(dev, "Failed to generate event "
  146. "for slave %d\n", slave);
  147. }
  148. ++slave_eq->cons;
  149. }
  150. }
  151. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  152. {
  153. struct mlx4_priv *priv = mlx4_priv(dev);
  154. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  155. struct mlx4_eqe *s_eqe;
  156. unsigned long flags;
  157. spin_lock_irqsave(&slave_eq->event_lock, flags);
  158. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  159. if ((!!(s_eqe->owner & 0x80)) ^
  160. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  161. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  162. "No free EQE on slave events queue\n", slave);
  163. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  164. return;
  165. }
  166. memcpy(s_eqe, eqe, dev->caps.eqe_size - 1);
  167. s_eqe->slave_id = slave;
  168. /* ensure all information is written before setting the ownersip bit */
  169. wmb();
  170. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  171. ++slave_eq->prod;
  172. queue_work(priv->mfunc.master.comm_wq,
  173. &priv->mfunc.master.slave_event_work);
  174. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  175. }
  176. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  177. struct mlx4_eqe *eqe)
  178. {
  179. struct mlx4_priv *priv = mlx4_priv(dev);
  180. struct mlx4_slave_state *s_slave =
  181. &priv->mfunc.master.slave_state[slave];
  182. if (!s_slave->active) {
  183. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  184. return;
  185. }
  186. slave_event(dev, slave, eqe);
  187. }
  188. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  189. {
  190. struct mlx4_eqe eqe;
  191. struct mlx4_priv *priv = mlx4_priv(dev);
  192. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  193. if (!s_slave->active)
  194. return 0;
  195. memset(&eqe, 0, sizeof eqe);
  196. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  197. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  198. eqe.event.port_mgmt_change.port = port;
  199. return mlx4_GEN_EQE(dev, slave, &eqe);
  200. }
  201. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  202. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  203. {
  204. struct mlx4_eqe eqe;
  205. /*don't send if we don't have the that slave */
  206. if (dev->num_vfs < slave)
  207. return 0;
  208. memset(&eqe, 0, sizeof eqe);
  209. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  210. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  211. eqe.event.port_mgmt_change.port = port;
  212. return mlx4_GEN_EQE(dev, slave, &eqe);
  213. }
  214. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  215. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  216. u8 port_subtype_change)
  217. {
  218. struct mlx4_eqe eqe;
  219. /*don't send if we don't have the that slave */
  220. if (dev->num_vfs < slave)
  221. return 0;
  222. memset(&eqe, 0, sizeof eqe);
  223. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  224. eqe.subtype = port_subtype_change;
  225. eqe.event.port_change.port = cpu_to_be32(port << 28);
  226. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  227. port_subtype_change, slave, port);
  228. return mlx4_GEN_EQE(dev, slave, &eqe);
  229. }
  230. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  231. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  232. {
  233. struct mlx4_priv *priv = mlx4_priv(dev);
  234. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  235. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  236. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  237. __func__, slave, port);
  238. return SLAVE_PORT_DOWN;
  239. }
  240. return s_state[slave].port_state[port];
  241. }
  242. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  243. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  244. enum slave_port_state state)
  245. {
  246. struct mlx4_priv *priv = mlx4_priv(dev);
  247. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  248. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  249. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  250. __func__, slave, port);
  251. return -1;
  252. }
  253. s_state[slave].port_state[port] = state;
  254. return 0;
  255. }
  256. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  257. {
  258. int i;
  259. enum slave_port_gen_event gen_event;
  260. for (i = 0; i < dev->num_slaves; i++)
  261. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  262. }
  263. /**************************************************************************
  264. The function get as input the new event to that port,
  265. and according to the prev state change the slave's port state.
  266. The events are:
  267. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  268. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  269. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  270. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  271. ***************************************************************************/
  272. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  273. u8 port, int event,
  274. enum slave_port_gen_event *gen_event)
  275. {
  276. struct mlx4_priv *priv = mlx4_priv(dev);
  277. struct mlx4_slave_state *ctx = NULL;
  278. unsigned long flags;
  279. int ret = -1;
  280. enum slave_port_state cur_state =
  281. mlx4_get_slave_port_state(dev, slave, port);
  282. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  283. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  284. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  285. __func__, slave, port);
  286. return ret;
  287. }
  288. ctx = &priv->mfunc.master.slave_state[slave];
  289. spin_lock_irqsave(&ctx->lock, flags);
  290. switch (cur_state) {
  291. case SLAVE_PORT_DOWN:
  292. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  293. mlx4_set_slave_port_state(dev, slave, port,
  294. SLAVE_PENDING_UP);
  295. break;
  296. case SLAVE_PENDING_UP:
  297. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  298. mlx4_set_slave_port_state(dev, slave, port,
  299. SLAVE_PORT_DOWN);
  300. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  301. mlx4_set_slave_port_state(dev, slave, port,
  302. SLAVE_PORT_UP);
  303. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  304. }
  305. break;
  306. case SLAVE_PORT_UP:
  307. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  308. mlx4_set_slave_port_state(dev, slave, port,
  309. SLAVE_PORT_DOWN);
  310. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  311. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  312. event) {
  313. mlx4_set_slave_port_state(dev, slave, port,
  314. SLAVE_PENDING_UP);
  315. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  316. }
  317. break;
  318. default:
  319. pr_err("%s: BUG!!! UNKNOWN state: "
  320. "slave:%d, port:%d\n", __func__, slave, port);
  321. goto out;
  322. }
  323. ret = mlx4_get_slave_port_state(dev, slave, port);
  324. out:
  325. spin_unlock_irqrestore(&ctx->lock, flags);
  326. return ret;
  327. }
  328. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  329. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  330. {
  331. struct mlx4_eqe eqe;
  332. memset(&eqe, 0, sizeof eqe);
  333. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  334. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  335. eqe.event.port_mgmt_change.port = port;
  336. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  337. cpu_to_be32((u32) attr);
  338. slave_event(dev, ALL_SLAVES, &eqe);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  342. void mlx4_master_handle_slave_flr(struct work_struct *work)
  343. {
  344. struct mlx4_mfunc_master_ctx *master =
  345. container_of(work, struct mlx4_mfunc_master_ctx,
  346. slave_flr_event_work);
  347. struct mlx4_mfunc *mfunc =
  348. container_of(master, struct mlx4_mfunc, master);
  349. struct mlx4_priv *priv =
  350. container_of(mfunc, struct mlx4_priv, mfunc);
  351. struct mlx4_dev *dev = &priv->dev;
  352. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  353. int i;
  354. int err;
  355. unsigned long flags;
  356. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  357. for (i = 0 ; i < dev->num_slaves; i++) {
  358. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  359. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  360. "clean slave: %d\n", i);
  361. mlx4_delete_all_resources_for_slave(dev, i);
  362. /*return the slave to running mode*/
  363. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  364. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  365. slave_state[i].is_slave_going_down = 0;
  366. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  367. /*notify the FW:*/
  368. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  369. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  370. if (err)
  371. mlx4_warn(dev, "Failed to notify FW on "
  372. "FLR done (slave:%d)\n", i);
  373. }
  374. }
  375. }
  376. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  377. {
  378. struct mlx4_priv *priv = mlx4_priv(dev);
  379. struct mlx4_eqe *eqe;
  380. int cqn;
  381. int eqes_found = 0;
  382. int set_ci = 0;
  383. int port;
  384. int slave = 0;
  385. int ret;
  386. u32 flr_slave;
  387. u8 update_slave_state;
  388. int i;
  389. enum slave_port_gen_event gen_event;
  390. unsigned long flags;
  391. while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor))) {
  392. /*
  393. * Make sure we read EQ entry contents after we've
  394. * checked the ownership bit.
  395. */
  396. rmb();
  397. switch (eqe->type) {
  398. case MLX4_EVENT_TYPE_COMP:
  399. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  400. mlx4_cq_completion(dev, cqn);
  401. break;
  402. case MLX4_EVENT_TYPE_PATH_MIG:
  403. case MLX4_EVENT_TYPE_COMM_EST:
  404. case MLX4_EVENT_TYPE_SQ_DRAINED:
  405. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  406. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  407. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  408. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  409. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  410. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  411. if (mlx4_is_master(dev)) {
  412. /* forward only to slave owning the QP */
  413. ret = mlx4_get_slave_from_resource_id(dev,
  414. RES_QP,
  415. be32_to_cpu(eqe->event.qp.qpn)
  416. & 0xffffff, &slave);
  417. if (ret && ret != -ENOENT) {
  418. mlx4_dbg(dev, "QP event %02x(%02x) on "
  419. "EQ %d at index %u: could "
  420. "not get slave id (%d)\n",
  421. eqe->type, eqe->subtype,
  422. eq->eqn, eq->cons_index, ret);
  423. break;
  424. }
  425. if (!ret && slave != dev->caps.function) {
  426. mlx4_slave_event(dev, slave, eqe);
  427. break;
  428. }
  429. }
  430. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  431. 0xffffff, eqe->type);
  432. break;
  433. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  434. mlx4_warn(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  435. __func__);
  436. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  437. if (mlx4_is_master(dev)) {
  438. /* forward only to slave owning the SRQ */
  439. ret = mlx4_get_slave_from_resource_id(dev,
  440. RES_SRQ,
  441. be32_to_cpu(eqe->event.srq.srqn)
  442. & 0xffffff,
  443. &slave);
  444. if (ret && ret != -ENOENT) {
  445. mlx4_warn(dev, "SRQ event %02x(%02x) "
  446. "on EQ %d at index %u: could"
  447. " not get slave id (%d)\n",
  448. eqe->type, eqe->subtype,
  449. eq->eqn, eq->cons_index, ret);
  450. break;
  451. }
  452. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  453. " event: %02x(%02x)\n", __func__,
  454. slave,
  455. be32_to_cpu(eqe->event.srq.srqn),
  456. eqe->type, eqe->subtype);
  457. if (!ret && slave != dev->caps.function) {
  458. mlx4_warn(dev, "%s: sending event "
  459. "%02x(%02x) to slave:%d\n",
  460. __func__, eqe->type,
  461. eqe->subtype, slave);
  462. mlx4_slave_event(dev, slave, eqe);
  463. break;
  464. }
  465. }
  466. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  467. 0xffffff, eqe->type);
  468. break;
  469. case MLX4_EVENT_TYPE_CMD:
  470. mlx4_cmd_event(dev,
  471. be16_to_cpu(eqe->event.cmd.token),
  472. eqe->event.cmd.status,
  473. be64_to_cpu(eqe->event.cmd.out_param));
  474. break;
  475. case MLX4_EVENT_TYPE_PORT_CHANGE:
  476. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  477. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  478. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  479. port);
  480. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  481. if (!mlx4_is_master(dev))
  482. break;
  483. for (i = 0; i < dev->num_slaves; i++) {
  484. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  485. if (i == mlx4_master_func_num(dev))
  486. continue;
  487. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  488. " to slave: %d, port:%d\n",
  489. __func__, i, port);
  490. mlx4_slave_event(dev, i, eqe);
  491. } else { /* IB port */
  492. set_and_calc_slave_port_state(dev, i, port,
  493. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  494. &gen_event);
  495. /*we can be in pending state, then do not send port_down event*/
  496. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  497. if (i == mlx4_master_func_num(dev))
  498. continue;
  499. mlx4_slave_event(dev, i, eqe);
  500. }
  501. }
  502. }
  503. } else {
  504. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  505. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  506. if (!mlx4_is_master(dev))
  507. break;
  508. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  509. for (i = 0; i < dev->num_slaves; i++) {
  510. if (i == mlx4_master_func_num(dev))
  511. continue;
  512. mlx4_slave_event(dev, i, eqe);
  513. }
  514. else /* IB port */
  515. /* port-up event will be sent to a slave when the
  516. * slave's alias-guid is set. This is done in alias_GUID.c
  517. */
  518. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  519. }
  520. break;
  521. case MLX4_EVENT_TYPE_CQ_ERROR:
  522. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  523. eqe->event.cq_err.syndrome == 1 ?
  524. "overrun" : "access violation",
  525. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  526. if (mlx4_is_master(dev)) {
  527. ret = mlx4_get_slave_from_resource_id(dev,
  528. RES_CQ,
  529. be32_to_cpu(eqe->event.cq_err.cqn)
  530. & 0xffffff, &slave);
  531. if (ret && ret != -ENOENT) {
  532. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  533. "EQ %d at index %u: could "
  534. "not get slave id (%d)\n",
  535. eqe->type, eqe->subtype,
  536. eq->eqn, eq->cons_index, ret);
  537. break;
  538. }
  539. if (!ret && slave != dev->caps.function) {
  540. mlx4_slave_event(dev, slave, eqe);
  541. break;
  542. }
  543. }
  544. mlx4_cq_event(dev,
  545. be32_to_cpu(eqe->event.cq_err.cqn)
  546. & 0xffffff,
  547. eqe->type);
  548. break;
  549. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  550. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  551. break;
  552. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  553. if (!mlx4_is_master(dev)) {
  554. mlx4_warn(dev, "Received comm channel event "
  555. "for non master device\n");
  556. break;
  557. }
  558. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  559. eqe->event.comm_channel_arm.bit_vec,
  560. sizeof eqe->event.comm_channel_arm.bit_vec);
  561. queue_work(priv->mfunc.master.comm_wq,
  562. &priv->mfunc.master.comm_work);
  563. break;
  564. case MLX4_EVENT_TYPE_FLR_EVENT:
  565. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  566. if (!mlx4_is_master(dev)) {
  567. mlx4_warn(dev, "Non-master function received"
  568. "FLR event\n");
  569. break;
  570. }
  571. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  572. if (flr_slave >= dev->num_slaves) {
  573. mlx4_warn(dev,
  574. "Got FLR for unknown function: %d\n",
  575. flr_slave);
  576. update_slave_state = 0;
  577. } else
  578. update_slave_state = 1;
  579. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  580. if (update_slave_state) {
  581. priv->mfunc.master.slave_state[flr_slave].active = false;
  582. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  583. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  584. }
  585. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  586. queue_work(priv->mfunc.master.comm_wq,
  587. &priv->mfunc.master.slave_flr_event_work);
  588. break;
  589. case MLX4_EVENT_TYPE_FATAL_WARNING:
  590. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  591. if (mlx4_is_master(dev))
  592. for (i = 0; i < dev->num_slaves; i++) {
  593. mlx4_dbg(dev, "%s: Sending "
  594. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  595. " to slave: %d\n", __func__, i);
  596. if (i == dev->caps.function)
  597. continue;
  598. mlx4_slave_event(dev, i, eqe);
  599. }
  600. mlx4_err(dev, "Temperature Threshold was reached! "
  601. "Threshold: %d celsius degrees; "
  602. "Current Temperature: %d\n",
  603. be16_to_cpu(eqe->event.warming.warning_threshold),
  604. be16_to_cpu(eqe->event.warming.current_temperature));
  605. } else
  606. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  607. "subtype %02x on EQ %d at index %u. owner=%x, "
  608. "nent=0x%x, slave=%x, ownership=%s\n",
  609. eqe->type, eqe->subtype, eq->eqn,
  610. eq->cons_index, eqe->owner, eq->nent,
  611. eqe->slave_id,
  612. !!(eqe->owner & 0x80) ^
  613. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  614. break;
  615. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  616. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  617. (unsigned long) eqe);
  618. break;
  619. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  620. case MLX4_EVENT_TYPE_ECC_DETECT:
  621. default:
  622. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  623. "index %u. owner=%x, nent=0x%x, slave=%x, "
  624. "ownership=%s\n",
  625. eqe->type, eqe->subtype, eq->eqn,
  626. eq->cons_index, eqe->owner, eq->nent,
  627. eqe->slave_id,
  628. !!(eqe->owner & 0x80) ^
  629. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  630. break;
  631. };
  632. ++eq->cons_index;
  633. eqes_found = 1;
  634. ++set_ci;
  635. /*
  636. * The HCA will think the queue has overflowed if we
  637. * don't tell it we've been processing events. We
  638. * create our EQs with MLX4_NUM_SPARE_EQE extra
  639. * entries, so we must update our consumer index at
  640. * least that often.
  641. */
  642. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  643. eq_set_ci(eq, 0);
  644. set_ci = 0;
  645. }
  646. }
  647. eq_set_ci(eq, 1);
  648. return eqes_found;
  649. }
  650. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  651. {
  652. struct mlx4_dev *dev = dev_ptr;
  653. struct mlx4_priv *priv = mlx4_priv(dev);
  654. int work = 0;
  655. int i;
  656. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  657. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  658. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  659. return IRQ_RETVAL(work);
  660. }
  661. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  662. {
  663. struct mlx4_eq *eq = eq_ptr;
  664. struct mlx4_dev *dev = eq->dev;
  665. mlx4_eq_int(dev, eq);
  666. /* MSI-X vectors always belong to us */
  667. return IRQ_HANDLED;
  668. }
  669. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  670. struct mlx4_vhcr *vhcr,
  671. struct mlx4_cmd_mailbox *inbox,
  672. struct mlx4_cmd_mailbox *outbox,
  673. struct mlx4_cmd_info *cmd)
  674. {
  675. struct mlx4_priv *priv = mlx4_priv(dev);
  676. struct mlx4_slave_event_eq_info *event_eq =
  677. priv->mfunc.master.slave_state[slave].event_eq;
  678. u32 in_modifier = vhcr->in_modifier;
  679. u32 eqn = in_modifier & 0x3FF;
  680. u64 in_param = vhcr->in_param;
  681. int err = 0;
  682. int i;
  683. if (slave == dev->caps.function)
  684. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  685. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  686. MLX4_CMD_NATIVE);
  687. if (!err)
  688. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  689. if (in_param & (1LL << i))
  690. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  691. return err;
  692. }
  693. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  694. int eq_num)
  695. {
  696. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  697. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  698. MLX4_CMD_WRAPPED);
  699. }
  700. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  701. int eq_num)
  702. {
  703. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  704. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  705. MLX4_CMD_WRAPPED);
  706. }
  707. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  708. int eq_num)
  709. {
  710. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  711. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  712. MLX4_CMD_WRAPPED);
  713. }
  714. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  715. {
  716. /*
  717. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  718. * we need to map, take the difference of highest index and
  719. * the lowest index we'll use and add 1.
  720. */
  721. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  722. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  723. }
  724. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  725. {
  726. struct mlx4_priv *priv = mlx4_priv(dev);
  727. int index;
  728. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  729. if (!priv->eq_table.uar_map[index]) {
  730. priv->eq_table.uar_map[index] =
  731. ioremap(pci_resource_start(dev->pdev, 2) +
  732. ((eq->eqn / 4) << PAGE_SHIFT),
  733. PAGE_SIZE);
  734. if (!priv->eq_table.uar_map[index]) {
  735. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  736. eq->eqn);
  737. return NULL;
  738. }
  739. }
  740. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  741. }
  742. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  743. {
  744. struct mlx4_priv *priv = mlx4_priv(dev);
  745. int i;
  746. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  747. if (priv->eq_table.uar_map[i]) {
  748. iounmap(priv->eq_table.uar_map[i]);
  749. priv->eq_table.uar_map[i] = NULL;
  750. }
  751. }
  752. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  753. u8 intr, struct mlx4_eq *eq)
  754. {
  755. struct mlx4_priv *priv = mlx4_priv(dev);
  756. struct mlx4_cmd_mailbox *mailbox;
  757. struct mlx4_eq_context *eq_context;
  758. int npages;
  759. u64 *dma_list = NULL;
  760. dma_addr_t t;
  761. u64 mtt_addr;
  762. int err = -ENOMEM;
  763. int i;
  764. eq->dev = dev;
  765. eq->nent = roundup_pow_of_two(max(nent, 2));
  766. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  767. npages = PAGE_ALIGN(eq->nent * (MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor)) / PAGE_SIZE;
  768. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  769. GFP_KERNEL);
  770. if (!eq->page_list)
  771. goto err_out;
  772. for (i = 0; i < npages; ++i)
  773. eq->page_list[i].buf = NULL;
  774. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  775. if (!dma_list)
  776. goto err_out_free;
  777. mailbox = mlx4_alloc_cmd_mailbox(dev);
  778. if (IS_ERR(mailbox))
  779. goto err_out_free;
  780. eq_context = mailbox->buf;
  781. for (i = 0; i < npages; ++i) {
  782. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  783. PAGE_SIZE, &t, GFP_KERNEL);
  784. if (!eq->page_list[i].buf)
  785. goto err_out_free_pages;
  786. dma_list[i] = t;
  787. eq->page_list[i].map = t;
  788. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  789. }
  790. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  791. if (eq->eqn == -1)
  792. goto err_out_free_pages;
  793. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  794. if (!eq->doorbell) {
  795. err = -ENOMEM;
  796. goto err_out_free_eq;
  797. }
  798. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  799. if (err)
  800. goto err_out_free_eq;
  801. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  802. if (err)
  803. goto err_out_free_mtt;
  804. memset(eq_context, 0, sizeof *eq_context);
  805. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  806. MLX4_EQ_STATE_ARMED);
  807. eq_context->log_eq_size = ilog2(eq->nent);
  808. eq_context->intr = intr;
  809. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  810. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  811. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  812. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  813. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  814. if (err) {
  815. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  816. goto err_out_free_mtt;
  817. }
  818. kfree(dma_list);
  819. mlx4_free_cmd_mailbox(dev, mailbox);
  820. eq->cons_index = 0;
  821. return err;
  822. err_out_free_mtt:
  823. mlx4_mtt_cleanup(dev, &eq->mtt);
  824. err_out_free_eq:
  825. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  826. err_out_free_pages:
  827. for (i = 0; i < npages; ++i)
  828. if (eq->page_list[i].buf)
  829. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  830. eq->page_list[i].buf,
  831. eq->page_list[i].map);
  832. mlx4_free_cmd_mailbox(dev, mailbox);
  833. err_out_free:
  834. kfree(eq->page_list);
  835. kfree(dma_list);
  836. err_out:
  837. return err;
  838. }
  839. static void mlx4_free_eq(struct mlx4_dev *dev,
  840. struct mlx4_eq *eq)
  841. {
  842. struct mlx4_priv *priv = mlx4_priv(dev);
  843. struct mlx4_cmd_mailbox *mailbox;
  844. int err;
  845. int i;
  846. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  847. int npages = PAGE_ALIGN((MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor) * eq->nent) / PAGE_SIZE;
  848. mailbox = mlx4_alloc_cmd_mailbox(dev);
  849. if (IS_ERR(mailbox))
  850. return;
  851. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  852. if (err)
  853. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  854. if (0) {
  855. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  856. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  857. if (i % 4 == 0)
  858. pr_cont("[%02x] ", i * 4);
  859. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  860. if ((i + 1) % 4 == 0)
  861. pr_cont("\n");
  862. }
  863. }
  864. mlx4_mtt_cleanup(dev, &eq->mtt);
  865. for (i = 0; i < npages; ++i)
  866. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  867. eq->page_list[i].buf,
  868. eq->page_list[i].map);
  869. kfree(eq->page_list);
  870. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  871. mlx4_free_cmd_mailbox(dev, mailbox);
  872. }
  873. static void mlx4_free_irqs(struct mlx4_dev *dev)
  874. {
  875. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  876. struct mlx4_priv *priv = mlx4_priv(dev);
  877. int i, vec;
  878. if (eq_table->have_irq)
  879. free_irq(dev->pdev->irq, dev);
  880. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  881. if (eq_table->eq[i].have_irq) {
  882. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  883. eq_table->eq[i].have_irq = 0;
  884. }
  885. for (i = 0; i < dev->caps.comp_pool; i++) {
  886. /*
  887. * Freeing the assigned irq's
  888. * all bits should be 0, but we need to validate
  889. */
  890. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  891. /* NO need protecting*/
  892. vec = dev->caps.num_comp_vectors + 1 + i;
  893. free_irq(priv->eq_table.eq[vec].irq,
  894. &priv->eq_table.eq[vec]);
  895. }
  896. }
  897. kfree(eq_table->irq_names);
  898. }
  899. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  900. {
  901. struct mlx4_priv *priv = mlx4_priv(dev);
  902. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  903. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  904. if (!priv->clr_base) {
  905. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  906. return -ENOMEM;
  907. }
  908. return 0;
  909. }
  910. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  911. {
  912. struct mlx4_priv *priv = mlx4_priv(dev);
  913. iounmap(priv->clr_base);
  914. }
  915. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  916. {
  917. struct mlx4_priv *priv = mlx4_priv(dev);
  918. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  919. sizeof *priv->eq_table.eq, GFP_KERNEL);
  920. if (!priv->eq_table.eq)
  921. return -ENOMEM;
  922. return 0;
  923. }
  924. void mlx4_free_eq_table(struct mlx4_dev *dev)
  925. {
  926. kfree(mlx4_priv(dev)->eq_table.eq);
  927. }
  928. int mlx4_init_eq_table(struct mlx4_dev *dev)
  929. {
  930. struct mlx4_priv *priv = mlx4_priv(dev);
  931. int err;
  932. int i;
  933. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  934. sizeof *priv->eq_table.uar_map,
  935. GFP_KERNEL);
  936. if (!priv->eq_table.uar_map) {
  937. err = -ENOMEM;
  938. goto err_out_free;
  939. }
  940. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  941. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  942. if (err)
  943. goto err_out_free;
  944. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  945. priv->eq_table.uar_map[i] = NULL;
  946. if (!mlx4_is_slave(dev)) {
  947. err = mlx4_map_clr_int(dev);
  948. if (err)
  949. goto err_out_bitmap;
  950. priv->eq_table.clr_mask =
  951. swab32(1 << (priv->eq_table.inta_pin & 31));
  952. priv->eq_table.clr_int = priv->clr_base +
  953. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  954. }
  955. priv->eq_table.irq_names =
  956. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  957. dev->caps.comp_pool),
  958. GFP_KERNEL);
  959. if (!priv->eq_table.irq_names) {
  960. err = -ENOMEM;
  961. goto err_out_bitmap;
  962. }
  963. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  964. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  965. dev->caps.reserved_cqs +
  966. MLX4_NUM_SPARE_EQE,
  967. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  968. &priv->eq_table.eq[i]);
  969. if (err) {
  970. --i;
  971. goto err_out_unmap;
  972. }
  973. }
  974. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  975. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  976. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  977. if (err)
  978. goto err_out_comp;
  979. /*if additional completion vectors poolsize is 0 this loop will not run*/
  980. for (i = dev->caps.num_comp_vectors + 1;
  981. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  982. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  983. dev->caps.reserved_cqs +
  984. MLX4_NUM_SPARE_EQE,
  985. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  986. &priv->eq_table.eq[i]);
  987. if (err) {
  988. --i;
  989. goto err_out_unmap;
  990. }
  991. }
  992. if (dev->flags & MLX4_FLAG_MSI_X) {
  993. const char *eq_name;
  994. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  995. if (i < dev->caps.num_comp_vectors) {
  996. snprintf(priv->eq_table.irq_names +
  997. i * MLX4_IRQNAME_SIZE,
  998. MLX4_IRQNAME_SIZE,
  999. "mlx4-comp-%d@pci:%s", i,
  1000. pci_name(dev->pdev));
  1001. } else {
  1002. snprintf(priv->eq_table.irq_names +
  1003. i * MLX4_IRQNAME_SIZE,
  1004. MLX4_IRQNAME_SIZE,
  1005. "mlx4-async@pci:%s",
  1006. pci_name(dev->pdev));
  1007. }
  1008. eq_name = priv->eq_table.irq_names +
  1009. i * MLX4_IRQNAME_SIZE;
  1010. err = request_irq(priv->eq_table.eq[i].irq,
  1011. mlx4_msi_x_interrupt, 0, eq_name,
  1012. priv->eq_table.eq + i);
  1013. if (err)
  1014. goto err_out_async;
  1015. priv->eq_table.eq[i].have_irq = 1;
  1016. }
  1017. } else {
  1018. snprintf(priv->eq_table.irq_names,
  1019. MLX4_IRQNAME_SIZE,
  1020. DRV_NAME "@pci:%s",
  1021. pci_name(dev->pdev));
  1022. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1023. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1024. if (err)
  1025. goto err_out_async;
  1026. priv->eq_table.have_irq = 1;
  1027. }
  1028. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1029. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1030. if (err)
  1031. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1032. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1033. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1034. eq_set_ci(&priv->eq_table.eq[i], 1);
  1035. return 0;
  1036. err_out_async:
  1037. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1038. err_out_comp:
  1039. i = dev->caps.num_comp_vectors - 1;
  1040. err_out_unmap:
  1041. while (i >= 0) {
  1042. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1043. --i;
  1044. }
  1045. if (!mlx4_is_slave(dev))
  1046. mlx4_unmap_clr_int(dev);
  1047. mlx4_free_irqs(dev);
  1048. err_out_bitmap:
  1049. mlx4_unmap_uar(dev);
  1050. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1051. err_out_free:
  1052. kfree(priv->eq_table.uar_map);
  1053. return err;
  1054. }
  1055. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1056. {
  1057. struct mlx4_priv *priv = mlx4_priv(dev);
  1058. int i;
  1059. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1060. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1061. mlx4_free_irqs(dev);
  1062. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1063. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1064. if (!mlx4_is_slave(dev))
  1065. mlx4_unmap_clr_int(dev);
  1066. mlx4_unmap_uar(dev);
  1067. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1068. kfree(priv->eq_table.uar_map);
  1069. }
  1070. /* A test that verifies that we can accept interrupts on all
  1071. * the irq vectors of the device.
  1072. * Interrupts are checked using the NOP command.
  1073. */
  1074. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1075. {
  1076. struct mlx4_priv *priv = mlx4_priv(dev);
  1077. int i;
  1078. int err;
  1079. err = mlx4_NOP(dev);
  1080. /* When not in MSI_X, there is only one irq to check */
  1081. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1082. return err;
  1083. /* A loop over all completion vectors, for each vector we will check
  1084. * whether it works by mapping command completions to that vector
  1085. * and performing a NOP command
  1086. */
  1087. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1088. /* Temporary use polling for command completions */
  1089. mlx4_cmd_use_polling(dev);
  1090. /* Map the new eq to handle all asynchronous events */
  1091. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1092. priv->eq_table.eq[i].eqn);
  1093. if (err) {
  1094. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1095. mlx4_cmd_use_events(dev);
  1096. break;
  1097. }
  1098. /* Go back to using events */
  1099. mlx4_cmd_use_events(dev);
  1100. err = mlx4_NOP(dev);
  1101. }
  1102. /* Return to default */
  1103. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1104. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1105. return err;
  1106. }
  1107. EXPORT_SYMBOL(mlx4_test_interrupts);
  1108. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1109. int *vector)
  1110. {
  1111. struct mlx4_priv *priv = mlx4_priv(dev);
  1112. int vec = 0, err = 0, i;
  1113. mutex_lock(&priv->msix_ctl.pool_lock);
  1114. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1115. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1116. priv->msix_ctl.pool_bm |= 1ULL << i;
  1117. vec = dev->caps.num_comp_vectors + 1 + i;
  1118. snprintf(priv->eq_table.irq_names +
  1119. vec * MLX4_IRQNAME_SIZE,
  1120. MLX4_IRQNAME_SIZE, "%s", name);
  1121. #ifdef CONFIG_RFS_ACCEL
  1122. if (rmap) {
  1123. err = irq_cpu_rmap_add(rmap,
  1124. priv->eq_table.eq[vec].irq);
  1125. if (err)
  1126. mlx4_warn(dev, "Failed adding irq rmap\n");
  1127. }
  1128. #endif
  1129. err = request_irq(priv->eq_table.eq[vec].irq,
  1130. mlx4_msi_x_interrupt, 0,
  1131. &priv->eq_table.irq_names[vec<<5],
  1132. priv->eq_table.eq + vec);
  1133. if (err) {
  1134. /*zero out bit by fliping it*/
  1135. priv->msix_ctl.pool_bm ^= 1 << i;
  1136. vec = 0;
  1137. continue;
  1138. /*we dont want to break here*/
  1139. }
  1140. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1141. }
  1142. }
  1143. mutex_unlock(&priv->msix_ctl.pool_lock);
  1144. if (vec) {
  1145. *vector = vec;
  1146. } else {
  1147. *vector = 0;
  1148. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1149. }
  1150. return err;
  1151. }
  1152. EXPORT_SYMBOL(mlx4_assign_eq);
  1153. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1154. {
  1155. struct mlx4_priv *priv = mlx4_priv(dev);
  1156. /*bm index*/
  1157. int i = vec - dev->caps.num_comp_vectors - 1;
  1158. if (likely(i >= 0)) {
  1159. /*sanity check , making sure were not trying to free irq's
  1160. Belonging to a legacy EQ*/
  1161. mutex_lock(&priv->msix_ctl.pool_lock);
  1162. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1163. free_irq(priv->eq_table.eq[vec].irq,
  1164. &priv->eq_table.eq[vec]);
  1165. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1166. }
  1167. mutex_unlock(&priv->msix_ctl.pool_lock);
  1168. }
  1169. }
  1170. EXPORT_SYMBOL(mlx4_release_eq);