fec.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /****************************************************************************/
  2. /*
  3. * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
  4. * processors.
  5. *
  6. * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
  7. * (C) Copyright 2000-2001, Lineo (www.lineo.com)
  8. */
  9. /****************************************************************************/
  10. #ifndef FEC_H
  11. #define FEC_H
  12. /****************************************************************************/
  13. #include <linux/clocksource.h>
  14. #include <linux/net_tstamp.h>
  15. #include <linux/ptp_clock_kernel.h>
  16. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  17. defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
  18. defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  19. /*
  20. * Just figures, Motorola would have to change the offsets for
  21. * registers in the same peripheral device on different models
  22. * of the ColdFire!
  23. */
  24. #define FEC_IEVENT 0x004 /* Interrupt event reg */
  25. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  26. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  27. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  28. #define FEC_ECNTRL 0x024 /* Ethernet control reg */
  29. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  30. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  31. #define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
  32. #define FEC_R_CNTRL 0x084 /* Receive control reg */
  33. #define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
  34. #define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
  35. #define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
  36. #define FEC_OPD 0x0ec /* Opcode + Pause duration */
  37. #define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
  38. #define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
  39. #define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
  40. #define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
  41. #define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
  42. #define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
  43. #define FEC_R_FSTART 0x150 /* FIFO receive start reg */
  44. #define FEC_R_DES_START 0x180 /* Receive descriptor ring */
  45. #define FEC_X_DES_START 0x184 /* Transmit descriptor ring */
  46. #define FEC_R_BUFF_SIZE 0x188 /* Maximum receive buff size */
  47. #define FEC_R_FIFO_RSFL 0x190 /* Receive FIFO section full threshold */
  48. #define FEC_R_FIFO_RSEM 0x194 /* Receive FIFO section empty threshold */
  49. #define FEC_R_FIFO_RAEM 0x198 /* Receive FIFO almost empty threshold */
  50. #define FEC_R_FIFO_RAFL 0x19c /* Receive FIFO almost full threshold */
  51. #define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
  52. #define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
  53. #define BM_MIIGSK_CFGR_MII 0x00
  54. #define BM_MIIGSK_CFGR_RMII 0x01
  55. #define BM_MIIGSK_CFGR_FRCONT_10M 0x40
  56. #else
  57. #define FEC_ECNTRL 0x000 /* Ethernet control reg */
  58. #define FEC_IEVENT 0x004 /* Interrupt even reg */
  59. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  60. #define FEC_IVEC 0x00c /* Interrupt vec status reg */
  61. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  62. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  63. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  64. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  65. #define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
  66. #define FEC_R_FSTART 0x090 /* FIFO receive start reg */
  67. #define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
  68. #define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
  69. #define FEC_R_CNTRL 0x104 /* Receive control reg */
  70. #define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
  71. #define FEC_X_CNTRL 0x144 /* Transmit Control reg */
  72. #define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
  73. #define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
  74. #define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
  75. #define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
  76. #define FEC_R_DES_START 0x3d0 /* Receive descriptor ring */
  77. #define FEC_X_DES_START 0x3d4 /* Transmit descriptor ring */
  78. #define FEC_R_BUFF_SIZE 0x3d8 /* Maximum receive buff size */
  79. #define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
  80. #endif /* CONFIG_M5272 */
  81. /*
  82. * Define the buffer descriptor structure.
  83. */
  84. #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  85. struct bufdesc {
  86. unsigned short cbd_datlen; /* Data length */
  87. unsigned short cbd_sc; /* Control and status info */
  88. unsigned long cbd_bufaddr; /* Buffer address */
  89. };
  90. #else
  91. struct bufdesc {
  92. unsigned short cbd_sc; /* Control and status info */
  93. unsigned short cbd_datlen; /* Data length */
  94. unsigned long cbd_bufaddr; /* Buffer address */
  95. };
  96. #endif
  97. struct bufdesc_ex {
  98. struct bufdesc desc;
  99. unsigned long cbd_esc;
  100. unsigned long cbd_prot;
  101. unsigned long cbd_bdu;
  102. unsigned long ts;
  103. unsigned short res0[4];
  104. };
  105. /*
  106. * The following definitions courtesy of commproc.h, which where
  107. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
  108. */
  109. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  110. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  111. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  112. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  113. #define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
  114. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  115. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  116. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  117. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  118. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  119. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  120. #define BD_SC_CD ((ushort)0x0001) /* ?? */
  121. /* Buffer descriptor control/status used by Ethernet receive.
  122. */
  123. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  124. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  125. #define BD_ENET_RX_INTR ((ushort)0x1000)
  126. #define BD_ENET_RX_LAST ((ushort)0x0800)
  127. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  128. #define BD_ENET_RX_MISS ((ushort)0x0100)
  129. #define BD_ENET_RX_LG ((ushort)0x0020)
  130. #define BD_ENET_RX_NO ((ushort)0x0010)
  131. #define BD_ENET_RX_SH ((ushort)0x0008)
  132. #define BD_ENET_RX_CR ((ushort)0x0004)
  133. #define BD_ENET_RX_OV ((ushort)0x0002)
  134. #define BD_ENET_RX_CL ((ushort)0x0001)
  135. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  136. /* Buffer descriptor control/status used by Ethernet transmit.
  137. */
  138. #define BD_ENET_TX_READY ((ushort)0x8000)
  139. #define BD_ENET_TX_PAD ((ushort)0x4000)
  140. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  141. #define BD_ENET_TX_INTR ((ushort)0x1000)
  142. #define BD_ENET_TX_LAST ((ushort)0x0800)
  143. #define BD_ENET_TX_TC ((ushort)0x0400)
  144. #define BD_ENET_TX_DEF ((ushort)0x0200)
  145. #define BD_ENET_TX_HB ((ushort)0x0100)
  146. #define BD_ENET_TX_LC ((ushort)0x0080)
  147. #define BD_ENET_TX_RL ((ushort)0x0040)
  148. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  149. #define BD_ENET_TX_UN ((ushort)0x0002)
  150. #define BD_ENET_TX_CSL ((ushort)0x0001)
  151. #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
  152. /*enhanced buffer desciptor control/status used by Ethernet transmit*/
  153. #define BD_ENET_TX_INT 0x40000000
  154. #define BD_ENET_TX_TS 0x20000000
  155. /* This device has up to three irqs on some platforms */
  156. #define FEC_IRQ_NUM 3
  157. /* The number of Tx and Rx buffers. These are allocated from the page
  158. * pool. The code may assume these are power of two, so it it best
  159. * to keep them that size.
  160. * We don't need to allocate pages for the transmitter. We just use
  161. * the skbuffer directly.
  162. */
  163. #define FEC_ENET_RX_PAGES 8
  164. #define FEC_ENET_RX_FRSIZE 2048
  165. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  166. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  167. #define FEC_ENET_TX_FRSIZE 2048
  168. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  169. #define TX_RING_SIZE 16 /* Must be power of two */
  170. #define TX_RING_MOD_MASK 15 /* for this to work */
  171. #define BD_ENET_RX_INT 0x00800000
  172. #define BD_ENET_RX_PTP ((ushort)0x0400)
  173. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  174. * tx_bd_base always point to the base of the buffer descriptors. The
  175. * cur_rx and cur_tx point to the currently available buffer.
  176. * The dirty_tx tracks the current buffer that is being sent by the
  177. * controller. The cur_tx and dirty_tx are equal under both completely
  178. * empty and completely full conditions. The empty/ready indicator in
  179. * the buffer descriptor determines the actual condition.
  180. */
  181. struct fec_enet_private {
  182. /* Hardware registers of the FEC device */
  183. void __iomem *hwp;
  184. struct net_device *netdev;
  185. struct clk *clk_ipg;
  186. struct clk *clk_ahb;
  187. struct clk *clk_ptp;
  188. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  189. unsigned char *tx_bounce[TX_RING_SIZE];
  190. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  191. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  192. /* CPM dual port RAM relative addresses */
  193. dma_addr_t bd_dma;
  194. /* Address of Rx and Tx buffers */
  195. struct bufdesc *rx_bd_base;
  196. struct bufdesc *tx_bd_base;
  197. /* The next free ring entry */
  198. struct bufdesc *cur_rx, *cur_tx;
  199. /* The ring entries to be free()ed */
  200. struct bufdesc *dirty_tx;
  201. /* hold while accessing the HW like ringbuffer for tx/rx but not MAC */
  202. spinlock_t hw_lock;
  203. struct platform_device *pdev;
  204. int opened;
  205. int dev_id;
  206. /* Phylib and MDIO interface */
  207. struct mii_bus *mii_bus;
  208. struct phy_device *phy_dev;
  209. int mii_timeout;
  210. uint phy_speed;
  211. phy_interface_t phy_interface;
  212. int link;
  213. int full_duplex;
  214. int speed;
  215. struct completion mdio_done;
  216. int irq[FEC_IRQ_NUM];
  217. int bufdesc_ex;
  218. int pause_flag;
  219. struct napi_struct napi;
  220. struct ptp_clock *ptp_clock;
  221. struct ptp_clock_info ptp_caps;
  222. unsigned long last_overflow_check;
  223. spinlock_t tmreg_lock;
  224. struct cyclecounter cc;
  225. struct timecounter tc;
  226. int rx_hwtstamp_filter;
  227. u32 base_incval;
  228. u32 cycle_speed;
  229. int hwts_rx_en;
  230. int hwts_tx_en;
  231. struct timer_list time_keep;
  232. };
  233. void fec_ptp_init(struct net_device *ndev, struct platform_device *pdev);
  234. void fec_ptp_start_cyclecounter(struct net_device *ndev);
  235. int fec_ptp_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd);
  236. /****************************************************************************/
  237. #endif /* FEC_H */