be_cmds.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  229. break;
  230. }
  231. }
  232. static inline bool is_link_state_evt(u32 trailer)
  233. {
  234. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  235. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  236. ASYNC_EVENT_CODE_LINK_STATE;
  237. }
  238. static inline bool is_grp5_evt(u32 trailer)
  239. {
  240. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  241. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  242. ASYNC_EVENT_CODE_GRP_5);
  243. }
  244. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  245. {
  246. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  247. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  248. if (be_mcc_compl_is_new(compl)) {
  249. queue_tail_inc(mcc_cq);
  250. return compl;
  251. }
  252. return NULL;
  253. }
  254. void be_async_mcc_enable(struct be_adapter *adapter)
  255. {
  256. spin_lock_bh(&adapter->mcc_cq_lock);
  257. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  258. adapter->mcc_obj.rearm_cq = true;
  259. spin_unlock_bh(&adapter->mcc_cq_lock);
  260. }
  261. void be_async_mcc_disable(struct be_adapter *adapter)
  262. {
  263. spin_lock_bh(&adapter->mcc_cq_lock);
  264. adapter->mcc_obj.rearm_cq = false;
  265. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  266. spin_unlock_bh(&adapter->mcc_cq_lock);
  267. }
  268. int be_process_mcc(struct be_adapter *adapter)
  269. {
  270. struct be_mcc_compl *compl;
  271. int num = 0, status = 0;
  272. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  273. spin_lock(&adapter->mcc_cq_lock);
  274. while ((compl = be_mcc_compl_get(adapter))) {
  275. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  276. /* Interpret flags as an async trailer */
  277. if (is_link_state_evt(compl->flags))
  278. be_async_link_state_process(adapter,
  279. (struct be_async_event_link_state *) compl);
  280. else if (is_grp5_evt(compl->flags))
  281. be_async_grp5_evt_process(adapter,
  282. compl->flags, compl);
  283. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  284. status = be_mcc_compl_process(adapter, compl);
  285. atomic_dec(&mcc_obj->q.used);
  286. }
  287. be_mcc_compl_use(compl);
  288. num++;
  289. }
  290. if (num)
  291. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  292. spin_unlock(&adapter->mcc_cq_lock);
  293. return status;
  294. }
  295. /* Wait till no more pending mcc requests are present */
  296. static int be_mcc_wait_compl(struct be_adapter *adapter)
  297. {
  298. #define mcc_timeout 120000 /* 12s timeout */
  299. int i, status = 0;
  300. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  301. for (i = 0; i < mcc_timeout; i++) {
  302. if (be_error(adapter))
  303. return -EIO;
  304. local_bh_disable();
  305. status = be_process_mcc(adapter);
  306. local_bh_enable();
  307. if (atomic_read(&mcc_obj->q.used) == 0)
  308. break;
  309. udelay(100);
  310. }
  311. if (i == mcc_timeout) {
  312. dev_err(&adapter->pdev->dev, "FW not responding\n");
  313. adapter->fw_timeout = true;
  314. return -EIO;
  315. }
  316. return status;
  317. }
  318. /* Notify MCC requests and wait for completion */
  319. static int be_mcc_notify_wait(struct be_adapter *adapter)
  320. {
  321. int status;
  322. struct be_mcc_wrb *wrb;
  323. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  324. u16 index = mcc_obj->q.head;
  325. struct be_cmd_resp_hdr *resp;
  326. index_dec(&index, mcc_obj->q.len);
  327. wrb = queue_index_node(&mcc_obj->q, index);
  328. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  329. be_mcc_notify(adapter);
  330. status = be_mcc_wait_compl(adapter);
  331. if (status == -EIO)
  332. goto out;
  333. status = resp->status;
  334. out:
  335. return status;
  336. }
  337. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  338. {
  339. int msecs = 0;
  340. u32 ready;
  341. do {
  342. if (be_error(adapter))
  343. return -EIO;
  344. ready = ioread32(db);
  345. if (ready == 0xffffffff)
  346. return -1;
  347. ready &= MPU_MAILBOX_DB_RDY_MASK;
  348. if (ready)
  349. break;
  350. if (msecs > 4000) {
  351. dev_err(&adapter->pdev->dev, "FW not responding\n");
  352. adapter->fw_timeout = true;
  353. be_detect_error(adapter);
  354. return -1;
  355. }
  356. msleep(1);
  357. msecs++;
  358. } while (true);
  359. return 0;
  360. }
  361. /*
  362. * Insert the mailbox address into the doorbell in two steps
  363. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  364. */
  365. static int be_mbox_notify_wait(struct be_adapter *adapter)
  366. {
  367. int status;
  368. u32 val = 0;
  369. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  370. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  371. struct be_mcc_mailbox *mbox = mbox_mem->va;
  372. struct be_mcc_compl *compl = &mbox->compl;
  373. /* wait for ready to be set */
  374. status = be_mbox_db_ready_wait(adapter, db);
  375. if (status != 0)
  376. return status;
  377. val |= MPU_MAILBOX_DB_HI_MASK;
  378. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  379. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  380. iowrite32(val, db);
  381. /* wait for ready to be set */
  382. status = be_mbox_db_ready_wait(adapter, db);
  383. if (status != 0)
  384. return status;
  385. val = 0;
  386. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  387. val |= (u32)(mbox_mem->dma >> 4) << 2;
  388. iowrite32(val, db);
  389. status = be_mbox_db_ready_wait(adapter, db);
  390. if (status != 0)
  391. return status;
  392. /* A cq entry has been made now */
  393. if (be_mcc_compl_is_new(compl)) {
  394. status = be_mcc_compl_process(adapter, &mbox->compl);
  395. be_mcc_compl_use(compl);
  396. if (status)
  397. return status;
  398. } else {
  399. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  400. return -1;
  401. }
  402. return 0;
  403. }
  404. static u16 be_POST_stage_get(struct be_adapter *adapter)
  405. {
  406. u32 sem;
  407. if (BEx_chip(adapter))
  408. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  409. else
  410. pci_read_config_dword(adapter->pdev,
  411. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  412. return sem & POST_STAGE_MASK;
  413. }
  414. int lancer_wait_ready(struct be_adapter *adapter)
  415. {
  416. #define SLIPORT_READY_TIMEOUT 30
  417. u32 sliport_status;
  418. int status = 0, i;
  419. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  420. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  421. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  422. break;
  423. msleep(1000);
  424. }
  425. if (i == SLIPORT_READY_TIMEOUT)
  426. status = -1;
  427. return status;
  428. }
  429. static bool lancer_provisioning_error(struct be_adapter *adapter)
  430. {
  431. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  432. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  433. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  434. sliport_err1 = ioread32(adapter->db +
  435. SLIPORT_ERROR1_OFFSET);
  436. sliport_err2 = ioread32(adapter->db +
  437. SLIPORT_ERROR2_OFFSET);
  438. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  439. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  440. return true;
  441. }
  442. return false;
  443. }
  444. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  445. {
  446. int status;
  447. u32 sliport_status, err, reset_needed;
  448. bool resource_error;
  449. resource_error = lancer_provisioning_error(adapter);
  450. if (resource_error)
  451. return -1;
  452. status = lancer_wait_ready(adapter);
  453. if (!status) {
  454. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  455. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  456. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  457. if (err && reset_needed) {
  458. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  459. adapter->db + SLIPORT_CONTROL_OFFSET);
  460. /* check adapter has corrected the error */
  461. status = lancer_wait_ready(adapter);
  462. sliport_status = ioread32(adapter->db +
  463. SLIPORT_STATUS_OFFSET);
  464. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  465. SLIPORT_STATUS_RN_MASK);
  466. if (status || sliport_status)
  467. status = -1;
  468. } else if (err || reset_needed) {
  469. status = -1;
  470. }
  471. }
  472. /* Stop error recovery if error is not recoverable.
  473. * No resource error is temporary errors and will go away
  474. * when PF provisions resources.
  475. */
  476. resource_error = lancer_provisioning_error(adapter);
  477. if (status == -1 && !resource_error)
  478. adapter->eeh_error = true;
  479. return status;
  480. }
  481. int be_fw_wait_ready(struct be_adapter *adapter)
  482. {
  483. u16 stage;
  484. int status, timeout = 0;
  485. struct device *dev = &adapter->pdev->dev;
  486. if (lancer_chip(adapter)) {
  487. status = lancer_wait_ready(adapter);
  488. return status;
  489. }
  490. do {
  491. stage = be_POST_stage_get(adapter);
  492. if (stage == POST_STAGE_ARMFW_RDY)
  493. return 0;
  494. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  495. timeout);
  496. if (msleep_interruptible(2000)) {
  497. dev_err(dev, "Waiting for POST aborted\n");
  498. return -EINTR;
  499. }
  500. timeout += 2;
  501. } while (timeout < 60);
  502. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  503. return -1;
  504. }
  505. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  506. {
  507. return &wrb->payload.sgl[0];
  508. }
  509. /* Don't touch the hdr after it's prepared */
  510. /* mem will be NULL for embedded commands */
  511. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  512. u8 subsystem, u8 opcode, int cmd_len,
  513. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  514. {
  515. struct be_sge *sge;
  516. unsigned long addr = (unsigned long)req_hdr;
  517. u64 req_addr = addr;
  518. req_hdr->opcode = opcode;
  519. req_hdr->subsystem = subsystem;
  520. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  521. req_hdr->version = 0;
  522. wrb->tag0 = req_addr & 0xFFFFFFFF;
  523. wrb->tag1 = upper_32_bits(req_addr);
  524. wrb->payload_length = cmd_len;
  525. if (mem) {
  526. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  527. MCC_WRB_SGE_CNT_SHIFT;
  528. sge = nonembedded_sgl(wrb);
  529. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  530. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  531. sge->len = cpu_to_le32(mem->size);
  532. } else
  533. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  534. be_dws_cpu_to_le(wrb, 8);
  535. }
  536. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  537. struct be_dma_mem *mem)
  538. {
  539. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  540. u64 dma = (u64)mem->dma;
  541. for (i = 0; i < buf_pages; i++) {
  542. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  543. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  544. dma += PAGE_SIZE_4K;
  545. }
  546. }
  547. /* Converts interrupt delay in microseconds to multiplier value */
  548. static u32 eq_delay_to_mult(u32 usec_delay)
  549. {
  550. #define MAX_INTR_RATE 651042
  551. const u32 round = 10;
  552. u32 multiplier;
  553. if (usec_delay == 0)
  554. multiplier = 0;
  555. else {
  556. u32 interrupt_rate = 1000000 / usec_delay;
  557. /* Max delay, corresponding to the lowest interrupt rate */
  558. if (interrupt_rate == 0)
  559. multiplier = 1023;
  560. else {
  561. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  562. multiplier /= interrupt_rate;
  563. /* Round the multiplier to the closest value.*/
  564. multiplier = (multiplier + round/2) / round;
  565. multiplier = min(multiplier, (u32)1023);
  566. }
  567. }
  568. return multiplier;
  569. }
  570. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  571. {
  572. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  573. struct be_mcc_wrb *wrb
  574. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  575. memset(wrb, 0, sizeof(*wrb));
  576. return wrb;
  577. }
  578. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  579. {
  580. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  581. struct be_mcc_wrb *wrb;
  582. if (!mccq->created)
  583. return NULL;
  584. if (atomic_read(&mccq->used) >= mccq->len) {
  585. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  586. return NULL;
  587. }
  588. wrb = queue_head_node(mccq);
  589. queue_head_inc(mccq);
  590. atomic_inc(&mccq->used);
  591. memset(wrb, 0, sizeof(*wrb));
  592. return wrb;
  593. }
  594. /* Tell fw we're about to start firing cmds by writing a
  595. * special pattern across the wrb hdr; uses mbox
  596. */
  597. int be_cmd_fw_init(struct be_adapter *adapter)
  598. {
  599. u8 *wrb;
  600. int status;
  601. if (lancer_chip(adapter))
  602. return 0;
  603. if (mutex_lock_interruptible(&adapter->mbox_lock))
  604. return -1;
  605. wrb = (u8 *)wrb_from_mbox(adapter);
  606. *wrb++ = 0xFF;
  607. *wrb++ = 0x12;
  608. *wrb++ = 0x34;
  609. *wrb++ = 0xFF;
  610. *wrb++ = 0xFF;
  611. *wrb++ = 0x56;
  612. *wrb++ = 0x78;
  613. *wrb = 0xFF;
  614. status = be_mbox_notify_wait(adapter);
  615. mutex_unlock(&adapter->mbox_lock);
  616. return status;
  617. }
  618. /* Tell fw we're done with firing cmds by writing a
  619. * special pattern across the wrb hdr; uses mbox
  620. */
  621. int be_cmd_fw_clean(struct be_adapter *adapter)
  622. {
  623. u8 *wrb;
  624. int status;
  625. if (lancer_chip(adapter))
  626. return 0;
  627. if (mutex_lock_interruptible(&adapter->mbox_lock))
  628. return -1;
  629. wrb = (u8 *)wrb_from_mbox(adapter);
  630. *wrb++ = 0xFF;
  631. *wrb++ = 0xAA;
  632. *wrb++ = 0xBB;
  633. *wrb++ = 0xFF;
  634. *wrb++ = 0xFF;
  635. *wrb++ = 0xCC;
  636. *wrb++ = 0xDD;
  637. *wrb = 0xFF;
  638. status = be_mbox_notify_wait(adapter);
  639. mutex_unlock(&adapter->mbox_lock);
  640. return status;
  641. }
  642. int be_cmd_eq_create(struct be_adapter *adapter,
  643. struct be_queue_info *eq, int eq_delay)
  644. {
  645. struct be_mcc_wrb *wrb;
  646. struct be_cmd_req_eq_create *req;
  647. struct be_dma_mem *q_mem = &eq->dma_mem;
  648. int status;
  649. if (mutex_lock_interruptible(&adapter->mbox_lock))
  650. return -1;
  651. wrb = wrb_from_mbox(adapter);
  652. req = embedded_payload(wrb);
  653. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  654. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  655. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  656. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  657. /* 4byte eqe*/
  658. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  659. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  660. __ilog2_u32(eq->len/256));
  661. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  662. eq_delay_to_mult(eq_delay));
  663. be_dws_cpu_to_le(req->context, sizeof(req->context));
  664. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  665. status = be_mbox_notify_wait(adapter);
  666. if (!status) {
  667. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  668. eq->id = le16_to_cpu(resp->eq_id);
  669. eq->created = true;
  670. }
  671. mutex_unlock(&adapter->mbox_lock);
  672. return status;
  673. }
  674. /* Use MCC */
  675. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  676. bool permanent, u32 if_handle, u32 pmac_id)
  677. {
  678. struct be_mcc_wrb *wrb;
  679. struct be_cmd_req_mac_query *req;
  680. int status;
  681. spin_lock_bh(&adapter->mcc_lock);
  682. wrb = wrb_from_mccq(adapter);
  683. if (!wrb) {
  684. status = -EBUSY;
  685. goto err;
  686. }
  687. req = embedded_payload(wrb);
  688. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  689. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  690. req->type = MAC_ADDRESS_TYPE_NETWORK;
  691. if (permanent) {
  692. req->permanent = 1;
  693. } else {
  694. req->if_id = cpu_to_le16((u16) if_handle);
  695. req->pmac_id = cpu_to_le32(pmac_id);
  696. req->permanent = 0;
  697. }
  698. status = be_mcc_notify_wait(adapter);
  699. if (!status) {
  700. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  701. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  702. }
  703. err:
  704. spin_unlock_bh(&adapter->mcc_lock);
  705. return status;
  706. }
  707. /* Uses synchronous MCCQ */
  708. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  709. u32 if_id, u32 *pmac_id, u32 domain)
  710. {
  711. struct be_mcc_wrb *wrb;
  712. struct be_cmd_req_pmac_add *req;
  713. int status;
  714. spin_lock_bh(&adapter->mcc_lock);
  715. wrb = wrb_from_mccq(adapter);
  716. if (!wrb) {
  717. status = -EBUSY;
  718. goto err;
  719. }
  720. req = embedded_payload(wrb);
  721. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  722. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  723. req->hdr.domain = domain;
  724. req->if_id = cpu_to_le32(if_id);
  725. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  726. status = be_mcc_notify_wait(adapter);
  727. if (!status) {
  728. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  729. *pmac_id = le32_to_cpu(resp->pmac_id);
  730. }
  731. err:
  732. spin_unlock_bh(&adapter->mcc_lock);
  733. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  734. status = -EPERM;
  735. return status;
  736. }
  737. /* Uses synchronous MCCQ */
  738. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  739. {
  740. struct be_mcc_wrb *wrb;
  741. struct be_cmd_req_pmac_del *req;
  742. int status;
  743. if (pmac_id == -1)
  744. return 0;
  745. spin_lock_bh(&adapter->mcc_lock);
  746. wrb = wrb_from_mccq(adapter);
  747. if (!wrb) {
  748. status = -EBUSY;
  749. goto err;
  750. }
  751. req = embedded_payload(wrb);
  752. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  753. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  754. req->hdr.domain = dom;
  755. req->if_id = cpu_to_le32(if_id);
  756. req->pmac_id = cpu_to_le32(pmac_id);
  757. status = be_mcc_notify_wait(adapter);
  758. err:
  759. spin_unlock_bh(&adapter->mcc_lock);
  760. return status;
  761. }
  762. /* Uses Mbox */
  763. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  764. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  765. {
  766. struct be_mcc_wrb *wrb;
  767. struct be_cmd_req_cq_create *req;
  768. struct be_dma_mem *q_mem = &cq->dma_mem;
  769. void *ctxt;
  770. int status;
  771. if (mutex_lock_interruptible(&adapter->mbox_lock))
  772. return -1;
  773. wrb = wrb_from_mbox(adapter);
  774. req = embedded_payload(wrb);
  775. ctxt = &req->context;
  776. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  777. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  778. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  779. if (lancer_chip(adapter)) {
  780. req->hdr.version = 2;
  781. req->page_size = 1; /* 1 for 4K */
  782. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  783. no_delay);
  784. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  785. __ilog2_u32(cq->len/256));
  786. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  787. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  788. ctxt, 1);
  789. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  790. ctxt, eq->id);
  791. } else {
  792. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  793. coalesce_wm);
  794. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  795. ctxt, no_delay);
  796. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  797. __ilog2_u32(cq->len/256));
  798. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  799. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  800. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  801. }
  802. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  803. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  804. status = be_mbox_notify_wait(adapter);
  805. if (!status) {
  806. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  807. cq->id = le16_to_cpu(resp->cq_id);
  808. cq->created = true;
  809. }
  810. mutex_unlock(&adapter->mbox_lock);
  811. return status;
  812. }
  813. static u32 be_encoded_q_len(int q_len)
  814. {
  815. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  816. if (len_encoded == 16)
  817. len_encoded = 0;
  818. return len_encoded;
  819. }
  820. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  821. struct be_queue_info *mccq,
  822. struct be_queue_info *cq)
  823. {
  824. struct be_mcc_wrb *wrb;
  825. struct be_cmd_req_mcc_ext_create *req;
  826. struct be_dma_mem *q_mem = &mccq->dma_mem;
  827. void *ctxt;
  828. int status;
  829. if (mutex_lock_interruptible(&adapter->mbox_lock))
  830. return -1;
  831. wrb = wrb_from_mbox(adapter);
  832. req = embedded_payload(wrb);
  833. ctxt = &req->context;
  834. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  835. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  836. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  837. if (lancer_chip(adapter)) {
  838. req->hdr.version = 1;
  839. req->cq_id = cpu_to_le16(cq->id);
  840. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  841. be_encoded_q_len(mccq->len));
  842. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  843. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  844. ctxt, cq->id);
  845. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  846. ctxt, 1);
  847. } else {
  848. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  849. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  850. be_encoded_q_len(mccq->len));
  851. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  852. }
  853. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  854. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  855. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  856. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  857. status = be_mbox_notify_wait(adapter);
  858. if (!status) {
  859. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  860. mccq->id = le16_to_cpu(resp->id);
  861. mccq->created = true;
  862. }
  863. mutex_unlock(&adapter->mbox_lock);
  864. return status;
  865. }
  866. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  867. struct be_queue_info *mccq,
  868. struct be_queue_info *cq)
  869. {
  870. struct be_mcc_wrb *wrb;
  871. struct be_cmd_req_mcc_create *req;
  872. struct be_dma_mem *q_mem = &mccq->dma_mem;
  873. void *ctxt;
  874. int status;
  875. if (mutex_lock_interruptible(&adapter->mbox_lock))
  876. return -1;
  877. wrb = wrb_from_mbox(adapter);
  878. req = embedded_payload(wrb);
  879. ctxt = &req->context;
  880. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  881. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  882. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  883. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  884. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  885. be_encoded_q_len(mccq->len));
  886. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  887. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  888. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  889. status = be_mbox_notify_wait(adapter);
  890. if (!status) {
  891. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  892. mccq->id = le16_to_cpu(resp->id);
  893. mccq->created = true;
  894. }
  895. mutex_unlock(&adapter->mbox_lock);
  896. return status;
  897. }
  898. int be_cmd_mccq_create(struct be_adapter *adapter,
  899. struct be_queue_info *mccq,
  900. struct be_queue_info *cq)
  901. {
  902. int status;
  903. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  904. if (status && !lancer_chip(adapter)) {
  905. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  906. "or newer to avoid conflicting priorities between NIC "
  907. "and FCoE traffic");
  908. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  909. }
  910. return status;
  911. }
  912. int be_cmd_txq_create(struct be_adapter *adapter,
  913. struct be_queue_info *txq,
  914. struct be_queue_info *cq)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_eth_tx_create *req;
  918. struct be_dma_mem *q_mem = &txq->dma_mem;
  919. void *ctxt;
  920. int status;
  921. spin_lock_bh(&adapter->mcc_lock);
  922. wrb = wrb_from_mccq(adapter);
  923. if (!wrb) {
  924. status = -EBUSY;
  925. goto err;
  926. }
  927. req = embedded_payload(wrb);
  928. ctxt = &req->context;
  929. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  930. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  931. if (lancer_chip(adapter)) {
  932. req->hdr.version = 1;
  933. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  934. adapter->if_handle);
  935. }
  936. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  937. req->ulp_num = BE_ULP1_NUM;
  938. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  939. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  940. be_encoded_q_len(txq->len));
  941. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  942. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  943. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  944. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  945. status = be_mcc_notify_wait(adapter);
  946. if (!status) {
  947. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  948. txq->id = le16_to_cpu(resp->cid);
  949. txq->created = true;
  950. }
  951. err:
  952. spin_unlock_bh(&adapter->mcc_lock);
  953. return status;
  954. }
  955. /* Uses MCC */
  956. int be_cmd_rxq_create(struct be_adapter *adapter,
  957. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  958. u32 if_id, u32 rss, u8 *rss_id)
  959. {
  960. struct be_mcc_wrb *wrb;
  961. struct be_cmd_req_eth_rx_create *req;
  962. struct be_dma_mem *q_mem = &rxq->dma_mem;
  963. int status;
  964. spin_lock_bh(&adapter->mcc_lock);
  965. wrb = wrb_from_mccq(adapter);
  966. if (!wrb) {
  967. status = -EBUSY;
  968. goto err;
  969. }
  970. req = embedded_payload(wrb);
  971. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  972. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  973. req->cq_id = cpu_to_le16(cq_id);
  974. req->frag_size = fls(frag_size) - 1;
  975. req->num_pages = 2;
  976. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  977. req->interface_id = cpu_to_le32(if_id);
  978. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  979. req->rss_queue = cpu_to_le32(rss);
  980. status = be_mcc_notify_wait(adapter);
  981. if (!status) {
  982. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  983. rxq->id = le16_to_cpu(resp->id);
  984. rxq->created = true;
  985. *rss_id = resp->rss_id;
  986. }
  987. err:
  988. spin_unlock_bh(&adapter->mcc_lock);
  989. return status;
  990. }
  991. /* Generic destroyer function for all types of queues
  992. * Uses Mbox
  993. */
  994. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  995. int queue_type)
  996. {
  997. struct be_mcc_wrb *wrb;
  998. struct be_cmd_req_q_destroy *req;
  999. u8 subsys = 0, opcode = 0;
  1000. int status;
  1001. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1002. return -1;
  1003. wrb = wrb_from_mbox(adapter);
  1004. req = embedded_payload(wrb);
  1005. switch (queue_type) {
  1006. case QTYPE_EQ:
  1007. subsys = CMD_SUBSYSTEM_COMMON;
  1008. opcode = OPCODE_COMMON_EQ_DESTROY;
  1009. break;
  1010. case QTYPE_CQ:
  1011. subsys = CMD_SUBSYSTEM_COMMON;
  1012. opcode = OPCODE_COMMON_CQ_DESTROY;
  1013. break;
  1014. case QTYPE_TXQ:
  1015. subsys = CMD_SUBSYSTEM_ETH;
  1016. opcode = OPCODE_ETH_TX_DESTROY;
  1017. break;
  1018. case QTYPE_RXQ:
  1019. subsys = CMD_SUBSYSTEM_ETH;
  1020. opcode = OPCODE_ETH_RX_DESTROY;
  1021. break;
  1022. case QTYPE_MCCQ:
  1023. subsys = CMD_SUBSYSTEM_COMMON;
  1024. opcode = OPCODE_COMMON_MCC_DESTROY;
  1025. break;
  1026. default:
  1027. BUG();
  1028. }
  1029. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1030. NULL);
  1031. req->id = cpu_to_le16(q->id);
  1032. status = be_mbox_notify_wait(adapter);
  1033. q->created = false;
  1034. mutex_unlock(&adapter->mbox_lock);
  1035. return status;
  1036. }
  1037. /* Uses MCC */
  1038. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1039. {
  1040. struct be_mcc_wrb *wrb;
  1041. struct be_cmd_req_q_destroy *req;
  1042. int status;
  1043. spin_lock_bh(&adapter->mcc_lock);
  1044. wrb = wrb_from_mccq(adapter);
  1045. if (!wrb) {
  1046. status = -EBUSY;
  1047. goto err;
  1048. }
  1049. req = embedded_payload(wrb);
  1050. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1051. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1052. req->id = cpu_to_le16(q->id);
  1053. status = be_mcc_notify_wait(adapter);
  1054. q->created = false;
  1055. err:
  1056. spin_unlock_bh(&adapter->mcc_lock);
  1057. return status;
  1058. }
  1059. /* Create an rx filtering policy configuration on an i/f
  1060. * Uses MCCQ
  1061. */
  1062. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1063. u32 *if_handle, u32 domain)
  1064. {
  1065. struct be_mcc_wrb *wrb;
  1066. struct be_cmd_req_if_create *req;
  1067. int status;
  1068. spin_lock_bh(&adapter->mcc_lock);
  1069. wrb = wrb_from_mccq(adapter);
  1070. if (!wrb) {
  1071. status = -EBUSY;
  1072. goto err;
  1073. }
  1074. req = embedded_payload(wrb);
  1075. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1076. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1077. req->hdr.domain = domain;
  1078. req->capability_flags = cpu_to_le32(cap_flags);
  1079. req->enable_flags = cpu_to_le32(en_flags);
  1080. req->pmac_invalid = true;
  1081. status = be_mcc_notify_wait(adapter);
  1082. if (!status) {
  1083. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1084. *if_handle = le32_to_cpu(resp->interface_id);
  1085. }
  1086. err:
  1087. spin_unlock_bh(&adapter->mcc_lock);
  1088. return status;
  1089. }
  1090. /* Uses MCCQ */
  1091. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1092. {
  1093. struct be_mcc_wrb *wrb;
  1094. struct be_cmd_req_if_destroy *req;
  1095. int status;
  1096. if (interface_id == -1)
  1097. return 0;
  1098. spin_lock_bh(&adapter->mcc_lock);
  1099. wrb = wrb_from_mccq(adapter);
  1100. if (!wrb) {
  1101. status = -EBUSY;
  1102. goto err;
  1103. }
  1104. req = embedded_payload(wrb);
  1105. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1106. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1107. req->hdr.domain = domain;
  1108. req->interface_id = cpu_to_le32(interface_id);
  1109. status = be_mcc_notify_wait(adapter);
  1110. err:
  1111. spin_unlock_bh(&adapter->mcc_lock);
  1112. return status;
  1113. }
  1114. /* Get stats is a non embedded command: the request is not embedded inside
  1115. * WRB but is a separate dma memory block
  1116. * Uses asynchronous MCC
  1117. */
  1118. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1119. {
  1120. struct be_mcc_wrb *wrb;
  1121. struct be_cmd_req_hdr *hdr;
  1122. int status = 0;
  1123. spin_lock_bh(&adapter->mcc_lock);
  1124. wrb = wrb_from_mccq(adapter);
  1125. if (!wrb) {
  1126. status = -EBUSY;
  1127. goto err;
  1128. }
  1129. hdr = nonemb_cmd->va;
  1130. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1131. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1132. /* version 1 of the cmd is not supported only by BE2 */
  1133. if (!BE2_chip(adapter))
  1134. hdr->version = 1;
  1135. be_mcc_notify(adapter);
  1136. adapter->stats_cmd_sent = true;
  1137. err:
  1138. spin_unlock_bh(&adapter->mcc_lock);
  1139. return status;
  1140. }
  1141. /* Lancer Stats */
  1142. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1143. struct be_dma_mem *nonemb_cmd)
  1144. {
  1145. struct be_mcc_wrb *wrb;
  1146. struct lancer_cmd_req_pport_stats *req;
  1147. int status = 0;
  1148. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1149. CMD_SUBSYSTEM_ETH))
  1150. return -EPERM;
  1151. spin_lock_bh(&adapter->mcc_lock);
  1152. wrb = wrb_from_mccq(adapter);
  1153. if (!wrb) {
  1154. status = -EBUSY;
  1155. goto err;
  1156. }
  1157. req = nonemb_cmd->va;
  1158. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1159. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1160. nonemb_cmd);
  1161. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1162. req->cmd_params.params.reset_stats = 0;
  1163. be_mcc_notify(adapter);
  1164. adapter->stats_cmd_sent = true;
  1165. err:
  1166. spin_unlock_bh(&adapter->mcc_lock);
  1167. return status;
  1168. }
  1169. static int be_mac_to_link_speed(int mac_speed)
  1170. {
  1171. switch (mac_speed) {
  1172. case PHY_LINK_SPEED_ZERO:
  1173. return 0;
  1174. case PHY_LINK_SPEED_10MBPS:
  1175. return 10;
  1176. case PHY_LINK_SPEED_100MBPS:
  1177. return 100;
  1178. case PHY_LINK_SPEED_1GBPS:
  1179. return 1000;
  1180. case PHY_LINK_SPEED_10GBPS:
  1181. return 10000;
  1182. }
  1183. return 0;
  1184. }
  1185. /* Uses synchronous mcc
  1186. * Returns link_speed in Mbps
  1187. */
  1188. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1189. u8 *link_status, u32 dom)
  1190. {
  1191. struct be_mcc_wrb *wrb;
  1192. struct be_cmd_req_link_status *req;
  1193. int status;
  1194. spin_lock_bh(&adapter->mcc_lock);
  1195. if (link_status)
  1196. *link_status = LINK_DOWN;
  1197. wrb = wrb_from_mccq(adapter);
  1198. if (!wrb) {
  1199. status = -EBUSY;
  1200. goto err;
  1201. }
  1202. req = embedded_payload(wrb);
  1203. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1204. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1205. /* version 1 of the cmd is not supported only by BE2 */
  1206. if (!BE2_chip(adapter))
  1207. req->hdr.version = 1;
  1208. req->hdr.domain = dom;
  1209. status = be_mcc_notify_wait(adapter);
  1210. if (!status) {
  1211. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1212. if (link_speed) {
  1213. *link_speed = resp->link_speed ?
  1214. le16_to_cpu(resp->link_speed) * 10 :
  1215. be_mac_to_link_speed(resp->mac_speed);
  1216. if (!resp->logical_link_status)
  1217. *link_speed = 0;
  1218. }
  1219. if (link_status)
  1220. *link_status = resp->logical_link_status;
  1221. }
  1222. err:
  1223. spin_unlock_bh(&adapter->mcc_lock);
  1224. return status;
  1225. }
  1226. /* Uses synchronous mcc */
  1227. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1228. {
  1229. struct be_mcc_wrb *wrb;
  1230. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1231. int status;
  1232. spin_lock_bh(&adapter->mcc_lock);
  1233. wrb = wrb_from_mccq(adapter);
  1234. if (!wrb) {
  1235. status = -EBUSY;
  1236. goto err;
  1237. }
  1238. req = embedded_payload(wrb);
  1239. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1240. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1241. wrb, NULL);
  1242. be_mcc_notify(adapter);
  1243. err:
  1244. spin_unlock_bh(&adapter->mcc_lock);
  1245. return status;
  1246. }
  1247. /* Uses synchronous mcc */
  1248. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1249. {
  1250. struct be_mcc_wrb *wrb;
  1251. struct be_cmd_req_get_fat *req;
  1252. int status;
  1253. spin_lock_bh(&adapter->mcc_lock);
  1254. wrb = wrb_from_mccq(adapter);
  1255. if (!wrb) {
  1256. status = -EBUSY;
  1257. goto err;
  1258. }
  1259. req = embedded_payload(wrb);
  1260. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1261. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1262. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1263. status = be_mcc_notify_wait(adapter);
  1264. if (!status) {
  1265. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1266. if (log_size && resp->log_size)
  1267. *log_size = le32_to_cpu(resp->log_size) -
  1268. sizeof(u32);
  1269. }
  1270. err:
  1271. spin_unlock_bh(&adapter->mcc_lock);
  1272. return status;
  1273. }
  1274. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1275. {
  1276. struct be_dma_mem get_fat_cmd;
  1277. struct be_mcc_wrb *wrb;
  1278. struct be_cmd_req_get_fat *req;
  1279. u32 offset = 0, total_size, buf_size,
  1280. log_offset = sizeof(u32), payload_len;
  1281. int status;
  1282. if (buf_len == 0)
  1283. return;
  1284. total_size = buf_len;
  1285. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1286. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1287. get_fat_cmd.size,
  1288. &get_fat_cmd.dma);
  1289. if (!get_fat_cmd.va) {
  1290. status = -ENOMEM;
  1291. dev_err(&adapter->pdev->dev,
  1292. "Memory allocation failure while retrieving FAT data\n");
  1293. return;
  1294. }
  1295. spin_lock_bh(&adapter->mcc_lock);
  1296. while (total_size) {
  1297. buf_size = min(total_size, (u32)60*1024);
  1298. total_size -= buf_size;
  1299. wrb = wrb_from_mccq(adapter);
  1300. if (!wrb) {
  1301. status = -EBUSY;
  1302. goto err;
  1303. }
  1304. req = get_fat_cmd.va;
  1305. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1306. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1307. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1308. &get_fat_cmd);
  1309. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1310. req->read_log_offset = cpu_to_le32(log_offset);
  1311. req->read_log_length = cpu_to_le32(buf_size);
  1312. req->data_buffer_size = cpu_to_le32(buf_size);
  1313. status = be_mcc_notify_wait(adapter);
  1314. if (!status) {
  1315. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1316. memcpy(buf + offset,
  1317. resp->data_buffer,
  1318. le32_to_cpu(resp->read_log_length));
  1319. } else {
  1320. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1321. goto err;
  1322. }
  1323. offset += buf_size;
  1324. log_offset += buf_size;
  1325. }
  1326. err:
  1327. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1328. get_fat_cmd.va,
  1329. get_fat_cmd.dma);
  1330. spin_unlock_bh(&adapter->mcc_lock);
  1331. }
  1332. /* Uses synchronous mcc */
  1333. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1334. char *fw_on_flash)
  1335. {
  1336. struct be_mcc_wrb *wrb;
  1337. struct be_cmd_req_get_fw_version *req;
  1338. int status;
  1339. spin_lock_bh(&adapter->mcc_lock);
  1340. wrb = wrb_from_mccq(adapter);
  1341. if (!wrb) {
  1342. status = -EBUSY;
  1343. goto err;
  1344. }
  1345. req = embedded_payload(wrb);
  1346. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1347. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1348. status = be_mcc_notify_wait(adapter);
  1349. if (!status) {
  1350. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1351. strcpy(fw_ver, resp->firmware_version_string);
  1352. if (fw_on_flash)
  1353. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1354. }
  1355. err:
  1356. spin_unlock_bh(&adapter->mcc_lock);
  1357. return status;
  1358. }
  1359. /* set the EQ delay interval of an EQ to specified value
  1360. * Uses async mcc
  1361. */
  1362. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1363. {
  1364. struct be_mcc_wrb *wrb;
  1365. struct be_cmd_req_modify_eq_delay *req;
  1366. int status = 0;
  1367. spin_lock_bh(&adapter->mcc_lock);
  1368. wrb = wrb_from_mccq(adapter);
  1369. if (!wrb) {
  1370. status = -EBUSY;
  1371. goto err;
  1372. }
  1373. req = embedded_payload(wrb);
  1374. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1375. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1376. req->num_eq = cpu_to_le32(1);
  1377. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1378. req->delay[0].phase = 0;
  1379. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1380. be_mcc_notify(adapter);
  1381. err:
  1382. spin_unlock_bh(&adapter->mcc_lock);
  1383. return status;
  1384. }
  1385. /* Uses sycnhronous mcc */
  1386. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1387. u32 num, bool untagged, bool promiscuous)
  1388. {
  1389. struct be_mcc_wrb *wrb;
  1390. struct be_cmd_req_vlan_config *req;
  1391. int status;
  1392. spin_lock_bh(&adapter->mcc_lock);
  1393. wrb = wrb_from_mccq(adapter);
  1394. if (!wrb) {
  1395. status = -EBUSY;
  1396. goto err;
  1397. }
  1398. req = embedded_payload(wrb);
  1399. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1400. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1401. req->interface_id = if_id;
  1402. req->promiscuous = promiscuous;
  1403. req->untagged = untagged;
  1404. req->num_vlan = num;
  1405. if (!promiscuous) {
  1406. memcpy(req->normal_vlan, vtag_array,
  1407. req->num_vlan * sizeof(vtag_array[0]));
  1408. }
  1409. status = be_mcc_notify_wait(adapter);
  1410. err:
  1411. spin_unlock_bh(&adapter->mcc_lock);
  1412. return status;
  1413. }
  1414. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1415. {
  1416. struct be_mcc_wrb *wrb;
  1417. struct be_dma_mem *mem = &adapter->rx_filter;
  1418. struct be_cmd_req_rx_filter *req = mem->va;
  1419. int status;
  1420. spin_lock_bh(&adapter->mcc_lock);
  1421. wrb = wrb_from_mccq(adapter);
  1422. if (!wrb) {
  1423. status = -EBUSY;
  1424. goto err;
  1425. }
  1426. memset(req, 0, sizeof(*req));
  1427. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1428. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1429. wrb, mem);
  1430. req->if_id = cpu_to_le32(adapter->if_handle);
  1431. if (flags & IFF_PROMISC) {
  1432. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1433. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1434. if (value == ON)
  1435. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1436. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1437. } else if (flags & IFF_ALLMULTI) {
  1438. req->if_flags_mask = req->if_flags =
  1439. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1440. } else {
  1441. struct netdev_hw_addr *ha;
  1442. int i = 0;
  1443. req->if_flags_mask = req->if_flags =
  1444. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1445. /* Reset mcast promisc mode if already set by setting mask
  1446. * and not setting flags field
  1447. */
  1448. req->if_flags_mask |=
  1449. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1450. adapter->if_cap_flags);
  1451. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1452. netdev_for_each_mc_addr(ha, adapter->netdev)
  1453. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1454. }
  1455. status = be_mcc_notify_wait(adapter);
  1456. err:
  1457. spin_unlock_bh(&adapter->mcc_lock);
  1458. return status;
  1459. }
  1460. /* Uses synchrounous mcc */
  1461. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1462. {
  1463. struct be_mcc_wrb *wrb;
  1464. struct be_cmd_req_set_flow_control *req;
  1465. int status;
  1466. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1467. CMD_SUBSYSTEM_COMMON))
  1468. return -EPERM;
  1469. spin_lock_bh(&adapter->mcc_lock);
  1470. wrb = wrb_from_mccq(adapter);
  1471. if (!wrb) {
  1472. status = -EBUSY;
  1473. goto err;
  1474. }
  1475. req = embedded_payload(wrb);
  1476. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1477. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1478. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1479. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1480. status = be_mcc_notify_wait(adapter);
  1481. err:
  1482. spin_unlock_bh(&adapter->mcc_lock);
  1483. return status;
  1484. }
  1485. /* Uses sycn mcc */
  1486. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1487. {
  1488. struct be_mcc_wrb *wrb;
  1489. struct be_cmd_req_get_flow_control *req;
  1490. int status;
  1491. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1492. CMD_SUBSYSTEM_COMMON))
  1493. return -EPERM;
  1494. spin_lock_bh(&adapter->mcc_lock);
  1495. wrb = wrb_from_mccq(adapter);
  1496. if (!wrb) {
  1497. status = -EBUSY;
  1498. goto err;
  1499. }
  1500. req = embedded_payload(wrb);
  1501. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1502. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1503. status = be_mcc_notify_wait(adapter);
  1504. if (!status) {
  1505. struct be_cmd_resp_get_flow_control *resp =
  1506. embedded_payload(wrb);
  1507. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1508. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1509. }
  1510. err:
  1511. spin_unlock_bh(&adapter->mcc_lock);
  1512. return status;
  1513. }
  1514. /* Uses mbox */
  1515. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1516. u32 *mode, u32 *caps)
  1517. {
  1518. struct be_mcc_wrb *wrb;
  1519. struct be_cmd_req_query_fw_cfg *req;
  1520. int status;
  1521. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1522. return -1;
  1523. wrb = wrb_from_mbox(adapter);
  1524. req = embedded_payload(wrb);
  1525. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1526. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1527. status = be_mbox_notify_wait(adapter);
  1528. if (!status) {
  1529. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1530. *port_num = le32_to_cpu(resp->phys_port);
  1531. *mode = le32_to_cpu(resp->function_mode);
  1532. *caps = le32_to_cpu(resp->function_caps);
  1533. }
  1534. mutex_unlock(&adapter->mbox_lock);
  1535. return status;
  1536. }
  1537. /* Uses mbox */
  1538. int be_cmd_reset_function(struct be_adapter *adapter)
  1539. {
  1540. struct be_mcc_wrb *wrb;
  1541. struct be_cmd_req_hdr *req;
  1542. int status;
  1543. if (lancer_chip(adapter)) {
  1544. status = lancer_wait_ready(adapter);
  1545. if (!status) {
  1546. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1547. adapter->db + SLIPORT_CONTROL_OFFSET);
  1548. status = lancer_test_and_set_rdy_state(adapter);
  1549. }
  1550. if (status) {
  1551. dev_err(&adapter->pdev->dev,
  1552. "Adapter in non recoverable error\n");
  1553. }
  1554. return status;
  1555. }
  1556. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1557. return -1;
  1558. wrb = wrb_from_mbox(adapter);
  1559. req = embedded_payload(wrb);
  1560. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1561. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1562. status = be_mbox_notify_wait(adapter);
  1563. mutex_unlock(&adapter->mbox_lock);
  1564. return status;
  1565. }
  1566. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1567. {
  1568. struct be_mcc_wrb *wrb;
  1569. struct be_cmd_req_rss_config *req;
  1570. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1571. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1572. 0x3ea83c02, 0x4a110304};
  1573. int status;
  1574. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1575. return -1;
  1576. wrb = wrb_from_mbox(adapter);
  1577. req = embedded_payload(wrb);
  1578. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1579. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1580. req->if_id = cpu_to_le32(adapter->if_handle);
  1581. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1582. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1583. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1584. req->hdr.version = 1;
  1585. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1586. RSS_ENABLE_UDP_IPV6);
  1587. }
  1588. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1589. memcpy(req->cpu_table, rsstable, table_size);
  1590. memcpy(req->hash, myhash, sizeof(myhash));
  1591. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1592. status = be_mbox_notify_wait(adapter);
  1593. mutex_unlock(&adapter->mbox_lock);
  1594. return status;
  1595. }
  1596. /* Uses sync mcc */
  1597. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1598. u8 bcn, u8 sts, u8 state)
  1599. {
  1600. struct be_mcc_wrb *wrb;
  1601. struct be_cmd_req_enable_disable_beacon *req;
  1602. int status;
  1603. spin_lock_bh(&adapter->mcc_lock);
  1604. wrb = wrb_from_mccq(adapter);
  1605. if (!wrb) {
  1606. status = -EBUSY;
  1607. goto err;
  1608. }
  1609. req = embedded_payload(wrb);
  1610. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1611. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1612. req->port_num = port_num;
  1613. req->beacon_state = state;
  1614. req->beacon_duration = bcn;
  1615. req->status_duration = sts;
  1616. status = be_mcc_notify_wait(adapter);
  1617. err:
  1618. spin_unlock_bh(&adapter->mcc_lock);
  1619. return status;
  1620. }
  1621. /* Uses sync mcc */
  1622. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1623. {
  1624. struct be_mcc_wrb *wrb;
  1625. struct be_cmd_req_get_beacon_state *req;
  1626. int status;
  1627. spin_lock_bh(&adapter->mcc_lock);
  1628. wrb = wrb_from_mccq(adapter);
  1629. if (!wrb) {
  1630. status = -EBUSY;
  1631. goto err;
  1632. }
  1633. req = embedded_payload(wrb);
  1634. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1635. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1636. req->port_num = port_num;
  1637. status = be_mcc_notify_wait(adapter);
  1638. if (!status) {
  1639. struct be_cmd_resp_get_beacon_state *resp =
  1640. embedded_payload(wrb);
  1641. *state = resp->beacon_state;
  1642. }
  1643. err:
  1644. spin_unlock_bh(&adapter->mcc_lock);
  1645. return status;
  1646. }
  1647. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1648. u32 data_size, u32 data_offset,
  1649. const char *obj_name, u32 *data_written,
  1650. u8 *change_status, u8 *addn_status)
  1651. {
  1652. struct be_mcc_wrb *wrb;
  1653. struct lancer_cmd_req_write_object *req;
  1654. struct lancer_cmd_resp_write_object *resp;
  1655. void *ctxt = NULL;
  1656. int status;
  1657. spin_lock_bh(&adapter->mcc_lock);
  1658. adapter->flash_status = 0;
  1659. wrb = wrb_from_mccq(adapter);
  1660. if (!wrb) {
  1661. status = -EBUSY;
  1662. goto err_unlock;
  1663. }
  1664. req = embedded_payload(wrb);
  1665. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1666. OPCODE_COMMON_WRITE_OBJECT,
  1667. sizeof(struct lancer_cmd_req_write_object), wrb,
  1668. NULL);
  1669. ctxt = &req->context;
  1670. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1671. write_length, ctxt, data_size);
  1672. if (data_size == 0)
  1673. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1674. eof, ctxt, 1);
  1675. else
  1676. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1677. eof, ctxt, 0);
  1678. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1679. req->write_offset = cpu_to_le32(data_offset);
  1680. strcpy(req->object_name, obj_name);
  1681. req->descriptor_count = cpu_to_le32(1);
  1682. req->buf_len = cpu_to_le32(data_size);
  1683. req->addr_low = cpu_to_le32((cmd->dma +
  1684. sizeof(struct lancer_cmd_req_write_object))
  1685. & 0xFFFFFFFF);
  1686. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1687. sizeof(struct lancer_cmd_req_write_object)));
  1688. be_mcc_notify(adapter);
  1689. spin_unlock_bh(&adapter->mcc_lock);
  1690. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1691. msecs_to_jiffies(30000)))
  1692. status = -1;
  1693. else
  1694. status = adapter->flash_status;
  1695. resp = embedded_payload(wrb);
  1696. if (!status) {
  1697. *data_written = le32_to_cpu(resp->actual_write_len);
  1698. *change_status = resp->change_status;
  1699. } else {
  1700. *addn_status = resp->additional_status;
  1701. }
  1702. return status;
  1703. err_unlock:
  1704. spin_unlock_bh(&adapter->mcc_lock);
  1705. return status;
  1706. }
  1707. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1708. u32 data_size, u32 data_offset, const char *obj_name,
  1709. u32 *data_read, u32 *eof, u8 *addn_status)
  1710. {
  1711. struct be_mcc_wrb *wrb;
  1712. struct lancer_cmd_req_read_object *req;
  1713. struct lancer_cmd_resp_read_object *resp;
  1714. int status;
  1715. spin_lock_bh(&adapter->mcc_lock);
  1716. wrb = wrb_from_mccq(adapter);
  1717. if (!wrb) {
  1718. status = -EBUSY;
  1719. goto err_unlock;
  1720. }
  1721. req = embedded_payload(wrb);
  1722. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1723. OPCODE_COMMON_READ_OBJECT,
  1724. sizeof(struct lancer_cmd_req_read_object), wrb,
  1725. NULL);
  1726. req->desired_read_len = cpu_to_le32(data_size);
  1727. req->read_offset = cpu_to_le32(data_offset);
  1728. strcpy(req->object_name, obj_name);
  1729. req->descriptor_count = cpu_to_le32(1);
  1730. req->buf_len = cpu_to_le32(data_size);
  1731. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1732. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1733. status = be_mcc_notify_wait(adapter);
  1734. resp = embedded_payload(wrb);
  1735. if (!status) {
  1736. *data_read = le32_to_cpu(resp->actual_read_len);
  1737. *eof = le32_to_cpu(resp->eof);
  1738. } else {
  1739. *addn_status = resp->additional_status;
  1740. }
  1741. err_unlock:
  1742. spin_unlock_bh(&adapter->mcc_lock);
  1743. return status;
  1744. }
  1745. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1746. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1747. {
  1748. struct be_mcc_wrb *wrb;
  1749. struct be_cmd_write_flashrom *req;
  1750. int status;
  1751. spin_lock_bh(&adapter->mcc_lock);
  1752. adapter->flash_status = 0;
  1753. wrb = wrb_from_mccq(adapter);
  1754. if (!wrb) {
  1755. status = -EBUSY;
  1756. goto err_unlock;
  1757. }
  1758. req = cmd->va;
  1759. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1760. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1761. req->params.op_type = cpu_to_le32(flash_type);
  1762. req->params.op_code = cpu_to_le32(flash_opcode);
  1763. req->params.data_buf_size = cpu_to_le32(buf_size);
  1764. be_mcc_notify(adapter);
  1765. spin_unlock_bh(&adapter->mcc_lock);
  1766. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1767. msecs_to_jiffies(40000)))
  1768. status = -1;
  1769. else
  1770. status = adapter->flash_status;
  1771. return status;
  1772. err_unlock:
  1773. spin_unlock_bh(&adapter->mcc_lock);
  1774. return status;
  1775. }
  1776. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1777. int offset)
  1778. {
  1779. struct be_mcc_wrb *wrb;
  1780. struct be_cmd_read_flash_crc *req;
  1781. int status;
  1782. spin_lock_bh(&adapter->mcc_lock);
  1783. wrb = wrb_from_mccq(adapter);
  1784. if (!wrb) {
  1785. status = -EBUSY;
  1786. goto err;
  1787. }
  1788. req = embedded_payload(wrb);
  1789. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1790. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1791. wrb, NULL);
  1792. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1793. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1794. req->params.offset = cpu_to_le32(offset);
  1795. req->params.data_buf_size = cpu_to_le32(0x4);
  1796. status = be_mcc_notify_wait(adapter);
  1797. if (!status)
  1798. memcpy(flashed_crc, req->crc, 4);
  1799. err:
  1800. spin_unlock_bh(&adapter->mcc_lock);
  1801. return status;
  1802. }
  1803. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1804. struct be_dma_mem *nonemb_cmd)
  1805. {
  1806. struct be_mcc_wrb *wrb;
  1807. struct be_cmd_req_acpi_wol_magic_config *req;
  1808. int status;
  1809. spin_lock_bh(&adapter->mcc_lock);
  1810. wrb = wrb_from_mccq(adapter);
  1811. if (!wrb) {
  1812. status = -EBUSY;
  1813. goto err;
  1814. }
  1815. req = nonemb_cmd->va;
  1816. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1817. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1818. nonemb_cmd);
  1819. memcpy(req->magic_mac, mac, ETH_ALEN);
  1820. status = be_mcc_notify_wait(adapter);
  1821. err:
  1822. spin_unlock_bh(&adapter->mcc_lock);
  1823. return status;
  1824. }
  1825. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1826. u8 loopback_type, u8 enable)
  1827. {
  1828. struct be_mcc_wrb *wrb;
  1829. struct be_cmd_req_set_lmode *req;
  1830. int status;
  1831. spin_lock_bh(&adapter->mcc_lock);
  1832. wrb = wrb_from_mccq(adapter);
  1833. if (!wrb) {
  1834. status = -EBUSY;
  1835. goto err;
  1836. }
  1837. req = embedded_payload(wrb);
  1838. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1839. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1840. NULL);
  1841. req->src_port = port_num;
  1842. req->dest_port = port_num;
  1843. req->loopback_type = loopback_type;
  1844. req->loopback_state = enable;
  1845. status = be_mcc_notify_wait(adapter);
  1846. err:
  1847. spin_unlock_bh(&adapter->mcc_lock);
  1848. return status;
  1849. }
  1850. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1851. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1852. {
  1853. struct be_mcc_wrb *wrb;
  1854. struct be_cmd_req_loopback_test *req;
  1855. int status;
  1856. spin_lock_bh(&adapter->mcc_lock);
  1857. wrb = wrb_from_mccq(adapter);
  1858. if (!wrb) {
  1859. status = -EBUSY;
  1860. goto err;
  1861. }
  1862. req = embedded_payload(wrb);
  1863. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1864. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1865. req->hdr.timeout = cpu_to_le32(4);
  1866. req->pattern = cpu_to_le64(pattern);
  1867. req->src_port = cpu_to_le32(port_num);
  1868. req->dest_port = cpu_to_le32(port_num);
  1869. req->pkt_size = cpu_to_le32(pkt_size);
  1870. req->num_pkts = cpu_to_le32(num_pkts);
  1871. req->loopback_type = cpu_to_le32(loopback_type);
  1872. status = be_mcc_notify_wait(adapter);
  1873. if (!status) {
  1874. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1875. status = le32_to_cpu(resp->status);
  1876. }
  1877. err:
  1878. spin_unlock_bh(&adapter->mcc_lock);
  1879. return status;
  1880. }
  1881. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1882. u32 byte_cnt, struct be_dma_mem *cmd)
  1883. {
  1884. struct be_mcc_wrb *wrb;
  1885. struct be_cmd_req_ddrdma_test *req;
  1886. int status;
  1887. int i, j = 0;
  1888. spin_lock_bh(&adapter->mcc_lock);
  1889. wrb = wrb_from_mccq(adapter);
  1890. if (!wrb) {
  1891. status = -EBUSY;
  1892. goto err;
  1893. }
  1894. req = cmd->va;
  1895. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1896. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1897. req->pattern = cpu_to_le64(pattern);
  1898. req->byte_count = cpu_to_le32(byte_cnt);
  1899. for (i = 0; i < byte_cnt; i++) {
  1900. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1901. j++;
  1902. if (j > 7)
  1903. j = 0;
  1904. }
  1905. status = be_mcc_notify_wait(adapter);
  1906. if (!status) {
  1907. struct be_cmd_resp_ddrdma_test *resp;
  1908. resp = cmd->va;
  1909. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1910. resp->snd_err) {
  1911. status = -1;
  1912. }
  1913. }
  1914. err:
  1915. spin_unlock_bh(&adapter->mcc_lock);
  1916. return status;
  1917. }
  1918. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1919. struct be_dma_mem *nonemb_cmd)
  1920. {
  1921. struct be_mcc_wrb *wrb;
  1922. struct be_cmd_req_seeprom_read *req;
  1923. struct be_sge *sge;
  1924. int status;
  1925. spin_lock_bh(&adapter->mcc_lock);
  1926. wrb = wrb_from_mccq(adapter);
  1927. if (!wrb) {
  1928. status = -EBUSY;
  1929. goto err;
  1930. }
  1931. req = nonemb_cmd->va;
  1932. sge = nonembedded_sgl(wrb);
  1933. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1934. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1935. nonemb_cmd);
  1936. status = be_mcc_notify_wait(adapter);
  1937. err:
  1938. spin_unlock_bh(&adapter->mcc_lock);
  1939. return status;
  1940. }
  1941. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1942. {
  1943. struct be_mcc_wrb *wrb;
  1944. struct be_cmd_req_get_phy_info *req;
  1945. struct be_dma_mem cmd;
  1946. int status;
  1947. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1948. CMD_SUBSYSTEM_COMMON))
  1949. return -EPERM;
  1950. spin_lock_bh(&adapter->mcc_lock);
  1951. wrb = wrb_from_mccq(adapter);
  1952. if (!wrb) {
  1953. status = -EBUSY;
  1954. goto err;
  1955. }
  1956. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1957. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1958. &cmd.dma);
  1959. if (!cmd.va) {
  1960. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1961. status = -ENOMEM;
  1962. goto err;
  1963. }
  1964. req = cmd.va;
  1965. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1966. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1967. wrb, &cmd);
  1968. status = be_mcc_notify_wait(adapter);
  1969. if (!status) {
  1970. struct be_phy_info *resp_phy_info =
  1971. cmd.va + sizeof(struct be_cmd_req_hdr);
  1972. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1973. adapter->phy.interface_type =
  1974. le16_to_cpu(resp_phy_info->interface_type);
  1975. adapter->phy.auto_speeds_supported =
  1976. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1977. adapter->phy.fixed_speeds_supported =
  1978. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1979. adapter->phy.misc_params =
  1980. le32_to_cpu(resp_phy_info->misc_params);
  1981. }
  1982. pci_free_consistent(adapter->pdev, cmd.size,
  1983. cmd.va, cmd.dma);
  1984. err:
  1985. spin_unlock_bh(&adapter->mcc_lock);
  1986. return status;
  1987. }
  1988. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1989. {
  1990. struct be_mcc_wrb *wrb;
  1991. struct be_cmd_req_set_qos *req;
  1992. int status;
  1993. spin_lock_bh(&adapter->mcc_lock);
  1994. wrb = wrb_from_mccq(adapter);
  1995. if (!wrb) {
  1996. status = -EBUSY;
  1997. goto err;
  1998. }
  1999. req = embedded_payload(wrb);
  2000. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2001. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2002. req->hdr.domain = domain;
  2003. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2004. req->max_bps_nic = cpu_to_le32(bps);
  2005. status = be_mcc_notify_wait(adapter);
  2006. err:
  2007. spin_unlock_bh(&adapter->mcc_lock);
  2008. return status;
  2009. }
  2010. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2011. {
  2012. struct be_mcc_wrb *wrb;
  2013. struct be_cmd_req_cntl_attribs *req;
  2014. struct be_cmd_resp_cntl_attribs *resp;
  2015. int status;
  2016. int payload_len = max(sizeof(*req), sizeof(*resp));
  2017. struct mgmt_controller_attrib *attribs;
  2018. struct be_dma_mem attribs_cmd;
  2019. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2020. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2021. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2022. &attribs_cmd.dma);
  2023. if (!attribs_cmd.va) {
  2024. dev_err(&adapter->pdev->dev,
  2025. "Memory allocation failure\n");
  2026. return -ENOMEM;
  2027. }
  2028. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2029. return -1;
  2030. wrb = wrb_from_mbox(adapter);
  2031. if (!wrb) {
  2032. status = -EBUSY;
  2033. goto err;
  2034. }
  2035. req = attribs_cmd.va;
  2036. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2037. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2038. &attribs_cmd);
  2039. status = be_mbox_notify_wait(adapter);
  2040. if (!status) {
  2041. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2042. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2043. }
  2044. err:
  2045. mutex_unlock(&adapter->mbox_lock);
  2046. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  2047. attribs_cmd.dma);
  2048. return status;
  2049. }
  2050. /* Uses mbox */
  2051. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2052. {
  2053. struct be_mcc_wrb *wrb;
  2054. struct be_cmd_req_set_func_cap *req;
  2055. int status;
  2056. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2057. return -1;
  2058. wrb = wrb_from_mbox(adapter);
  2059. if (!wrb) {
  2060. status = -EBUSY;
  2061. goto err;
  2062. }
  2063. req = embedded_payload(wrb);
  2064. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2065. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2066. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2067. CAPABILITY_BE3_NATIVE_ERX_API);
  2068. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2069. status = be_mbox_notify_wait(adapter);
  2070. if (!status) {
  2071. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2072. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2073. CAPABILITY_BE3_NATIVE_ERX_API;
  2074. if (!adapter->be3_native)
  2075. dev_warn(&adapter->pdev->dev,
  2076. "adapter not in advanced mode\n");
  2077. }
  2078. err:
  2079. mutex_unlock(&adapter->mbox_lock);
  2080. return status;
  2081. }
  2082. /* Get privilege(s) for a function */
  2083. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2084. u32 domain)
  2085. {
  2086. struct be_mcc_wrb *wrb;
  2087. struct be_cmd_req_get_fn_privileges *req;
  2088. int status;
  2089. spin_lock_bh(&adapter->mcc_lock);
  2090. wrb = wrb_from_mccq(adapter);
  2091. if (!wrb) {
  2092. status = -EBUSY;
  2093. goto err;
  2094. }
  2095. req = embedded_payload(wrb);
  2096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2097. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2098. wrb, NULL);
  2099. req->hdr.domain = domain;
  2100. status = be_mcc_notify_wait(adapter);
  2101. if (!status) {
  2102. struct be_cmd_resp_get_fn_privileges *resp =
  2103. embedded_payload(wrb);
  2104. *privilege = le32_to_cpu(resp->privilege_mask);
  2105. }
  2106. err:
  2107. spin_unlock_bh(&adapter->mcc_lock);
  2108. return status;
  2109. }
  2110. /* Uses synchronous MCCQ */
  2111. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2112. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2113. {
  2114. struct be_mcc_wrb *wrb;
  2115. struct be_cmd_req_get_mac_list *req;
  2116. int status;
  2117. int mac_count;
  2118. struct be_dma_mem get_mac_list_cmd;
  2119. int i;
  2120. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2121. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2122. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2123. get_mac_list_cmd.size,
  2124. &get_mac_list_cmd.dma);
  2125. if (!get_mac_list_cmd.va) {
  2126. dev_err(&adapter->pdev->dev,
  2127. "Memory allocation failure during GET_MAC_LIST\n");
  2128. return -ENOMEM;
  2129. }
  2130. spin_lock_bh(&adapter->mcc_lock);
  2131. wrb = wrb_from_mccq(adapter);
  2132. if (!wrb) {
  2133. status = -EBUSY;
  2134. goto out;
  2135. }
  2136. req = get_mac_list_cmd.va;
  2137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2138. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2139. wrb, &get_mac_list_cmd);
  2140. req->hdr.domain = domain;
  2141. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2142. req->perm_override = 1;
  2143. status = be_mcc_notify_wait(adapter);
  2144. if (!status) {
  2145. struct be_cmd_resp_get_mac_list *resp =
  2146. get_mac_list_cmd.va;
  2147. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2148. /* Mac list returned could contain one or more active mac_ids
  2149. * or one or more true or pseudo permanant mac addresses.
  2150. * If an active mac_id is present, return first active mac_id
  2151. * found.
  2152. */
  2153. for (i = 0; i < mac_count; i++) {
  2154. struct get_list_macaddr *mac_entry;
  2155. u16 mac_addr_size;
  2156. u32 mac_id;
  2157. mac_entry = &resp->macaddr_list[i];
  2158. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2159. /* mac_id is a 32 bit value and mac_addr size
  2160. * is 6 bytes
  2161. */
  2162. if (mac_addr_size == sizeof(u32)) {
  2163. *pmac_id_active = true;
  2164. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2165. *pmac_id = le32_to_cpu(mac_id);
  2166. goto out;
  2167. }
  2168. }
  2169. /* If no active mac_id found, return first mac addr */
  2170. *pmac_id_active = false;
  2171. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2172. ETH_ALEN);
  2173. }
  2174. out:
  2175. spin_unlock_bh(&adapter->mcc_lock);
  2176. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2177. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2178. return status;
  2179. }
  2180. /* Uses synchronous MCCQ */
  2181. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2182. u8 mac_count, u32 domain)
  2183. {
  2184. struct be_mcc_wrb *wrb;
  2185. struct be_cmd_req_set_mac_list *req;
  2186. int status;
  2187. struct be_dma_mem cmd;
  2188. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2189. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2190. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2191. &cmd.dma, GFP_KERNEL);
  2192. if (!cmd.va) {
  2193. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2194. return -ENOMEM;
  2195. }
  2196. spin_lock_bh(&adapter->mcc_lock);
  2197. wrb = wrb_from_mccq(adapter);
  2198. if (!wrb) {
  2199. status = -EBUSY;
  2200. goto err;
  2201. }
  2202. req = cmd.va;
  2203. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2204. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2205. wrb, &cmd);
  2206. req->hdr.domain = domain;
  2207. req->mac_count = mac_count;
  2208. if (mac_count)
  2209. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2210. status = be_mcc_notify_wait(adapter);
  2211. err:
  2212. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2213. cmd.va, cmd.dma);
  2214. spin_unlock_bh(&adapter->mcc_lock);
  2215. return status;
  2216. }
  2217. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2218. u32 domain, u16 intf_id)
  2219. {
  2220. struct be_mcc_wrb *wrb;
  2221. struct be_cmd_req_set_hsw_config *req;
  2222. void *ctxt;
  2223. int status;
  2224. spin_lock_bh(&adapter->mcc_lock);
  2225. wrb = wrb_from_mccq(adapter);
  2226. if (!wrb) {
  2227. status = -EBUSY;
  2228. goto err;
  2229. }
  2230. req = embedded_payload(wrb);
  2231. ctxt = &req->context;
  2232. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2233. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2234. req->hdr.domain = domain;
  2235. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2236. if (pvid) {
  2237. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2238. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2239. }
  2240. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2241. status = be_mcc_notify_wait(adapter);
  2242. err:
  2243. spin_unlock_bh(&adapter->mcc_lock);
  2244. return status;
  2245. }
  2246. /* Get Hyper switch config */
  2247. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2248. u32 domain, u16 intf_id)
  2249. {
  2250. struct be_mcc_wrb *wrb;
  2251. struct be_cmd_req_get_hsw_config *req;
  2252. void *ctxt;
  2253. int status;
  2254. u16 vid;
  2255. spin_lock_bh(&adapter->mcc_lock);
  2256. wrb = wrb_from_mccq(adapter);
  2257. if (!wrb) {
  2258. status = -EBUSY;
  2259. goto err;
  2260. }
  2261. req = embedded_payload(wrb);
  2262. ctxt = &req->context;
  2263. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2264. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2265. req->hdr.domain = domain;
  2266. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2267. intf_id);
  2268. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2269. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2270. status = be_mcc_notify_wait(adapter);
  2271. if (!status) {
  2272. struct be_cmd_resp_get_hsw_config *resp =
  2273. embedded_payload(wrb);
  2274. be_dws_le_to_cpu(&resp->context,
  2275. sizeof(resp->context));
  2276. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2277. pvid, &resp->context);
  2278. *pvid = le16_to_cpu(vid);
  2279. }
  2280. err:
  2281. spin_unlock_bh(&adapter->mcc_lock);
  2282. return status;
  2283. }
  2284. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2285. {
  2286. struct be_mcc_wrb *wrb;
  2287. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2288. int status;
  2289. int payload_len = sizeof(*req);
  2290. struct be_dma_mem cmd;
  2291. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2292. CMD_SUBSYSTEM_ETH))
  2293. return -EPERM;
  2294. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2295. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2296. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2297. &cmd.dma);
  2298. if (!cmd.va) {
  2299. dev_err(&adapter->pdev->dev,
  2300. "Memory allocation failure\n");
  2301. return -ENOMEM;
  2302. }
  2303. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2304. return -1;
  2305. wrb = wrb_from_mbox(adapter);
  2306. if (!wrb) {
  2307. status = -EBUSY;
  2308. goto err;
  2309. }
  2310. req = cmd.va;
  2311. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2312. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2313. payload_len, wrb, &cmd);
  2314. req->hdr.version = 1;
  2315. req->query_options = BE_GET_WOL_CAP;
  2316. status = be_mbox_notify_wait(adapter);
  2317. if (!status) {
  2318. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2319. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2320. /* the command could succeed misleadingly on old f/w
  2321. * which is not aware of the V1 version. fake an error. */
  2322. if (resp->hdr.response_length < payload_len) {
  2323. status = -1;
  2324. goto err;
  2325. }
  2326. adapter->wol_cap = resp->wol_settings;
  2327. }
  2328. err:
  2329. mutex_unlock(&adapter->mbox_lock);
  2330. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2331. return status;
  2332. }
  2333. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2334. struct be_dma_mem *cmd)
  2335. {
  2336. struct be_mcc_wrb *wrb;
  2337. struct be_cmd_req_get_ext_fat_caps *req;
  2338. int status;
  2339. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2340. return -1;
  2341. wrb = wrb_from_mbox(adapter);
  2342. if (!wrb) {
  2343. status = -EBUSY;
  2344. goto err;
  2345. }
  2346. req = cmd->va;
  2347. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2348. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2349. cmd->size, wrb, cmd);
  2350. req->parameter_type = cpu_to_le32(1);
  2351. status = be_mbox_notify_wait(adapter);
  2352. err:
  2353. mutex_unlock(&adapter->mbox_lock);
  2354. return status;
  2355. }
  2356. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2357. struct be_dma_mem *cmd,
  2358. struct be_fat_conf_params *configs)
  2359. {
  2360. struct be_mcc_wrb *wrb;
  2361. struct be_cmd_req_set_ext_fat_caps *req;
  2362. int status;
  2363. spin_lock_bh(&adapter->mcc_lock);
  2364. wrb = wrb_from_mccq(adapter);
  2365. if (!wrb) {
  2366. status = -EBUSY;
  2367. goto err;
  2368. }
  2369. req = cmd->va;
  2370. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2371. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2372. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2373. cmd->size, wrb, cmd);
  2374. status = be_mcc_notify_wait(adapter);
  2375. err:
  2376. spin_unlock_bh(&adapter->mcc_lock);
  2377. return status;
  2378. }
  2379. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2380. {
  2381. struct be_mcc_wrb *wrb;
  2382. struct be_cmd_req_get_port_name *req;
  2383. int status;
  2384. if (!lancer_chip(adapter)) {
  2385. *port_name = adapter->hba_port_num + '0';
  2386. return 0;
  2387. }
  2388. spin_lock_bh(&adapter->mcc_lock);
  2389. wrb = wrb_from_mccq(adapter);
  2390. if (!wrb) {
  2391. status = -EBUSY;
  2392. goto err;
  2393. }
  2394. req = embedded_payload(wrb);
  2395. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2396. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2397. NULL);
  2398. req->hdr.version = 1;
  2399. status = be_mcc_notify_wait(adapter);
  2400. if (!status) {
  2401. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2402. *port_name = resp->port_name[adapter->hba_port_num];
  2403. } else {
  2404. *port_name = adapter->hba_port_num + '0';
  2405. }
  2406. err:
  2407. spin_unlock_bh(&adapter->mcc_lock);
  2408. return status;
  2409. }
  2410. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2411. u32 max_buf_size)
  2412. {
  2413. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2414. int i;
  2415. for (i = 0; i < desc_count; i++) {
  2416. desc->desc_len = RESOURCE_DESC_SIZE;
  2417. if (((void *)desc + desc->desc_len) >
  2418. (void *)(buf + max_buf_size)) {
  2419. desc = NULL;
  2420. break;
  2421. }
  2422. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2423. break;
  2424. desc = (void *)desc + desc->desc_len;
  2425. }
  2426. if (!desc || i == MAX_RESOURCE_DESC)
  2427. return NULL;
  2428. return desc;
  2429. }
  2430. /* Uses Mbox */
  2431. int be_cmd_get_func_config(struct be_adapter *adapter)
  2432. {
  2433. struct be_mcc_wrb *wrb;
  2434. struct be_cmd_req_get_func_config *req;
  2435. int status;
  2436. struct be_dma_mem cmd;
  2437. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2438. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2439. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2440. &cmd.dma);
  2441. if (!cmd.va) {
  2442. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2443. return -ENOMEM;
  2444. }
  2445. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2446. return -1;
  2447. wrb = wrb_from_mbox(adapter);
  2448. if (!wrb) {
  2449. status = -EBUSY;
  2450. goto err;
  2451. }
  2452. req = cmd.va;
  2453. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2454. OPCODE_COMMON_GET_FUNC_CONFIG,
  2455. cmd.size, wrb, &cmd);
  2456. status = be_mbox_notify_wait(adapter);
  2457. if (!status) {
  2458. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2459. u32 desc_count = le32_to_cpu(resp->desc_count);
  2460. struct be_nic_resource_desc *desc;
  2461. desc = be_get_nic_desc(resp->func_param, desc_count,
  2462. sizeof(resp->func_param));
  2463. if (!desc) {
  2464. status = -EINVAL;
  2465. goto err;
  2466. }
  2467. adapter->pf_number = desc->pf_num;
  2468. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2469. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2470. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2471. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2472. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2473. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2474. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2475. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2476. }
  2477. err:
  2478. mutex_unlock(&adapter->mbox_lock);
  2479. pci_free_consistent(adapter->pdev, cmd.size,
  2480. cmd.va, cmd.dma);
  2481. return status;
  2482. }
  2483. /* Uses sync mcc */
  2484. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2485. u8 domain)
  2486. {
  2487. struct be_mcc_wrb *wrb;
  2488. struct be_cmd_req_get_profile_config *req;
  2489. int status;
  2490. struct be_dma_mem cmd;
  2491. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2492. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2493. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2494. &cmd.dma);
  2495. if (!cmd.va) {
  2496. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2497. return -ENOMEM;
  2498. }
  2499. spin_lock_bh(&adapter->mcc_lock);
  2500. wrb = wrb_from_mccq(adapter);
  2501. if (!wrb) {
  2502. status = -EBUSY;
  2503. goto err;
  2504. }
  2505. req = cmd.va;
  2506. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2507. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2508. cmd.size, wrb, &cmd);
  2509. req->type = ACTIVE_PROFILE_TYPE;
  2510. req->hdr.domain = domain;
  2511. status = be_mcc_notify_wait(adapter);
  2512. if (!status) {
  2513. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2514. u32 desc_count = le32_to_cpu(resp->desc_count);
  2515. struct be_nic_resource_desc *desc;
  2516. desc = be_get_nic_desc(resp->func_param, desc_count,
  2517. sizeof(resp->func_param));
  2518. if (!desc) {
  2519. status = -EINVAL;
  2520. goto err;
  2521. }
  2522. *cap_flags = le32_to_cpu(desc->cap_flags);
  2523. }
  2524. err:
  2525. spin_unlock_bh(&adapter->mcc_lock);
  2526. pci_free_consistent(adapter->pdev, cmd.size,
  2527. cmd.va, cmd.dma);
  2528. return status;
  2529. }
  2530. /* Uses sync mcc */
  2531. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2532. u8 domain)
  2533. {
  2534. struct be_mcc_wrb *wrb;
  2535. struct be_cmd_req_set_profile_config *req;
  2536. int status;
  2537. spin_lock_bh(&adapter->mcc_lock);
  2538. wrb = wrb_from_mccq(adapter);
  2539. if (!wrb) {
  2540. status = -EBUSY;
  2541. goto err;
  2542. }
  2543. req = embedded_payload(wrb);
  2544. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2545. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2546. wrb, NULL);
  2547. req->hdr.domain = domain;
  2548. req->desc_count = cpu_to_le32(1);
  2549. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2550. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2551. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2552. req->nic_desc.pf_num = adapter->pf_number;
  2553. req->nic_desc.vf_num = domain;
  2554. /* Mark fields invalid */
  2555. req->nic_desc.unicast_mac_count = 0xFFFF;
  2556. req->nic_desc.mcc_count = 0xFFFF;
  2557. req->nic_desc.vlan_count = 0xFFFF;
  2558. req->nic_desc.mcast_mac_count = 0xFFFF;
  2559. req->nic_desc.txq_count = 0xFFFF;
  2560. req->nic_desc.rq_count = 0xFFFF;
  2561. req->nic_desc.rssq_count = 0xFFFF;
  2562. req->nic_desc.lro_count = 0xFFFF;
  2563. req->nic_desc.cq_count = 0xFFFF;
  2564. req->nic_desc.toe_conn_count = 0xFFFF;
  2565. req->nic_desc.eq_count = 0xFFFF;
  2566. req->nic_desc.link_param = 0xFF;
  2567. req->nic_desc.bw_min = 0xFFFFFFFF;
  2568. req->nic_desc.acpi_params = 0xFF;
  2569. req->nic_desc.wol_param = 0x0F;
  2570. /* Change BW */
  2571. req->nic_desc.bw_min = cpu_to_le32(bps);
  2572. req->nic_desc.bw_max = cpu_to_le32(bps);
  2573. status = be_mcc_notify_wait(adapter);
  2574. err:
  2575. spin_unlock_bh(&adapter->mcc_lock);
  2576. return status;
  2577. }
  2578. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2579. int vf_num)
  2580. {
  2581. struct be_mcc_wrb *wrb;
  2582. struct be_cmd_req_get_iface_list *req;
  2583. struct be_cmd_resp_get_iface_list *resp;
  2584. int status;
  2585. spin_lock_bh(&adapter->mcc_lock);
  2586. wrb = wrb_from_mccq(adapter);
  2587. if (!wrb) {
  2588. status = -EBUSY;
  2589. goto err;
  2590. }
  2591. req = embedded_payload(wrb);
  2592. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2593. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2594. wrb, NULL);
  2595. req->hdr.domain = vf_num + 1;
  2596. status = be_mcc_notify_wait(adapter);
  2597. if (!status) {
  2598. resp = (struct be_cmd_resp_get_iface_list *)req;
  2599. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2600. }
  2601. err:
  2602. spin_unlock_bh(&adapter->mcc_lock);
  2603. return status;
  2604. }
  2605. /* Uses sync mcc */
  2606. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2607. {
  2608. struct be_mcc_wrb *wrb;
  2609. struct be_cmd_enable_disable_vf *req;
  2610. int status;
  2611. if (!lancer_chip(adapter))
  2612. return 0;
  2613. spin_lock_bh(&adapter->mcc_lock);
  2614. wrb = wrb_from_mccq(adapter);
  2615. if (!wrb) {
  2616. status = -EBUSY;
  2617. goto err;
  2618. }
  2619. req = embedded_payload(wrb);
  2620. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2621. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2622. wrb, NULL);
  2623. req->hdr.domain = domain;
  2624. req->enable = 1;
  2625. status = be_mcc_notify_wait(adapter);
  2626. err:
  2627. spin_unlock_bh(&adapter->mcc_lock);
  2628. return status;
  2629. }
  2630. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2631. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2632. {
  2633. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2634. struct be_mcc_wrb *wrb;
  2635. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2636. struct be_cmd_req_hdr *req;
  2637. struct be_cmd_resp_hdr *resp;
  2638. int status;
  2639. spin_lock_bh(&adapter->mcc_lock);
  2640. wrb = wrb_from_mccq(adapter);
  2641. if (!wrb) {
  2642. status = -EBUSY;
  2643. goto err;
  2644. }
  2645. req = embedded_payload(wrb);
  2646. resp = embedded_payload(wrb);
  2647. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2648. hdr->opcode, wrb_payload_size, wrb, NULL);
  2649. memcpy(req, wrb_payload, wrb_payload_size);
  2650. be_dws_cpu_to_le(req, wrb_payload_size);
  2651. status = be_mcc_notify_wait(adapter);
  2652. if (cmd_status)
  2653. *cmd_status = (status & 0xffff);
  2654. if (ext_status)
  2655. *ext_status = 0;
  2656. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2657. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2658. err:
  2659. spin_unlock_bh(&adapter->mcc_lock);
  2660. return status;
  2661. }
  2662. EXPORT_SYMBOL(be_roce_mcc_cmd);