uli526x.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. #define uw32(reg, val) iowrite32(val, ioaddr + (reg))
  37. #define ur32(reg) ioread32(ioaddr + (reg))
  38. /* Board/System/Debug information/definition ---------------- */
  39. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  40. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  41. #define ULI526X_IO_SIZE 0x100
  42. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  43. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  44. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  45. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  46. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  47. #define TX_BUF_ALLOC 0x600
  48. #define RX_ALLOC_SIZE 0x620
  49. #define ULI526X_RESET 1
  50. #define CR0_DEFAULT 0
  51. #define CR6_DEFAULT 0x22200000
  52. #define CR7_DEFAULT 0x180c1
  53. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  54. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  55. #define MAX_PACKET_SIZE 1514
  56. #define ULI5261_MAX_MULTICAST 14
  57. #define RX_COPY_SIZE 100
  58. #define MAX_CHECK_PACKET 0x8000
  59. #define ULI526X_10MHF 0
  60. #define ULI526X_100MHF 1
  61. #define ULI526X_10MFD 4
  62. #define ULI526X_100MFD 5
  63. #define ULI526X_AUTO 8
  64. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  65. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  66. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  67. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  68. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  69. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  70. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  71. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  72. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  73. #define ULI526X_DBUG(dbug_now, msg, value) \
  74. do { \
  75. if (uli526x_debug || (dbug_now)) \
  76. pr_err("%s %lx\n", (msg), (long) (value)); \
  77. } while (0)
  78. #define SHOW_MEDIA_TYPE(mode) \
  79. pr_err("Change Speed to %sMhz %s duplex\n", \
  80. mode & 1 ? "100" : "10", \
  81. mode & 4 ? "full" : "half");
  82. /* CR9 definition: SROM/MII */
  83. #define CR9_SROM_READ 0x4800
  84. #define CR9_SRCS 0x1
  85. #define CR9_SRCLK 0x2
  86. #define CR9_CRDOUT 0x8
  87. #define SROM_DATA_0 0x0
  88. #define SROM_DATA_1 0x4
  89. #define PHY_DATA_1 0x20000
  90. #define PHY_DATA_0 0x00000
  91. #define MDCLKH 0x10000
  92. #define PHY_POWER_DOWN 0x800
  93. #define SROM_V41_CODE 0x14
  94. /* Structure/enum declaration ------------------------------- */
  95. struct tx_desc {
  96. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  97. char *tx_buf_ptr; /* Data for us */
  98. struct tx_desc *next_tx_desc;
  99. } __attribute__(( aligned(32) ));
  100. struct rx_desc {
  101. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  102. struct sk_buff *rx_skb_ptr; /* Data for us */
  103. struct rx_desc *next_rx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct uli526x_board_info {
  106. struct uli_phy_ops {
  107. void (*write)(struct uli526x_board_info *, u8, u8, u16);
  108. u16 (*read)(struct uli526x_board_info *, u8, u8);
  109. } phy;
  110. struct net_device *next_dev; /* next device */
  111. struct pci_dev *pdev; /* PCI device */
  112. spinlock_t lock;
  113. void __iomem *ioaddr; /* I/O base address */
  114. u32 cr0_data;
  115. u32 cr5_data;
  116. u32 cr6_data;
  117. u32 cr7_data;
  118. u32 cr15_data;
  119. /* pointer for memory physical address */
  120. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  121. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  122. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  123. dma_addr_t first_tx_desc_dma;
  124. dma_addr_t first_rx_desc_dma;
  125. /* descriptor pointer */
  126. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  127. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  128. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  129. struct tx_desc *first_tx_desc;
  130. struct tx_desc *tx_insert_ptr;
  131. struct tx_desc *tx_remove_ptr;
  132. struct rx_desc *first_rx_desc;
  133. struct rx_desc *rx_insert_ptr;
  134. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  135. unsigned long tx_packet_cnt; /* transmitted packet count */
  136. unsigned long rx_avail_cnt; /* available rx descriptor count */
  137. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  138. u16 dbug_cnt;
  139. u16 NIC_capability; /* NIC media capability */
  140. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  141. u8 media_mode; /* user specify media mode */
  142. u8 op_mode; /* real work media mode */
  143. u8 phy_addr;
  144. u8 link_failed; /* Ever link failed */
  145. u8 wait_reset; /* Hardware failed, need to reset */
  146. struct timer_list timer;
  147. /* Driver defined statistic counter */
  148. unsigned long tx_fifo_underrun;
  149. unsigned long tx_loss_carrier;
  150. unsigned long tx_no_carrier;
  151. unsigned long tx_late_collision;
  152. unsigned long tx_excessive_collision;
  153. unsigned long tx_jabber_timeout;
  154. unsigned long reset_count;
  155. unsigned long reset_cr8;
  156. unsigned long reset_fatal;
  157. unsigned long reset_TXtimeout;
  158. /* NIC SROM data */
  159. unsigned char srom[128];
  160. u8 init;
  161. };
  162. enum uli526x_offsets {
  163. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  164. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  165. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  166. DCR15 = 0x78
  167. };
  168. enum uli526x_CR6_bits {
  169. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  170. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  171. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  172. };
  173. /* Global variable declaration ----------------------------- */
  174. static int printed_version;
  175. static const char version[] =
  176. "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
  177. static int uli526x_debug;
  178. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  179. static u32 uli526x_cr6_user_set;
  180. /* For module input parameter */
  181. static int debug;
  182. static u32 cr6set;
  183. static int mode = 8;
  184. /* function declaration ------------------------------------- */
  185. static int uli526x_open(struct net_device *);
  186. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  187. struct net_device *);
  188. static int uli526x_stop(struct net_device *);
  189. static void uli526x_set_filter_mode(struct net_device *);
  190. static const struct ethtool_ops netdev_ethtool_ops;
  191. static u16 read_srom_word(struct uli526x_board_info *, int);
  192. static irqreturn_t uli526x_interrupt(int, void *);
  193. #ifdef CONFIG_NET_POLL_CONTROLLER
  194. static void uli526x_poll(struct net_device *dev);
  195. #endif
  196. static void uli526x_descriptor_init(struct net_device *, void __iomem *);
  197. static void allocate_rx_buffer(struct net_device *);
  198. static void update_cr6(u32, void __iomem *);
  199. static void send_filter_frame(struct net_device *, int);
  200. static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
  201. static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
  202. static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
  203. static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
  204. static void phy_write_1bit(struct uli526x_board_info *db, u32);
  205. static u16 phy_read_1bit(struct uli526x_board_info *db);
  206. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  207. static void uli526x_process_mode(struct uli526x_board_info *);
  208. static void uli526x_timer(unsigned long);
  209. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  210. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  211. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  212. static void uli526x_dynamic_reset(struct net_device *);
  213. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  214. static void uli526x_init(struct net_device *);
  215. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  216. static void srom_clk_write(struct uli526x_board_info *db, u32 data)
  217. {
  218. void __iomem *ioaddr = db->ioaddr;
  219. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  220. udelay(5);
  221. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  222. udelay(5);
  223. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  224. udelay(5);
  225. }
  226. /* ULI526X network board routine ---------------------------- */
  227. static const struct net_device_ops netdev_ops = {
  228. .ndo_open = uli526x_open,
  229. .ndo_stop = uli526x_stop,
  230. .ndo_start_xmit = uli526x_start_xmit,
  231. .ndo_set_rx_mode = uli526x_set_filter_mode,
  232. .ndo_change_mtu = eth_change_mtu,
  233. .ndo_set_mac_address = eth_mac_addr,
  234. .ndo_validate_addr = eth_validate_addr,
  235. #ifdef CONFIG_NET_POLL_CONTROLLER
  236. .ndo_poll_controller = uli526x_poll,
  237. #endif
  238. };
  239. /*
  240. * Search ULI526X board, allocate space and register it
  241. */
  242. static int uli526x_init_one(struct pci_dev *pdev,
  243. const struct pci_device_id *ent)
  244. {
  245. struct uli526x_board_info *db; /* board information structure */
  246. struct net_device *dev;
  247. void __iomem *ioaddr;
  248. int i, err;
  249. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  250. if (!printed_version++)
  251. pr_info("%s\n", version);
  252. /* Init network device */
  253. dev = alloc_etherdev(sizeof(*db));
  254. if (dev == NULL)
  255. return -ENOMEM;
  256. SET_NETDEV_DEV(dev, &pdev->dev);
  257. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  258. pr_warn("32-bit PCI DMA not available\n");
  259. err = -ENODEV;
  260. goto err_out_free;
  261. }
  262. /* Enable Master/IO access, Disable memory access */
  263. err = pci_enable_device(pdev);
  264. if (err)
  265. goto err_out_free;
  266. if (!pci_resource_start(pdev, 0)) {
  267. pr_err("I/O base is zero\n");
  268. err = -ENODEV;
  269. goto err_out_disable;
  270. }
  271. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  272. pr_err("Allocated I/O size too small\n");
  273. err = -ENODEV;
  274. goto err_out_disable;
  275. }
  276. err = pci_request_regions(pdev, DRV_NAME);
  277. if (err < 0) {
  278. pr_err("Failed to request PCI regions\n");
  279. goto err_out_disable;
  280. }
  281. /* Init system & device */
  282. db = netdev_priv(dev);
  283. /* Allocate Tx/Rx descriptor memory */
  284. err = -ENOMEM;
  285. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  286. if (!db->desc_pool_ptr)
  287. goto err_out_release;
  288. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  289. if (!db->buf_pool_ptr)
  290. goto err_out_free_tx_desc;
  291. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  292. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  293. db->buf_pool_start = db->buf_pool_ptr;
  294. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  295. switch (ent->driver_data) {
  296. case PCI_ULI5263_ID:
  297. db->phy.write = phy_writeby_cr10;
  298. db->phy.read = phy_readby_cr10;
  299. break;
  300. default:
  301. db->phy.write = phy_writeby_cr9;
  302. db->phy.read = phy_readby_cr9;
  303. break;
  304. }
  305. /* IO region. */
  306. ioaddr = pci_iomap(pdev, 0, 0);
  307. if (!ioaddr)
  308. goto err_out_free_tx_buf;
  309. db->ioaddr = ioaddr;
  310. db->pdev = pdev;
  311. db->init = 1;
  312. pci_set_drvdata(pdev, dev);
  313. /* Register some necessary functions */
  314. dev->netdev_ops = &netdev_ops;
  315. dev->ethtool_ops = &netdev_ethtool_ops;
  316. spin_lock_init(&db->lock);
  317. /* read 64 word srom data */
  318. for (i = 0; i < 64; i++)
  319. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
  320. /* Set Node address */
  321. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  322. {
  323. uw32(DCR0, 0x10000); //Diagnosis mode
  324. uw32(DCR13, 0x1c0); //Reset dianostic pointer port
  325. uw32(DCR14, 0); //Clear reset port
  326. uw32(DCR14, 0x10); //Reset ID Table pointer
  327. uw32(DCR14, 0); //Clear reset port
  328. uw32(DCR13, 0); //Clear CR13
  329. uw32(DCR13, 0x1b0); //Select ID Table access port
  330. //Read MAC address from CR14
  331. for (i = 0; i < 6; i++)
  332. dev->dev_addr[i] = ur32(DCR14);
  333. //Read end
  334. uw32(DCR13, 0); //Clear CR13
  335. uw32(DCR0, 0); //Clear CR0
  336. udelay(10);
  337. }
  338. else /*Exist SROM*/
  339. {
  340. for (i = 0; i < 6; i++)
  341. dev->dev_addr[i] = db->srom[20 + i];
  342. }
  343. err = register_netdev (dev);
  344. if (err)
  345. goto err_out_unmap;
  346. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  347. ent->driver_data >> 16, pci_name(pdev),
  348. dev->dev_addr, pdev->irq);
  349. pci_set_master(pdev);
  350. return 0;
  351. err_out_unmap:
  352. pci_iounmap(pdev, db->ioaddr);
  353. err_out_free_tx_buf:
  354. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  355. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  356. err_out_free_tx_desc:
  357. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  358. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  359. err_out_release:
  360. pci_release_regions(pdev);
  361. err_out_disable:
  362. pci_disable_device(pdev);
  363. err_out_free:
  364. pci_set_drvdata(pdev, NULL);
  365. free_netdev(dev);
  366. return err;
  367. }
  368. static void uli526x_remove_one(struct pci_dev *pdev)
  369. {
  370. struct net_device *dev = pci_get_drvdata(pdev);
  371. struct uli526x_board_info *db = netdev_priv(dev);
  372. unregister_netdev(dev);
  373. pci_iounmap(pdev, db->ioaddr);
  374. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  375. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  376. db->desc_pool_dma_ptr);
  377. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  378. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  379. pci_release_regions(pdev);
  380. pci_disable_device(pdev);
  381. pci_set_drvdata(pdev, NULL);
  382. free_netdev(dev);
  383. }
  384. /*
  385. * Open the interface.
  386. * The interface is opened whenever "ifconfig" activates it.
  387. */
  388. static int uli526x_open(struct net_device *dev)
  389. {
  390. int ret;
  391. struct uli526x_board_info *db = netdev_priv(dev);
  392. ULI526X_DBUG(0, "uli526x_open", 0);
  393. /* system variable init */
  394. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  395. db->tx_packet_cnt = 0;
  396. db->rx_avail_cnt = 0;
  397. db->link_failed = 1;
  398. netif_carrier_off(dev);
  399. db->wait_reset = 0;
  400. db->NIC_capability = 0xf; /* All capability*/
  401. db->PHY_reg4 = 0x1e0;
  402. /* CR6 operation mode decision */
  403. db->cr6_data |= ULI526X_TXTH_256;
  404. db->cr0_data = CR0_DEFAULT;
  405. /* Initialize ULI526X board */
  406. uli526x_init(dev);
  407. ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
  408. dev->name, dev);
  409. if (ret)
  410. return ret;
  411. /* Active System Interface */
  412. netif_wake_queue(dev);
  413. /* set and active a timer process */
  414. init_timer(&db->timer);
  415. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  416. db->timer.data = (unsigned long)dev;
  417. db->timer.function = uli526x_timer;
  418. add_timer(&db->timer);
  419. return 0;
  420. }
  421. /* Initialize ULI526X board
  422. * Reset ULI526X board
  423. * Initialize TX/Rx descriptor chain structure
  424. * Send the set-up frame
  425. * Enable Tx/Rx machine
  426. */
  427. static void uli526x_init(struct net_device *dev)
  428. {
  429. struct uli526x_board_info *db = netdev_priv(dev);
  430. struct uli_phy_ops *phy = &db->phy;
  431. void __iomem *ioaddr = db->ioaddr;
  432. u8 phy_tmp;
  433. u8 timeout;
  434. u16 phy_reg_reset;
  435. ULI526X_DBUG(0, "uli526x_init()", 0);
  436. /* Reset M526x MAC controller */
  437. uw32(DCR0, ULI526X_RESET); /* RESET MAC */
  438. udelay(100);
  439. uw32(DCR0, db->cr0_data);
  440. udelay(5);
  441. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  442. db->phy_addr = 1;
  443. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  444. u16 phy_value;
  445. phy_value = phy->read(db, phy_tmp, 3); //peer add
  446. if (phy_value != 0xffff && phy_value != 0) {
  447. db->phy_addr = phy_tmp;
  448. break;
  449. }
  450. }
  451. if (phy_tmp == 32)
  452. pr_warn("Can not find the phy address!!!\n");
  453. /* Parser SROM and media mode */
  454. db->media_mode = uli526x_media_mode;
  455. /* phyxcer capability setting */
  456. phy_reg_reset = phy->read(db, db->phy_addr, 0);
  457. phy_reg_reset = (phy_reg_reset | 0x8000);
  458. phy->write(db, db->phy_addr, 0, phy_reg_reset);
  459. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  460. * functions") or phy data sheet for details on phy reset
  461. */
  462. udelay(500);
  463. timeout = 10;
  464. while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
  465. udelay(100);
  466. /* Process Phyxcer Media Mode */
  467. uli526x_set_phyxcer(db);
  468. /* Media Mode Process */
  469. if ( !(db->media_mode & ULI526X_AUTO) )
  470. db->op_mode = db->media_mode; /* Force Mode */
  471. /* Initialize Transmit/Receive decriptor and CR3/4 */
  472. uli526x_descriptor_init(dev, ioaddr);
  473. /* Init CR6 to program M526X operation */
  474. update_cr6(db->cr6_data, ioaddr);
  475. /* Send setup frame */
  476. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  477. /* Init CR7, interrupt active bit */
  478. db->cr7_data = CR7_DEFAULT;
  479. uw32(DCR7, db->cr7_data);
  480. /* Init CR15, Tx jabber and Rx watchdog timer */
  481. uw32(DCR15, db->cr15_data);
  482. /* Enable ULI526X Tx/Rx function */
  483. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  484. update_cr6(db->cr6_data, ioaddr);
  485. }
  486. /*
  487. * Hardware start transmission.
  488. * Send a packet to media from the upper layer.
  489. */
  490. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  491. struct net_device *dev)
  492. {
  493. struct uli526x_board_info *db = netdev_priv(dev);
  494. void __iomem *ioaddr = db->ioaddr;
  495. struct tx_desc *txptr;
  496. unsigned long flags;
  497. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  498. /* Resource flag check */
  499. netif_stop_queue(dev);
  500. /* Too large packet check */
  501. if (skb->len > MAX_PACKET_SIZE) {
  502. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  503. dev_kfree_skb(skb);
  504. return NETDEV_TX_OK;
  505. }
  506. spin_lock_irqsave(&db->lock, flags);
  507. /* No Tx resource check, it never happen nromally */
  508. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  509. spin_unlock_irqrestore(&db->lock, flags);
  510. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  511. return NETDEV_TX_BUSY;
  512. }
  513. /* Disable NIC interrupt */
  514. uw32(DCR7, 0);
  515. /* transmit this packet */
  516. txptr = db->tx_insert_ptr;
  517. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  518. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  519. /* Point to next transmit free descriptor */
  520. db->tx_insert_ptr = txptr->next_tx_desc;
  521. /* Transmit Packet Process */
  522. if (db->tx_packet_cnt < TX_DESC_CNT) {
  523. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  524. db->tx_packet_cnt++; /* Ready to send */
  525. uw32(DCR1, 0x1); /* Issue Tx polling */
  526. dev->trans_start = jiffies; /* saved time stamp */
  527. }
  528. /* Tx resource check */
  529. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  530. netif_wake_queue(dev);
  531. /* Restore CR7 to enable interrupt */
  532. spin_unlock_irqrestore(&db->lock, flags);
  533. uw32(DCR7, db->cr7_data);
  534. /* free this SKB */
  535. dev_kfree_skb(skb);
  536. return NETDEV_TX_OK;
  537. }
  538. /*
  539. * Stop the interface.
  540. * The interface is stopped when it is brought.
  541. */
  542. static int uli526x_stop(struct net_device *dev)
  543. {
  544. struct uli526x_board_info *db = netdev_priv(dev);
  545. void __iomem *ioaddr = db->ioaddr;
  546. /* disable system */
  547. netif_stop_queue(dev);
  548. /* deleted timer */
  549. del_timer_sync(&db->timer);
  550. /* Reset & stop ULI526X board */
  551. uw32(DCR0, ULI526X_RESET);
  552. udelay(5);
  553. db->phy.write(db, db->phy_addr, 0, 0x8000);
  554. /* free interrupt */
  555. free_irq(db->pdev->irq, dev);
  556. /* free allocated rx buffer */
  557. uli526x_free_rxbuffer(db);
  558. return 0;
  559. }
  560. /*
  561. * M5261/M5263 insterrupt handler
  562. * receive the packet to upper layer, free the transmitted packet
  563. */
  564. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  565. {
  566. struct net_device *dev = dev_id;
  567. struct uli526x_board_info *db = netdev_priv(dev);
  568. void __iomem *ioaddr = db->ioaddr;
  569. unsigned long flags;
  570. spin_lock_irqsave(&db->lock, flags);
  571. uw32(DCR7, 0);
  572. /* Got ULI526X status */
  573. db->cr5_data = ur32(DCR5);
  574. uw32(DCR5, db->cr5_data);
  575. if ( !(db->cr5_data & 0x180c1) ) {
  576. /* Restore CR7 to enable interrupt mask */
  577. uw32(DCR7, db->cr7_data);
  578. spin_unlock_irqrestore(&db->lock, flags);
  579. return IRQ_HANDLED;
  580. }
  581. /* Check system status */
  582. if (db->cr5_data & 0x2000) {
  583. /* system bus error happen */
  584. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  585. db->reset_fatal++;
  586. db->wait_reset = 1; /* Need to RESET */
  587. spin_unlock_irqrestore(&db->lock, flags);
  588. return IRQ_HANDLED;
  589. }
  590. /* Received the coming packet */
  591. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  592. uli526x_rx_packet(dev, db);
  593. /* reallocate rx descriptor buffer */
  594. if (db->rx_avail_cnt<RX_DESC_CNT)
  595. allocate_rx_buffer(dev);
  596. /* Free the transmitted descriptor */
  597. if ( db->cr5_data & 0x01)
  598. uli526x_free_tx_pkt(dev, db);
  599. /* Restore CR7 to enable interrupt mask */
  600. uw32(DCR7, db->cr7_data);
  601. spin_unlock_irqrestore(&db->lock, flags);
  602. return IRQ_HANDLED;
  603. }
  604. #ifdef CONFIG_NET_POLL_CONTROLLER
  605. static void uli526x_poll(struct net_device *dev)
  606. {
  607. struct uli526x_board_info *db = netdev_priv(dev);
  608. /* ISR grabs the irqsave lock, so this should be safe */
  609. uli526x_interrupt(db->pdev->irq, dev);
  610. }
  611. #endif
  612. /*
  613. * Free TX resource after TX complete
  614. */
  615. static void uli526x_free_tx_pkt(struct net_device *dev,
  616. struct uli526x_board_info * db)
  617. {
  618. struct tx_desc *txptr;
  619. u32 tdes0;
  620. txptr = db->tx_remove_ptr;
  621. while(db->tx_packet_cnt) {
  622. tdes0 = le32_to_cpu(txptr->tdes0);
  623. if (tdes0 & 0x80000000)
  624. break;
  625. /* A packet sent completed */
  626. db->tx_packet_cnt--;
  627. dev->stats.tx_packets++;
  628. /* Transmit statistic counter */
  629. if ( tdes0 != 0x7fffffff ) {
  630. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  631. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  632. if (tdes0 & TDES0_ERR_MASK) {
  633. dev->stats.tx_errors++;
  634. if (tdes0 & 0x0002) { /* UnderRun */
  635. db->tx_fifo_underrun++;
  636. if ( !(db->cr6_data & CR6_SFT) ) {
  637. db->cr6_data = db->cr6_data | CR6_SFT;
  638. update_cr6(db->cr6_data, db->ioaddr);
  639. }
  640. }
  641. if (tdes0 & 0x0100)
  642. db->tx_excessive_collision++;
  643. if (tdes0 & 0x0200)
  644. db->tx_late_collision++;
  645. if (tdes0 & 0x0400)
  646. db->tx_no_carrier++;
  647. if (tdes0 & 0x0800)
  648. db->tx_loss_carrier++;
  649. if (tdes0 & 0x4000)
  650. db->tx_jabber_timeout++;
  651. }
  652. }
  653. txptr = txptr->next_tx_desc;
  654. }/* End of while */
  655. /* Update TX remove pointer to next */
  656. db->tx_remove_ptr = txptr;
  657. /* Resource available check */
  658. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  659. netif_wake_queue(dev); /* Active upper layer, send again */
  660. }
  661. /*
  662. * Receive the come packet and pass to upper layer
  663. */
  664. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  665. {
  666. struct rx_desc *rxptr;
  667. struct sk_buff *skb;
  668. int rxlen;
  669. u32 rdes0;
  670. rxptr = db->rx_ready_ptr;
  671. while(db->rx_avail_cnt) {
  672. rdes0 = le32_to_cpu(rxptr->rdes0);
  673. if (rdes0 & 0x80000000) /* packet owner check */
  674. {
  675. break;
  676. }
  677. db->rx_avail_cnt--;
  678. db->interval_rx_cnt++;
  679. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  680. if ( (rdes0 & 0x300) != 0x300) {
  681. /* A packet without First/Last flag */
  682. /* reuse this SKB */
  683. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  684. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  685. } else {
  686. /* A packet with First/Last flag */
  687. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  688. /* error summary bit check */
  689. if (rdes0 & 0x8000) {
  690. /* This is a error packet */
  691. dev->stats.rx_errors++;
  692. if (rdes0 & 1)
  693. dev->stats.rx_fifo_errors++;
  694. if (rdes0 & 2)
  695. dev->stats.rx_crc_errors++;
  696. if (rdes0 & 0x80)
  697. dev->stats.rx_length_errors++;
  698. }
  699. if ( !(rdes0 & 0x8000) ||
  700. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  701. struct sk_buff *new_skb = NULL;
  702. skb = rxptr->rx_skb_ptr;
  703. /* Good packet, send to upper layer */
  704. /* Shorst packet used new SKB */
  705. if ((rxlen < RX_COPY_SIZE) &&
  706. (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
  707. skb = new_skb;
  708. /* size less than COPY_SIZE, allocate a rxlen SKB */
  709. skb_reserve(skb, 2); /* 16byte align */
  710. memcpy(skb_put(skb, rxlen),
  711. skb_tail_pointer(rxptr->rx_skb_ptr),
  712. rxlen);
  713. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  714. } else
  715. skb_put(skb, rxlen);
  716. skb->protocol = eth_type_trans(skb, dev);
  717. netif_rx(skb);
  718. dev->stats.rx_packets++;
  719. dev->stats.rx_bytes += rxlen;
  720. } else {
  721. /* Reuse SKB buffer when the packet is error */
  722. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  723. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  724. }
  725. }
  726. rxptr = rxptr->next_rx_desc;
  727. }
  728. db->rx_ready_ptr = rxptr;
  729. }
  730. /*
  731. * Set ULI526X multicast address
  732. */
  733. static void uli526x_set_filter_mode(struct net_device * dev)
  734. {
  735. struct uli526x_board_info *db = netdev_priv(dev);
  736. unsigned long flags;
  737. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  738. spin_lock_irqsave(&db->lock, flags);
  739. if (dev->flags & IFF_PROMISC) {
  740. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  741. db->cr6_data |= CR6_PM | CR6_PBF;
  742. update_cr6(db->cr6_data, db->ioaddr);
  743. spin_unlock_irqrestore(&db->lock, flags);
  744. return;
  745. }
  746. if (dev->flags & IFF_ALLMULTI ||
  747. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  748. ULI526X_DBUG(0, "Pass all multicast address",
  749. netdev_mc_count(dev));
  750. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  751. db->cr6_data |= CR6_PAM;
  752. spin_unlock_irqrestore(&db->lock, flags);
  753. return;
  754. }
  755. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  756. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  757. spin_unlock_irqrestore(&db->lock, flags);
  758. }
  759. static void
  760. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  761. {
  762. ecmd->supported = (SUPPORTED_10baseT_Half |
  763. SUPPORTED_10baseT_Full |
  764. SUPPORTED_100baseT_Half |
  765. SUPPORTED_100baseT_Full |
  766. SUPPORTED_Autoneg |
  767. SUPPORTED_MII);
  768. ecmd->advertising = (ADVERTISED_10baseT_Half |
  769. ADVERTISED_10baseT_Full |
  770. ADVERTISED_100baseT_Half |
  771. ADVERTISED_100baseT_Full |
  772. ADVERTISED_Autoneg |
  773. ADVERTISED_MII);
  774. ecmd->port = PORT_MII;
  775. ecmd->phy_address = db->phy_addr;
  776. ecmd->transceiver = XCVR_EXTERNAL;
  777. ethtool_cmd_speed_set(ecmd, SPEED_10);
  778. ecmd->duplex = DUPLEX_HALF;
  779. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  780. {
  781. ethtool_cmd_speed_set(ecmd, SPEED_100);
  782. }
  783. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  784. {
  785. ecmd->duplex = DUPLEX_FULL;
  786. }
  787. if(db->link_failed)
  788. {
  789. ethtool_cmd_speed_set(ecmd, -1);
  790. ecmd->duplex = -1;
  791. }
  792. if (db->media_mode & ULI526X_AUTO)
  793. {
  794. ecmd->autoneg = AUTONEG_ENABLE;
  795. }
  796. }
  797. static void netdev_get_drvinfo(struct net_device *dev,
  798. struct ethtool_drvinfo *info)
  799. {
  800. struct uli526x_board_info *np = netdev_priv(dev);
  801. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  802. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  803. strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
  804. }
  805. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  806. struct uli526x_board_info *np = netdev_priv(dev);
  807. ULi_ethtool_gset(np, cmd);
  808. return 0;
  809. }
  810. static u32 netdev_get_link(struct net_device *dev) {
  811. struct uli526x_board_info *np = netdev_priv(dev);
  812. if(np->link_failed)
  813. return 0;
  814. else
  815. return 1;
  816. }
  817. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  818. {
  819. wol->supported = WAKE_PHY | WAKE_MAGIC;
  820. wol->wolopts = 0;
  821. }
  822. static const struct ethtool_ops netdev_ethtool_ops = {
  823. .get_drvinfo = netdev_get_drvinfo,
  824. .get_settings = netdev_get_settings,
  825. .get_link = netdev_get_link,
  826. .get_wol = uli526x_get_wol,
  827. };
  828. /*
  829. * A periodic timer routine
  830. * Dynamic media sense, allocate Rx buffer...
  831. */
  832. static void uli526x_timer(unsigned long data)
  833. {
  834. struct net_device *dev = (struct net_device *) data;
  835. struct uli526x_board_info *db = netdev_priv(dev);
  836. struct uli_phy_ops *phy = &db->phy;
  837. void __iomem *ioaddr = db->ioaddr;
  838. unsigned long flags;
  839. u8 tmp_cr12 = 0;
  840. u32 tmp_cr8;
  841. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  842. spin_lock_irqsave(&db->lock, flags);
  843. /* Dynamic reset ULI526X : system error or transmit time-out */
  844. tmp_cr8 = ur32(DCR8);
  845. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  846. db->reset_cr8++;
  847. db->wait_reset = 1;
  848. }
  849. db->interval_rx_cnt = 0;
  850. /* TX polling kick monitor */
  851. if ( db->tx_packet_cnt &&
  852. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  853. uw32(DCR1, 0x1); // Tx polling again
  854. // TX Timeout
  855. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  856. db->reset_TXtimeout++;
  857. db->wait_reset = 1;
  858. netdev_err(dev, " Tx timeout - resetting\n");
  859. }
  860. }
  861. if (db->wait_reset) {
  862. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  863. db->reset_count++;
  864. uli526x_dynamic_reset(dev);
  865. db->timer.expires = ULI526X_TIMER_WUT;
  866. add_timer(&db->timer);
  867. spin_unlock_irqrestore(&db->lock, flags);
  868. return;
  869. }
  870. /* Link status check, Dynamic media type change */
  871. if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
  872. tmp_cr12 = 3;
  873. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  874. /* Link Failed */
  875. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  876. netif_carrier_off(dev);
  877. netdev_info(dev, "NIC Link is Down\n");
  878. db->link_failed = 1;
  879. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  880. /* AUTO don't need */
  881. if ( !(db->media_mode & 0x8) )
  882. phy->write(db, db->phy_addr, 0, 0x1000);
  883. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  884. if (db->media_mode & ULI526X_AUTO) {
  885. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  886. update_cr6(db->cr6_data, db->ioaddr);
  887. }
  888. } else
  889. if ((tmp_cr12 & 0x3) && db->link_failed) {
  890. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  891. db->link_failed = 0;
  892. /* Auto Sense Speed */
  893. if ( (db->media_mode & ULI526X_AUTO) &&
  894. uli526x_sense_speed(db) )
  895. db->link_failed = 1;
  896. uli526x_process_mode(db);
  897. if(db->link_failed==0)
  898. {
  899. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  900. (db->op_mode == ULI526X_100MHF ||
  901. db->op_mode == ULI526X_100MFD)
  902. ? 100 : 10,
  903. (db->op_mode == ULI526X_10MFD ||
  904. db->op_mode == ULI526X_100MFD)
  905. ? "Full" : "Half");
  906. netif_carrier_on(dev);
  907. }
  908. /* SHOW_MEDIA_TYPE(db->op_mode); */
  909. }
  910. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  911. {
  912. if(db->init==1)
  913. {
  914. netdev_info(dev, "NIC Link is Down\n");
  915. netif_carrier_off(dev);
  916. }
  917. }
  918. db->init=0;
  919. /* Timer active again */
  920. db->timer.expires = ULI526X_TIMER_WUT;
  921. add_timer(&db->timer);
  922. spin_unlock_irqrestore(&db->lock, flags);
  923. }
  924. /*
  925. * Stop ULI526X board
  926. * Free Tx/Rx allocated memory
  927. * Init system variable
  928. */
  929. static void uli526x_reset_prepare(struct net_device *dev)
  930. {
  931. struct uli526x_board_info *db = netdev_priv(dev);
  932. void __iomem *ioaddr = db->ioaddr;
  933. /* Sopt MAC controller */
  934. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  935. update_cr6(db->cr6_data, ioaddr);
  936. uw32(DCR7, 0); /* Disable Interrupt */
  937. uw32(DCR5, ur32(DCR5));
  938. /* Disable upper layer interface */
  939. netif_stop_queue(dev);
  940. /* Free Rx Allocate buffer */
  941. uli526x_free_rxbuffer(db);
  942. /* system variable init */
  943. db->tx_packet_cnt = 0;
  944. db->rx_avail_cnt = 0;
  945. db->link_failed = 1;
  946. db->init=1;
  947. db->wait_reset = 0;
  948. }
  949. /*
  950. * Dynamic reset the ULI526X board
  951. * Stop ULI526X board
  952. * Free Tx/Rx allocated memory
  953. * Reset ULI526X board
  954. * Re-initialize ULI526X board
  955. */
  956. static void uli526x_dynamic_reset(struct net_device *dev)
  957. {
  958. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  959. uli526x_reset_prepare(dev);
  960. /* Re-initialize ULI526X board */
  961. uli526x_init(dev);
  962. /* Restart upper layer interface */
  963. netif_wake_queue(dev);
  964. }
  965. #ifdef CONFIG_PM
  966. /*
  967. * Suspend the interface.
  968. */
  969. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  970. {
  971. struct net_device *dev = pci_get_drvdata(pdev);
  972. pci_power_t power_state;
  973. int err;
  974. ULI526X_DBUG(0, "uli526x_suspend", 0);
  975. if (!netdev_priv(dev))
  976. return 0;
  977. pci_save_state(pdev);
  978. if (!netif_running(dev))
  979. return 0;
  980. netif_device_detach(dev);
  981. uli526x_reset_prepare(dev);
  982. power_state = pci_choose_state(pdev, state);
  983. pci_enable_wake(pdev, power_state, 0);
  984. err = pci_set_power_state(pdev, power_state);
  985. if (err) {
  986. netif_device_attach(dev);
  987. /* Re-initialize ULI526X board */
  988. uli526x_init(dev);
  989. /* Restart upper layer interface */
  990. netif_wake_queue(dev);
  991. }
  992. return err;
  993. }
  994. /*
  995. * Resume the interface.
  996. */
  997. static int uli526x_resume(struct pci_dev *pdev)
  998. {
  999. struct net_device *dev = pci_get_drvdata(pdev);
  1000. int err;
  1001. ULI526X_DBUG(0, "uli526x_resume", 0);
  1002. if (!netdev_priv(dev))
  1003. return 0;
  1004. pci_restore_state(pdev);
  1005. if (!netif_running(dev))
  1006. return 0;
  1007. err = pci_set_power_state(pdev, PCI_D0);
  1008. if (err) {
  1009. netdev_warn(dev, "Could not put device into D0\n");
  1010. return err;
  1011. }
  1012. netif_device_attach(dev);
  1013. /* Re-initialize ULI526X board */
  1014. uli526x_init(dev);
  1015. /* Restart upper layer interface */
  1016. netif_wake_queue(dev);
  1017. return 0;
  1018. }
  1019. #else /* !CONFIG_PM */
  1020. #define uli526x_suspend NULL
  1021. #define uli526x_resume NULL
  1022. #endif /* !CONFIG_PM */
  1023. /*
  1024. * free all allocated rx buffer
  1025. */
  1026. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1027. {
  1028. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1029. /* free allocated rx buffer */
  1030. while (db->rx_avail_cnt) {
  1031. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1032. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1033. db->rx_avail_cnt--;
  1034. }
  1035. }
  1036. /*
  1037. * Reuse the SK buffer
  1038. */
  1039. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1040. {
  1041. struct rx_desc *rxptr = db->rx_insert_ptr;
  1042. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1043. rxptr->rx_skb_ptr = skb;
  1044. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1045. skb_tail_pointer(skb),
  1046. RX_ALLOC_SIZE,
  1047. PCI_DMA_FROMDEVICE));
  1048. wmb();
  1049. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1050. db->rx_avail_cnt++;
  1051. db->rx_insert_ptr = rxptr->next_rx_desc;
  1052. } else
  1053. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1054. }
  1055. /*
  1056. * Initialize transmit/Receive descriptor
  1057. * Using Chain structure, and allocate Tx/Rx buffer
  1058. */
  1059. static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
  1060. {
  1061. struct uli526x_board_info *db = netdev_priv(dev);
  1062. struct tx_desc *tmp_tx;
  1063. struct rx_desc *tmp_rx;
  1064. unsigned char *tmp_buf;
  1065. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1066. dma_addr_t tmp_buf_dma;
  1067. int i;
  1068. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1069. /* tx descriptor start pointer */
  1070. db->tx_insert_ptr = db->first_tx_desc;
  1071. db->tx_remove_ptr = db->first_tx_desc;
  1072. uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
  1073. /* rx descriptor start pointer */
  1074. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1075. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1076. db->rx_insert_ptr = db->first_rx_desc;
  1077. db->rx_ready_ptr = db->first_rx_desc;
  1078. uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
  1079. /* Init Transmit chain */
  1080. tmp_buf = db->buf_pool_start;
  1081. tmp_buf_dma = db->buf_pool_dma_start;
  1082. tmp_tx_dma = db->first_tx_desc_dma;
  1083. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1084. tmp_tx->tx_buf_ptr = tmp_buf;
  1085. tmp_tx->tdes0 = cpu_to_le32(0);
  1086. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1087. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1088. tmp_tx_dma += sizeof(struct tx_desc);
  1089. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1090. tmp_tx->next_tx_desc = tmp_tx + 1;
  1091. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1092. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1093. }
  1094. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1095. tmp_tx->next_tx_desc = db->first_tx_desc;
  1096. /* Init Receive descriptor chain */
  1097. tmp_rx_dma=db->first_rx_desc_dma;
  1098. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1099. tmp_rx->rdes0 = cpu_to_le32(0);
  1100. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1101. tmp_rx_dma += sizeof(struct rx_desc);
  1102. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1103. tmp_rx->next_rx_desc = tmp_rx + 1;
  1104. }
  1105. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1106. tmp_rx->next_rx_desc = db->first_rx_desc;
  1107. /* pre-allocate Rx buffer */
  1108. allocate_rx_buffer(dev);
  1109. }
  1110. /*
  1111. * Update CR6 value
  1112. * Firstly stop ULI526X, then written value and start
  1113. */
  1114. static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
  1115. {
  1116. uw32(DCR6, cr6_data);
  1117. udelay(5);
  1118. }
  1119. /*
  1120. * Send a setup frame for M5261/M5263
  1121. * This setup frame initialize ULI526X address filter mode
  1122. */
  1123. #ifdef __BIG_ENDIAN
  1124. #define FLT_SHIFT 16
  1125. #else
  1126. #define FLT_SHIFT 0
  1127. #endif
  1128. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1129. {
  1130. struct uli526x_board_info *db = netdev_priv(dev);
  1131. void __iomem *ioaddr = db->ioaddr;
  1132. struct netdev_hw_addr *ha;
  1133. struct tx_desc *txptr;
  1134. u16 * addrptr;
  1135. u32 * suptr;
  1136. int i;
  1137. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1138. txptr = db->tx_insert_ptr;
  1139. suptr = (u32 *) txptr->tx_buf_ptr;
  1140. /* Node address */
  1141. addrptr = (u16 *) dev->dev_addr;
  1142. *suptr++ = addrptr[0] << FLT_SHIFT;
  1143. *suptr++ = addrptr[1] << FLT_SHIFT;
  1144. *suptr++ = addrptr[2] << FLT_SHIFT;
  1145. /* broadcast address */
  1146. *suptr++ = 0xffff << FLT_SHIFT;
  1147. *suptr++ = 0xffff << FLT_SHIFT;
  1148. *suptr++ = 0xffff << FLT_SHIFT;
  1149. /* fit the multicast address */
  1150. netdev_for_each_mc_addr(ha, dev) {
  1151. addrptr = (u16 *) ha->addr;
  1152. *suptr++ = addrptr[0] << FLT_SHIFT;
  1153. *suptr++ = addrptr[1] << FLT_SHIFT;
  1154. *suptr++ = addrptr[2] << FLT_SHIFT;
  1155. }
  1156. for (i = netdev_mc_count(dev); i < 14; i++) {
  1157. *suptr++ = 0xffff << FLT_SHIFT;
  1158. *suptr++ = 0xffff << FLT_SHIFT;
  1159. *suptr++ = 0xffff << FLT_SHIFT;
  1160. }
  1161. /* prepare the setup frame */
  1162. db->tx_insert_ptr = txptr->next_tx_desc;
  1163. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1164. /* Resource Check and Send the setup packet */
  1165. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1166. /* Resource Empty */
  1167. db->tx_packet_cnt++;
  1168. txptr->tdes0 = cpu_to_le32(0x80000000);
  1169. update_cr6(db->cr6_data | 0x2000, ioaddr);
  1170. uw32(DCR1, 0x1); /* Issue Tx polling */
  1171. update_cr6(db->cr6_data, ioaddr);
  1172. dev->trans_start = jiffies;
  1173. } else
  1174. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1175. }
  1176. /*
  1177. * Allocate rx buffer,
  1178. * As possible as allocate maxiumn Rx buffer
  1179. */
  1180. static void allocate_rx_buffer(struct net_device *dev)
  1181. {
  1182. struct uli526x_board_info *db = netdev_priv(dev);
  1183. struct rx_desc *rxptr;
  1184. struct sk_buff *skb;
  1185. rxptr = db->rx_insert_ptr;
  1186. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1187. skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
  1188. if (skb == NULL)
  1189. break;
  1190. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1191. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1192. skb_tail_pointer(skb),
  1193. RX_ALLOC_SIZE,
  1194. PCI_DMA_FROMDEVICE));
  1195. wmb();
  1196. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1197. rxptr = rxptr->next_rx_desc;
  1198. db->rx_avail_cnt++;
  1199. }
  1200. db->rx_insert_ptr = rxptr;
  1201. }
  1202. /*
  1203. * Read one word data from the serial ROM
  1204. */
  1205. static u16 read_srom_word(struct uli526x_board_info *db, int offset)
  1206. {
  1207. void __iomem *ioaddr = db->ioaddr;
  1208. u16 srom_data = 0;
  1209. int i;
  1210. uw32(DCR9, CR9_SROM_READ);
  1211. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1212. /* Send the Read Command 110b */
  1213. srom_clk_write(db, SROM_DATA_1);
  1214. srom_clk_write(db, SROM_DATA_1);
  1215. srom_clk_write(db, SROM_DATA_0);
  1216. /* Send the offset */
  1217. for (i = 5; i >= 0; i--) {
  1218. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1219. srom_clk_write(db, srom_data);
  1220. }
  1221. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1222. for (i = 16; i > 0; i--) {
  1223. uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  1224. udelay(5);
  1225. srom_data = (srom_data << 1) |
  1226. ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
  1227. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1228. udelay(5);
  1229. }
  1230. uw32(DCR9, CR9_SROM_READ);
  1231. return srom_data;
  1232. }
  1233. /*
  1234. * Auto sense the media mode
  1235. */
  1236. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1237. {
  1238. struct uli_phy_ops *phy = &db->phy;
  1239. u8 ErrFlag = 0;
  1240. u16 phy_mode;
  1241. phy_mode = phy->read(db, db->phy_addr, 1);
  1242. phy_mode = phy->read(db, db->phy_addr, 1);
  1243. if ( (phy_mode & 0x24) == 0x24 ) {
  1244. phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
  1245. if(phy_mode&0x8000)
  1246. phy_mode = 0x8000;
  1247. else if(phy_mode&0x4000)
  1248. phy_mode = 0x4000;
  1249. else if(phy_mode&0x2000)
  1250. phy_mode = 0x2000;
  1251. else
  1252. phy_mode = 0x1000;
  1253. switch (phy_mode) {
  1254. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1255. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1256. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1257. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1258. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1259. }
  1260. } else {
  1261. db->op_mode = ULI526X_10MHF;
  1262. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1263. ErrFlag = 1;
  1264. }
  1265. return ErrFlag;
  1266. }
  1267. /*
  1268. * Set 10/100 phyxcer capability
  1269. * AUTO mode : phyxcer register4 is NIC capability
  1270. * Force mode: phyxcer register4 is the force media
  1271. */
  1272. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1273. {
  1274. struct uli_phy_ops *phy = &db->phy;
  1275. u16 phy_reg;
  1276. /* Phyxcer capability setting */
  1277. phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
  1278. if (db->media_mode & ULI526X_AUTO) {
  1279. /* AUTO Mode */
  1280. phy_reg |= db->PHY_reg4;
  1281. } else {
  1282. /* Force Mode */
  1283. switch(db->media_mode) {
  1284. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1285. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1286. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1287. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1288. }
  1289. }
  1290. /* Write new capability to Phyxcer Reg4 */
  1291. if ( !(phy_reg & 0x01e0)) {
  1292. phy_reg|=db->PHY_reg4;
  1293. db->media_mode|=ULI526X_AUTO;
  1294. }
  1295. phy->write(db, db->phy_addr, 4, phy_reg);
  1296. /* Restart Auto-Negotiation */
  1297. phy->write(db, db->phy_addr, 0, 0x1200);
  1298. udelay(50);
  1299. }
  1300. /*
  1301. * Process op-mode
  1302. AUTO mode : PHY controller in Auto-negotiation Mode
  1303. * Force mode: PHY controller in force mode with HUB
  1304. * N-way force capability with SWITCH
  1305. */
  1306. static void uli526x_process_mode(struct uli526x_board_info *db)
  1307. {
  1308. struct uli_phy_ops *phy = &db->phy;
  1309. u16 phy_reg;
  1310. /* Full Duplex Mode Check */
  1311. if (db->op_mode & 0x4)
  1312. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1313. else
  1314. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1315. update_cr6(db->cr6_data, db->ioaddr);
  1316. /* 10/100M phyxcer force mode need */
  1317. if (!(db->media_mode & 0x8)) {
  1318. /* Forece Mode */
  1319. phy_reg = phy->read(db, db->phy_addr, 6);
  1320. if (!(phy_reg & 0x1)) {
  1321. /* parter without N-Way capability */
  1322. phy_reg = 0x0;
  1323. switch(db->op_mode) {
  1324. case ULI526X_10MHF: phy_reg = 0x0; break;
  1325. case ULI526X_10MFD: phy_reg = 0x100; break;
  1326. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1327. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1328. }
  1329. phy->write(db, db->phy_addr, 0, phy_reg);
  1330. }
  1331. }
  1332. }
  1333. /* M5261/M5263 Chip */
  1334. static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
  1335. u8 offset, u16 phy_data)
  1336. {
  1337. u16 i;
  1338. /* Send 33 synchronization clock to Phy controller */
  1339. for (i = 0; i < 35; i++)
  1340. phy_write_1bit(db, PHY_DATA_1);
  1341. /* Send start command(01) to Phy */
  1342. phy_write_1bit(db, PHY_DATA_0);
  1343. phy_write_1bit(db, PHY_DATA_1);
  1344. /* Send write command(01) to Phy */
  1345. phy_write_1bit(db, PHY_DATA_0);
  1346. phy_write_1bit(db, PHY_DATA_1);
  1347. /* Send Phy address */
  1348. for (i = 0x10; i > 0; i = i >> 1)
  1349. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1350. /* Send register address */
  1351. for (i = 0x10; i > 0; i = i >> 1)
  1352. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1353. /* written trasnition */
  1354. phy_write_1bit(db, PHY_DATA_1);
  1355. phy_write_1bit(db, PHY_DATA_0);
  1356. /* Write a word data to PHY controller */
  1357. for (i = 0x8000; i > 0; i >>= 1)
  1358. phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
  1359. }
  1360. static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
  1361. {
  1362. u16 phy_data;
  1363. int i;
  1364. /* Send 33 synchronization clock to Phy controller */
  1365. for (i = 0; i < 35; i++)
  1366. phy_write_1bit(db, PHY_DATA_1);
  1367. /* Send start command(01) to Phy */
  1368. phy_write_1bit(db, PHY_DATA_0);
  1369. phy_write_1bit(db, PHY_DATA_1);
  1370. /* Send read command(10) to Phy */
  1371. phy_write_1bit(db, PHY_DATA_1);
  1372. phy_write_1bit(db, PHY_DATA_0);
  1373. /* Send Phy address */
  1374. for (i = 0x10; i > 0; i = i >> 1)
  1375. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1376. /* Send register address */
  1377. for (i = 0x10; i > 0; i = i >> 1)
  1378. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1379. /* Skip transition state */
  1380. phy_read_1bit(db);
  1381. /* read 16bit data */
  1382. for (phy_data = 0, i = 0; i < 16; i++) {
  1383. phy_data <<= 1;
  1384. phy_data |= phy_read_1bit(db);
  1385. }
  1386. return phy_data;
  1387. }
  1388. static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1389. u8 offset)
  1390. {
  1391. void __iomem *ioaddr = db->ioaddr;
  1392. u32 cr10_value = phy_addr;
  1393. cr10_value = (cr10_value << 5) + offset;
  1394. cr10_value = (cr10_value << 16) + 0x08000000;
  1395. uw32(DCR10, cr10_value);
  1396. udelay(1);
  1397. while (1) {
  1398. cr10_value = ur32(DCR10);
  1399. if (cr10_value & 0x10000000)
  1400. break;
  1401. }
  1402. return cr10_value & 0x0ffff;
  1403. }
  1404. static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1405. u8 offset, u16 phy_data)
  1406. {
  1407. void __iomem *ioaddr = db->ioaddr;
  1408. u32 cr10_value = phy_addr;
  1409. cr10_value = (cr10_value << 5) + offset;
  1410. cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
  1411. uw32(DCR10, cr10_value);
  1412. udelay(1);
  1413. }
  1414. /*
  1415. * Write one bit data to Phy Controller
  1416. */
  1417. static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
  1418. {
  1419. void __iomem *ioaddr = db->ioaddr;
  1420. uw32(DCR9, data); /* MII Clock Low */
  1421. udelay(1);
  1422. uw32(DCR9, data | MDCLKH); /* MII Clock High */
  1423. udelay(1);
  1424. uw32(DCR9, data); /* MII Clock Low */
  1425. udelay(1);
  1426. }
  1427. /*
  1428. * Read one bit phy data from PHY controller
  1429. */
  1430. static u16 phy_read_1bit(struct uli526x_board_info *db)
  1431. {
  1432. void __iomem *ioaddr = db->ioaddr;
  1433. u16 phy_data;
  1434. uw32(DCR9, 0x50000);
  1435. udelay(1);
  1436. phy_data = (ur32(DCR9) >> 19) & 0x1;
  1437. uw32(DCR9, 0x40000);
  1438. udelay(1);
  1439. return phy_data;
  1440. }
  1441. static DEFINE_PCI_DEVICE_TABLE(uli526x_pci_tbl) = {
  1442. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1443. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1444. { 0, }
  1445. };
  1446. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1447. static struct pci_driver uli526x_driver = {
  1448. .name = "uli526x",
  1449. .id_table = uli526x_pci_tbl,
  1450. .probe = uli526x_init_one,
  1451. .remove = uli526x_remove_one,
  1452. .suspend = uli526x_suspend,
  1453. .resume = uli526x_resume,
  1454. };
  1455. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1456. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1457. MODULE_LICENSE("GPL");
  1458. module_param(debug, int, 0644);
  1459. module_param(mode, int, 0);
  1460. module_param(cr6set, int, 0);
  1461. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1462. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1463. /* Description:
  1464. * when user used insmod to add module, system invoked init_module()
  1465. * to register the services.
  1466. */
  1467. static int __init uli526x_init_module(void)
  1468. {
  1469. pr_info("%s\n", version);
  1470. printed_version = 1;
  1471. ULI526X_DBUG(0, "init_module() ", debug);
  1472. if (debug)
  1473. uli526x_debug = debug; /* set debug flag */
  1474. if (cr6set)
  1475. uli526x_cr6_user_set = cr6set;
  1476. switch (mode) {
  1477. case ULI526X_10MHF:
  1478. case ULI526X_100MHF:
  1479. case ULI526X_10MFD:
  1480. case ULI526X_100MFD:
  1481. uli526x_media_mode = mode;
  1482. break;
  1483. default:
  1484. uli526x_media_mode = ULI526X_AUTO;
  1485. break;
  1486. }
  1487. return pci_register_driver(&uli526x_driver);
  1488. }
  1489. /*
  1490. * Description:
  1491. * when user used rmmod to delete module, system invoked clean_module()
  1492. * to un-register all registered services.
  1493. */
  1494. static void __exit uli526x_cleanup_module(void)
  1495. {
  1496. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1497. pci_unregister_driver(&uli526x_driver);
  1498. }
  1499. module_init(uli526x_init_module);
  1500. module_exit(uli526x_cleanup_module);