tg3.c 441 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 130
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "February 14, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  180. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  181. static char version[] =
  182. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  183. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  184. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  185. MODULE_LICENSE("GPL");
  186. MODULE_VERSION(DRV_MODULE_VERSION);
  187. MODULE_FIRMWARE(FIRMWARE_TG3);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  190. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  191. module_param(tg3_debug, int, 0);
  192. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  193. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  194. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  195. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  215. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  216. TG3_DRV_DATA_FLAG_5705_10_100},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  230. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  244. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  245. PCI_VENDOR_ID_LENOVO,
  246. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  247. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  269. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  270. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  271. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  290. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  305. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  306. {}
  307. };
  308. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  309. static const struct {
  310. const char string[ETH_GSTRING_LEN];
  311. } ethtool_stats_keys[] = {
  312. { "rx_octets" },
  313. { "rx_fragments" },
  314. { "rx_ucast_packets" },
  315. { "rx_mcast_packets" },
  316. { "rx_bcast_packets" },
  317. { "rx_fcs_errors" },
  318. { "rx_align_errors" },
  319. { "rx_xon_pause_rcvd" },
  320. { "rx_xoff_pause_rcvd" },
  321. { "rx_mac_ctrl_rcvd" },
  322. { "rx_xoff_entered" },
  323. { "rx_frame_too_long_errors" },
  324. { "rx_jabbers" },
  325. { "rx_undersize_packets" },
  326. { "rx_in_length_errors" },
  327. { "rx_out_length_errors" },
  328. { "rx_64_or_less_octet_packets" },
  329. { "rx_65_to_127_octet_packets" },
  330. { "rx_128_to_255_octet_packets" },
  331. { "rx_256_to_511_octet_packets" },
  332. { "rx_512_to_1023_octet_packets" },
  333. { "rx_1024_to_1522_octet_packets" },
  334. { "rx_1523_to_2047_octet_packets" },
  335. { "rx_2048_to_4095_octet_packets" },
  336. { "rx_4096_to_8191_octet_packets" },
  337. { "rx_8192_to_9022_octet_packets" },
  338. { "tx_octets" },
  339. { "tx_collisions" },
  340. { "tx_xon_sent" },
  341. { "tx_xoff_sent" },
  342. { "tx_flow_control" },
  343. { "tx_mac_errors" },
  344. { "tx_single_collisions" },
  345. { "tx_mult_collisions" },
  346. { "tx_deferred" },
  347. { "tx_excessive_collisions" },
  348. { "tx_late_collisions" },
  349. { "tx_collide_2times" },
  350. { "tx_collide_3times" },
  351. { "tx_collide_4times" },
  352. { "tx_collide_5times" },
  353. { "tx_collide_6times" },
  354. { "tx_collide_7times" },
  355. { "tx_collide_8times" },
  356. { "tx_collide_9times" },
  357. { "tx_collide_10times" },
  358. { "tx_collide_11times" },
  359. { "tx_collide_12times" },
  360. { "tx_collide_13times" },
  361. { "tx_collide_14times" },
  362. { "tx_collide_15times" },
  363. { "tx_ucast_packets" },
  364. { "tx_mcast_packets" },
  365. { "tx_bcast_packets" },
  366. { "tx_carrier_sense_errors" },
  367. { "tx_discards" },
  368. { "tx_errors" },
  369. { "dma_writeq_full" },
  370. { "dma_write_prioq_full" },
  371. { "rxbds_empty" },
  372. { "rx_discards" },
  373. { "rx_errors" },
  374. { "rx_threshold_hit" },
  375. { "dma_readq_full" },
  376. { "dma_read_prioq_full" },
  377. { "tx_comp_queue_full" },
  378. { "ring_set_send_prod_index" },
  379. { "ring_status_update" },
  380. { "nic_irqs" },
  381. { "nic_avoided_irqs" },
  382. { "nic_tx_threshold_hit" },
  383. { "mbuf_lwm_thresh_hit" },
  384. };
  385. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  386. #define TG3_NVRAM_TEST 0
  387. #define TG3_LINK_TEST 1
  388. #define TG3_REGISTER_TEST 2
  389. #define TG3_MEMORY_TEST 3
  390. #define TG3_MAC_LOOPB_TEST 4
  391. #define TG3_PHY_LOOPB_TEST 5
  392. #define TG3_EXT_LOOPB_TEST 6
  393. #define TG3_INTERRUPT_TEST 7
  394. static const struct {
  395. const char string[ETH_GSTRING_LEN];
  396. } ethtool_test_keys[] = {
  397. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  398. [TG3_LINK_TEST] = { "link test (online) " },
  399. [TG3_REGISTER_TEST] = { "register test (offline)" },
  400. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  401. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  402. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  403. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  404. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  405. };
  406. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  407. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->regs + off);
  410. }
  411. static u32 tg3_read32(struct tg3 *tp, u32 off)
  412. {
  413. return readl(tp->regs + off);
  414. }
  415. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->aperegs + off);
  418. }
  419. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->aperegs + off);
  422. }
  423. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. unsigned long flags;
  426. spin_lock_irqsave(&tp->indirect_lock, flags);
  427. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  429. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  430. }
  431. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. writel(val, tp->regs + off);
  434. readl(tp->regs + off);
  435. }
  436. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  447. {
  448. unsigned long flags;
  449. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  451. TG3_64BIT_REG_LOW, val);
  452. return;
  453. }
  454. if (off == TG3_RX_STD_PROD_IDX_REG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  456. TG3_64BIT_REG_LOW, val);
  457. return;
  458. }
  459. spin_lock_irqsave(&tp->indirect_lock, flags);
  460. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  462. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  463. /* In indirect mode when disabling interrupts, we also need
  464. * to clear the interrupt bit in the GRC local ctrl register.
  465. */
  466. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  467. (val == 0x1)) {
  468. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  469. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  470. }
  471. }
  472. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  473. {
  474. unsigned long flags;
  475. u32 val;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  478. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  479. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  480. return val;
  481. }
  482. /* usec_wait specifies the wait time in usec when writing to certain registers
  483. * where it is unsafe to read back the register without some delay.
  484. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  485. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  486. */
  487. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  488. {
  489. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  490. /* Non-posted methods */
  491. tp->write32(tp, off, val);
  492. else {
  493. /* Posted method */
  494. tg3_write32(tp, off, val);
  495. if (usec_wait)
  496. udelay(usec_wait);
  497. tp->read32(tp, off);
  498. }
  499. /* Wait again after the read for the posted method to guarantee that
  500. * the wait time is met.
  501. */
  502. if (usec_wait)
  503. udelay(usec_wait);
  504. }
  505. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. tp->write32_mbox(tp, off, val);
  508. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  509. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  510. !tg3_flag(tp, ICH_WORKAROUND)))
  511. tp->read32_mbox(tp, off);
  512. }
  513. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. void __iomem *mbox = tp->regs + off;
  516. writel(val, mbox);
  517. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  518. writel(val, mbox);
  519. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  520. tg3_flag(tp, FLUSH_POSTED_WRITES))
  521. readl(mbox);
  522. }
  523. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  524. {
  525. return readl(tp->regs + off + GRCMBOX_BASE);
  526. }
  527. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  528. {
  529. writel(val, tp->regs + off + GRCMBOX_BASE);
  530. }
  531. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  532. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  533. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  534. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  535. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  536. #define tw32(reg, val) tp->write32(tp, reg, val)
  537. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  538. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  539. #define tr32(reg) tp->read32(tp, reg)
  540. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  541. {
  542. unsigned long flags;
  543. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  544. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  545. return;
  546. spin_lock_irqsave(&tp->indirect_lock, flags);
  547. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  550. /* Always leave this as zero. */
  551. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  552. } else {
  553. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  554. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  555. /* Always leave this as zero. */
  556. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  557. }
  558. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  559. }
  560. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  561. {
  562. unsigned long flags;
  563. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  564. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  565. *val = 0;
  566. return;
  567. }
  568. spin_lock_irqsave(&tp->indirect_lock, flags);
  569. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  570. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  571. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  572. /* Always leave this as zero. */
  573. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  574. } else {
  575. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  576. *val = tr32(TG3PCI_MEM_WIN_DATA);
  577. /* Always leave this as zero. */
  578. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  579. }
  580. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  581. }
  582. static void tg3_ape_lock_init(struct tg3 *tp)
  583. {
  584. int i;
  585. u32 regbase, bit;
  586. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  587. regbase = TG3_APE_LOCK_GRANT;
  588. else
  589. regbase = TG3_APE_PER_LOCK_GRANT;
  590. /* Make sure the driver hasn't any stale locks. */
  591. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  592. switch (i) {
  593. case TG3_APE_LOCK_PHY0:
  594. case TG3_APE_LOCK_PHY1:
  595. case TG3_APE_LOCK_PHY2:
  596. case TG3_APE_LOCK_PHY3:
  597. bit = APE_LOCK_GRANT_DRIVER;
  598. break;
  599. default:
  600. if (!tp->pci_fn)
  601. bit = APE_LOCK_GRANT_DRIVER;
  602. else
  603. bit = 1 << tp->pci_fn;
  604. }
  605. tg3_ape_write32(tp, regbase + 4 * i, bit);
  606. }
  607. }
  608. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  609. {
  610. int i, off;
  611. int ret = 0;
  612. u32 status, req, gnt, bit;
  613. if (!tg3_flag(tp, ENABLE_APE))
  614. return 0;
  615. switch (locknum) {
  616. case TG3_APE_LOCK_GPIO:
  617. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  618. return 0;
  619. case TG3_APE_LOCK_GRC:
  620. case TG3_APE_LOCK_MEM:
  621. if (!tp->pci_fn)
  622. bit = APE_LOCK_REQ_DRIVER;
  623. else
  624. bit = 1 << tp->pci_fn;
  625. break;
  626. case TG3_APE_LOCK_PHY0:
  627. case TG3_APE_LOCK_PHY1:
  628. case TG3_APE_LOCK_PHY2:
  629. case TG3_APE_LOCK_PHY3:
  630. bit = APE_LOCK_REQ_DRIVER;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  636. req = TG3_APE_LOCK_REQ;
  637. gnt = TG3_APE_LOCK_GRANT;
  638. } else {
  639. req = TG3_APE_PER_LOCK_REQ;
  640. gnt = TG3_APE_PER_LOCK_GRANT;
  641. }
  642. off = 4 * locknum;
  643. tg3_ape_write32(tp, req + off, bit);
  644. /* Wait for up to 1 millisecond to acquire lock. */
  645. for (i = 0; i < 100; i++) {
  646. status = tg3_ape_read32(tp, gnt + off);
  647. if (status == bit)
  648. break;
  649. udelay(10);
  650. }
  651. if (status != bit) {
  652. /* Revoke the lock request. */
  653. tg3_ape_write32(tp, gnt + off, bit);
  654. ret = -EBUSY;
  655. }
  656. return ret;
  657. }
  658. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  659. {
  660. u32 gnt, bit;
  661. if (!tg3_flag(tp, ENABLE_APE))
  662. return;
  663. switch (locknum) {
  664. case TG3_APE_LOCK_GPIO:
  665. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  666. return;
  667. case TG3_APE_LOCK_GRC:
  668. case TG3_APE_LOCK_MEM:
  669. if (!tp->pci_fn)
  670. bit = APE_LOCK_GRANT_DRIVER;
  671. else
  672. bit = 1 << tp->pci_fn;
  673. break;
  674. case TG3_APE_LOCK_PHY0:
  675. case TG3_APE_LOCK_PHY1:
  676. case TG3_APE_LOCK_PHY2:
  677. case TG3_APE_LOCK_PHY3:
  678. bit = APE_LOCK_GRANT_DRIVER;
  679. break;
  680. default:
  681. return;
  682. }
  683. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  684. gnt = TG3_APE_LOCK_GRANT;
  685. else
  686. gnt = TG3_APE_PER_LOCK_GRANT;
  687. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  688. }
  689. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  690. {
  691. u32 apedata;
  692. while (timeout_us) {
  693. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  694. return -EBUSY;
  695. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  696. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  697. break;
  698. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  699. udelay(10);
  700. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  701. }
  702. return timeout_us ? 0 : -EBUSY;
  703. }
  704. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  705. {
  706. u32 i, apedata;
  707. for (i = 0; i < timeout_us / 10; i++) {
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. udelay(10);
  712. }
  713. return i == timeout_us / 10;
  714. }
  715. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  716. u32 len)
  717. {
  718. int err;
  719. u32 i, bufoff, msgoff, maxlen, apedata;
  720. if (!tg3_flag(tp, APE_HAS_NCSI))
  721. return 0;
  722. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  723. if (apedata != APE_SEG_SIG_MAGIC)
  724. return -ENODEV;
  725. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  726. if (!(apedata & APE_FW_STATUS_READY))
  727. return -EAGAIN;
  728. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  729. TG3_APE_SHMEM_BASE;
  730. msgoff = bufoff + 2 * sizeof(u32);
  731. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  732. while (len) {
  733. u32 length;
  734. /* Cap xfer sizes to scratchpad limits. */
  735. length = (len > maxlen) ? maxlen : len;
  736. len -= length;
  737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  738. if (!(apedata & APE_FW_STATUS_READY))
  739. return -EAGAIN;
  740. /* Wait for up to 1 msec for APE to service previous event. */
  741. err = tg3_ape_event_lock(tp, 1000);
  742. if (err)
  743. return err;
  744. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  745. APE_EVENT_STATUS_SCRTCHPD_READ |
  746. APE_EVENT_STATUS_EVENT_PENDING;
  747. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  748. tg3_ape_write32(tp, bufoff, base_off);
  749. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  750. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  751. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  752. base_off += length;
  753. if (tg3_ape_wait_for_event(tp, 30000))
  754. return -EAGAIN;
  755. for (i = 0; length; i += 4, length -= 4) {
  756. u32 val = tg3_ape_read32(tp, msgoff + i);
  757. memcpy(data, &val, sizeof(u32));
  758. data++;
  759. }
  760. }
  761. return 0;
  762. }
  763. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  764. {
  765. int err;
  766. u32 apedata;
  767. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  768. if (apedata != APE_SEG_SIG_MAGIC)
  769. return -EAGAIN;
  770. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  771. if (!(apedata & APE_FW_STATUS_READY))
  772. return -EAGAIN;
  773. /* Wait for up to 1 millisecond for APE to service previous event. */
  774. err = tg3_ape_event_lock(tp, 1000);
  775. if (err)
  776. return err;
  777. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  778. event | APE_EVENT_STATUS_EVENT_PENDING);
  779. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  780. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  781. return 0;
  782. }
  783. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  784. {
  785. u32 event;
  786. u32 apedata;
  787. if (!tg3_flag(tp, ENABLE_APE))
  788. return;
  789. switch (kind) {
  790. case RESET_KIND_INIT:
  791. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  792. APE_HOST_SEG_SIG_MAGIC);
  793. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  794. APE_HOST_SEG_LEN_MAGIC);
  795. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  796. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  797. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  798. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  799. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  800. APE_HOST_BEHAV_NO_PHYLOCK);
  801. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  802. TG3_APE_HOST_DRVR_STATE_START);
  803. event = APE_EVENT_STATUS_STATE_START;
  804. break;
  805. case RESET_KIND_SHUTDOWN:
  806. /* With the interface we are currently using,
  807. * APE does not track driver state. Wiping
  808. * out the HOST SEGMENT SIGNATURE forces
  809. * the APE to assume OS absent status.
  810. */
  811. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  812. if (device_may_wakeup(&tp->pdev->dev) &&
  813. tg3_flag(tp, WOL_ENABLE)) {
  814. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  815. TG3_APE_HOST_WOL_SPEED_AUTO);
  816. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  817. } else
  818. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  819. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  820. event = APE_EVENT_STATUS_STATE_UNLOAD;
  821. break;
  822. case RESET_KIND_SUSPEND:
  823. event = APE_EVENT_STATUS_STATE_SUSPEND;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. tg3_asic_rev(tp) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. udelay(8);
  1360. }
  1361. }
  1362. /* tp->lock is held. */
  1363. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1364. {
  1365. u32 reg, val;
  1366. val = 0;
  1367. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1368. val = reg << 16;
  1369. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1370. val |= (reg & 0xffff);
  1371. *data++ = val;
  1372. val = 0;
  1373. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1374. val = reg << 16;
  1375. if (!tg3_readphy(tp, MII_LPA, &reg))
  1376. val |= (reg & 0xffff);
  1377. *data++ = val;
  1378. val = 0;
  1379. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1380. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1381. val = reg << 16;
  1382. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1383. val |= (reg & 0xffff);
  1384. }
  1385. *data++ = val;
  1386. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1387. val = reg << 16;
  1388. else
  1389. val = 0;
  1390. *data++ = val;
  1391. }
  1392. /* tp->lock is held. */
  1393. static void tg3_ump_link_report(struct tg3 *tp)
  1394. {
  1395. u32 data[4];
  1396. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1397. return;
  1398. tg3_phy_gather_ump_data(tp, data);
  1399. tg3_wait_for_event_ack(tp);
  1400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1406. tg3_generate_fw_event(tp);
  1407. }
  1408. /* tp->lock is held. */
  1409. static void tg3_stop_fw(struct tg3 *tp)
  1410. {
  1411. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1412. /* Wait for RX cpu to ACK the previous event. */
  1413. tg3_wait_for_event_ack(tp);
  1414. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1415. tg3_generate_fw_event(tp);
  1416. /* Wait for RX cpu to ACK this event. */
  1417. tg3_wait_for_event_ack(tp);
  1418. }
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1422. {
  1423. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1424. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1425. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1426. switch (kind) {
  1427. case RESET_KIND_INIT:
  1428. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1429. DRV_STATE_START);
  1430. break;
  1431. case RESET_KIND_SHUTDOWN:
  1432. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1433. DRV_STATE_UNLOAD);
  1434. break;
  1435. case RESET_KIND_SUSPEND:
  1436. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1437. DRV_STATE_SUSPEND);
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. }
  1443. if (kind == RESET_KIND_INIT ||
  1444. kind == RESET_KIND_SUSPEND)
  1445. tg3_ape_driver_state_change(tp, kind);
  1446. }
  1447. /* tp->lock is held. */
  1448. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1449. {
  1450. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1451. switch (kind) {
  1452. case RESET_KIND_INIT:
  1453. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1454. DRV_STATE_START_DONE);
  1455. break;
  1456. case RESET_KIND_SHUTDOWN:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_UNLOAD_DONE);
  1459. break;
  1460. default:
  1461. break;
  1462. }
  1463. }
  1464. if (kind == RESET_KIND_SHUTDOWN)
  1465. tg3_ape_driver_state_change(tp, kind);
  1466. }
  1467. /* tp->lock is held. */
  1468. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1469. {
  1470. if (tg3_flag(tp, ENABLE_ASF)) {
  1471. switch (kind) {
  1472. case RESET_KIND_INIT:
  1473. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1474. DRV_STATE_START);
  1475. break;
  1476. case RESET_KIND_SHUTDOWN:
  1477. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1478. DRV_STATE_UNLOAD);
  1479. break;
  1480. case RESET_KIND_SUSPEND:
  1481. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1482. DRV_STATE_SUSPEND);
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. static int tg3_poll_fw(struct tg3 *tp)
  1490. {
  1491. int i;
  1492. u32 val;
  1493. if (tg3_flag(tp, IS_SSB_CORE)) {
  1494. /* We don't use firmware. */
  1495. return 0;
  1496. }
  1497. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1498. /* Wait up to 20ms for init done. */
  1499. for (i = 0; i < 200; i++) {
  1500. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1501. return 0;
  1502. udelay(100);
  1503. }
  1504. return -ENODEV;
  1505. }
  1506. /* Wait for firmware initialization to complete. */
  1507. for (i = 0; i < 100000; i++) {
  1508. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1509. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1510. break;
  1511. udelay(10);
  1512. }
  1513. /* Chip might not be fitted with firmware. Some Sun onboard
  1514. * parts are configured like that. So don't signal the timeout
  1515. * of the above loop as an error, but do report the lack of
  1516. * running firmware once.
  1517. */
  1518. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1519. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1520. netdev_info(tp->dev, "No firmware running\n");
  1521. }
  1522. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1523. /* The 57765 A0 needs a little more
  1524. * time to do some important work.
  1525. */
  1526. mdelay(10);
  1527. }
  1528. return 0;
  1529. }
  1530. static void tg3_link_report(struct tg3 *tp)
  1531. {
  1532. if (!netif_carrier_ok(tp->dev)) {
  1533. netif_info(tp, link, tp->dev, "Link is down\n");
  1534. tg3_ump_link_report(tp);
  1535. } else if (netif_msg_link(tp)) {
  1536. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1537. (tp->link_config.active_speed == SPEED_1000 ?
  1538. 1000 :
  1539. (tp->link_config.active_speed == SPEED_100 ?
  1540. 100 : 10)),
  1541. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1542. "full" : "half"));
  1543. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1544. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1545. "on" : "off",
  1546. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1547. "on" : "off");
  1548. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1549. netdev_info(tp->dev, "EEE is %s\n",
  1550. tp->setlpicnt ? "enabled" : "disabled");
  1551. tg3_ump_link_report(tp);
  1552. }
  1553. tp->link_up = netif_carrier_ok(tp->dev);
  1554. }
  1555. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1556. {
  1557. u16 miireg;
  1558. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1559. miireg = ADVERTISE_1000XPAUSE;
  1560. else if (flow_ctrl & FLOW_CTRL_TX)
  1561. miireg = ADVERTISE_1000XPSE_ASYM;
  1562. else if (flow_ctrl & FLOW_CTRL_RX)
  1563. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1564. else
  1565. miireg = 0;
  1566. return miireg;
  1567. }
  1568. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1569. {
  1570. u8 cap = 0;
  1571. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1572. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1573. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1574. if (lcladv & ADVERTISE_1000XPAUSE)
  1575. cap = FLOW_CTRL_RX;
  1576. if (rmtadv & ADVERTISE_1000XPAUSE)
  1577. cap = FLOW_CTRL_TX;
  1578. }
  1579. return cap;
  1580. }
  1581. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1582. {
  1583. u8 autoneg;
  1584. u8 flowctrl = 0;
  1585. u32 old_rx_mode = tp->rx_mode;
  1586. u32 old_tx_mode = tp->tx_mode;
  1587. if (tg3_flag(tp, USE_PHYLIB))
  1588. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1589. else
  1590. autoneg = tp->link_config.autoneg;
  1591. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1592. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1593. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1594. else
  1595. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1596. } else
  1597. flowctrl = tp->link_config.flowctrl;
  1598. tp->link_config.active_flowctrl = flowctrl;
  1599. if (flowctrl & FLOW_CTRL_RX)
  1600. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1601. else
  1602. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1603. if (old_rx_mode != tp->rx_mode)
  1604. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1605. if (flowctrl & FLOW_CTRL_TX)
  1606. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1607. else
  1608. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1609. if (old_tx_mode != tp->tx_mode)
  1610. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1611. }
  1612. static void tg3_adjust_link(struct net_device *dev)
  1613. {
  1614. u8 oldflowctrl, linkmesg = 0;
  1615. u32 mac_mode, lcl_adv, rmt_adv;
  1616. struct tg3 *tp = netdev_priv(dev);
  1617. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1618. spin_lock_bh(&tp->lock);
  1619. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1620. MAC_MODE_HALF_DUPLEX);
  1621. oldflowctrl = tp->link_config.active_flowctrl;
  1622. if (phydev->link) {
  1623. lcl_adv = 0;
  1624. rmt_adv = 0;
  1625. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1626. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1627. else if (phydev->speed == SPEED_1000 ||
  1628. tg3_asic_rev(tp) != ASIC_REV_5785)
  1629. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1630. else
  1631. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1632. if (phydev->duplex == DUPLEX_HALF)
  1633. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1634. else {
  1635. lcl_adv = mii_advertise_flowctrl(
  1636. tp->link_config.flowctrl);
  1637. if (phydev->pause)
  1638. rmt_adv = LPA_PAUSE_CAP;
  1639. if (phydev->asym_pause)
  1640. rmt_adv |= LPA_PAUSE_ASYM;
  1641. }
  1642. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1643. } else
  1644. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1645. if (mac_mode != tp->mac_mode) {
  1646. tp->mac_mode = mac_mode;
  1647. tw32_f(MAC_MODE, tp->mac_mode);
  1648. udelay(40);
  1649. }
  1650. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1651. if (phydev->speed == SPEED_10)
  1652. tw32(MAC_MI_STAT,
  1653. MAC_MI_STAT_10MBPS_MODE |
  1654. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1655. else
  1656. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1657. }
  1658. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1659. tw32(MAC_TX_LENGTHS,
  1660. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1661. (6 << TX_LENGTHS_IPG_SHIFT) |
  1662. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1663. else
  1664. tw32(MAC_TX_LENGTHS,
  1665. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1666. (6 << TX_LENGTHS_IPG_SHIFT) |
  1667. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1668. if (phydev->link != tp->old_link ||
  1669. phydev->speed != tp->link_config.active_speed ||
  1670. phydev->duplex != tp->link_config.active_duplex ||
  1671. oldflowctrl != tp->link_config.active_flowctrl)
  1672. linkmesg = 1;
  1673. tp->old_link = phydev->link;
  1674. tp->link_config.active_speed = phydev->speed;
  1675. tp->link_config.active_duplex = phydev->duplex;
  1676. spin_unlock_bh(&tp->lock);
  1677. if (linkmesg)
  1678. tg3_link_report(tp);
  1679. }
  1680. static int tg3_phy_init(struct tg3 *tp)
  1681. {
  1682. struct phy_device *phydev;
  1683. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1684. return 0;
  1685. /* Bring the PHY back to a known state. */
  1686. tg3_bmcr_reset(tp);
  1687. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1688. /* Attach the MAC to the PHY. */
  1689. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1690. tg3_adjust_link, phydev->interface);
  1691. if (IS_ERR(phydev)) {
  1692. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1693. return PTR_ERR(phydev);
  1694. }
  1695. /* Mask with MAC supported features. */
  1696. switch (phydev->interface) {
  1697. case PHY_INTERFACE_MODE_GMII:
  1698. case PHY_INTERFACE_MODE_RGMII:
  1699. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1700. phydev->supported &= (PHY_GBIT_FEATURES |
  1701. SUPPORTED_Pause |
  1702. SUPPORTED_Asym_Pause);
  1703. break;
  1704. }
  1705. /* fallthru */
  1706. case PHY_INTERFACE_MODE_MII:
  1707. phydev->supported &= (PHY_BASIC_FEATURES |
  1708. SUPPORTED_Pause |
  1709. SUPPORTED_Asym_Pause);
  1710. break;
  1711. default:
  1712. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1713. return -EINVAL;
  1714. }
  1715. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1716. phydev->advertising = phydev->supported;
  1717. return 0;
  1718. }
  1719. static void tg3_phy_start(struct tg3 *tp)
  1720. {
  1721. struct phy_device *phydev;
  1722. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1723. return;
  1724. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1725. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1726. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1727. phydev->speed = tp->link_config.speed;
  1728. phydev->duplex = tp->link_config.duplex;
  1729. phydev->autoneg = tp->link_config.autoneg;
  1730. phydev->advertising = tp->link_config.advertising;
  1731. }
  1732. phy_start(phydev);
  1733. phy_start_aneg(phydev);
  1734. }
  1735. static void tg3_phy_stop(struct tg3 *tp)
  1736. {
  1737. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1738. return;
  1739. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1740. }
  1741. static void tg3_phy_fini(struct tg3 *tp)
  1742. {
  1743. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1744. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1745. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1746. }
  1747. }
  1748. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1749. {
  1750. int err;
  1751. u32 val;
  1752. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1753. return 0;
  1754. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1755. /* Cannot do read-modify-write on 5401 */
  1756. err = tg3_phy_auxctl_write(tp,
  1757. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1758. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1759. 0x4c20);
  1760. goto done;
  1761. }
  1762. err = tg3_phy_auxctl_read(tp,
  1763. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1764. if (err)
  1765. return err;
  1766. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1767. err = tg3_phy_auxctl_write(tp,
  1768. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1769. done:
  1770. return err;
  1771. }
  1772. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1773. {
  1774. u32 phytest;
  1775. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1776. u32 phy;
  1777. tg3_writephy(tp, MII_TG3_FET_TEST,
  1778. phytest | MII_TG3_FET_SHADOW_EN);
  1779. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1780. if (enable)
  1781. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1782. else
  1783. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1784. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1785. }
  1786. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1787. }
  1788. }
  1789. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1790. {
  1791. u32 reg;
  1792. if (!tg3_flag(tp, 5705_PLUS) ||
  1793. (tg3_flag(tp, 5717_PLUS) &&
  1794. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1795. return;
  1796. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1797. tg3_phy_fet_toggle_apd(tp, enable);
  1798. return;
  1799. }
  1800. reg = MII_TG3_MISC_SHDW_WREN |
  1801. MII_TG3_MISC_SHDW_SCR5_SEL |
  1802. MII_TG3_MISC_SHDW_SCR5_LPED |
  1803. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1804. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1805. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1806. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1807. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1808. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1809. reg = MII_TG3_MISC_SHDW_WREN |
  1810. MII_TG3_MISC_SHDW_APD_SEL |
  1811. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1812. if (enable)
  1813. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1814. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1815. }
  1816. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1817. {
  1818. u32 phy;
  1819. if (!tg3_flag(tp, 5705_PLUS) ||
  1820. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1821. return;
  1822. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1823. u32 ephy;
  1824. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1825. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1826. tg3_writephy(tp, MII_TG3_FET_TEST,
  1827. ephy | MII_TG3_FET_SHADOW_EN);
  1828. if (!tg3_readphy(tp, reg, &phy)) {
  1829. if (enable)
  1830. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1831. else
  1832. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1833. tg3_writephy(tp, reg, phy);
  1834. }
  1835. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1836. }
  1837. } else {
  1838. int ret;
  1839. ret = tg3_phy_auxctl_read(tp,
  1840. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1841. if (!ret) {
  1842. if (enable)
  1843. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1844. else
  1845. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1846. tg3_phy_auxctl_write(tp,
  1847. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1848. }
  1849. }
  1850. }
  1851. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1852. {
  1853. int ret;
  1854. u32 val;
  1855. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1856. return;
  1857. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1858. if (!ret)
  1859. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1860. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1861. }
  1862. static void tg3_phy_apply_otp(struct tg3 *tp)
  1863. {
  1864. u32 otp, phy;
  1865. if (!tp->phy_otp)
  1866. return;
  1867. otp = tp->phy_otp;
  1868. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1869. return;
  1870. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1871. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1872. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1873. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1874. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1875. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1876. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1877. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1878. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1879. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1880. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1881. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1882. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1883. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1884. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1885. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1886. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1887. }
  1888. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1889. {
  1890. u32 val;
  1891. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1892. return;
  1893. tp->setlpicnt = 0;
  1894. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1895. current_link_up == 1 &&
  1896. tp->link_config.active_duplex == DUPLEX_FULL &&
  1897. (tp->link_config.active_speed == SPEED_100 ||
  1898. tp->link_config.active_speed == SPEED_1000)) {
  1899. u32 eeectl;
  1900. if (tp->link_config.active_speed == SPEED_1000)
  1901. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1902. else
  1903. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1904. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1905. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1906. TG3_CL45_D7_EEERES_STAT, &val);
  1907. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1908. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1909. tp->setlpicnt = 2;
  1910. }
  1911. if (!tp->setlpicnt) {
  1912. if (current_link_up == 1 &&
  1913. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1914. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1915. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1916. }
  1917. val = tr32(TG3_CPMU_EEE_MODE);
  1918. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1919. }
  1920. }
  1921. static void tg3_phy_eee_enable(struct tg3 *tp)
  1922. {
  1923. u32 val;
  1924. if (tp->link_config.active_speed == SPEED_1000 &&
  1925. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1926. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1927. tg3_flag(tp, 57765_CLASS)) &&
  1928. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1929. val = MII_TG3_DSP_TAP26_ALNOKO |
  1930. MII_TG3_DSP_TAP26_RMRXSTO;
  1931. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1932. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1933. }
  1934. val = tr32(TG3_CPMU_EEE_MODE);
  1935. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1936. }
  1937. static int tg3_wait_macro_done(struct tg3 *tp)
  1938. {
  1939. int limit = 100;
  1940. while (limit--) {
  1941. u32 tmp32;
  1942. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1943. if ((tmp32 & 0x1000) == 0)
  1944. break;
  1945. }
  1946. }
  1947. if (limit < 0)
  1948. return -EBUSY;
  1949. return 0;
  1950. }
  1951. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1952. {
  1953. static const u32 test_pat[4][6] = {
  1954. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1955. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1956. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1957. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1958. };
  1959. int chan;
  1960. for (chan = 0; chan < 4; chan++) {
  1961. int i;
  1962. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1963. (chan * 0x2000) | 0x0200);
  1964. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1965. for (i = 0; i < 6; i++)
  1966. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1967. test_pat[chan][i]);
  1968. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1969. if (tg3_wait_macro_done(tp)) {
  1970. *resetp = 1;
  1971. return -EBUSY;
  1972. }
  1973. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1974. (chan * 0x2000) | 0x0200);
  1975. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1976. if (tg3_wait_macro_done(tp)) {
  1977. *resetp = 1;
  1978. return -EBUSY;
  1979. }
  1980. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1981. if (tg3_wait_macro_done(tp)) {
  1982. *resetp = 1;
  1983. return -EBUSY;
  1984. }
  1985. for (i = 0; i < 6; i += 2) {
  1986. u32 low, high;
  1987. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1988. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1989. tg3_wait_macro_done(tp)) {
  1990. *resetp = 1;
  1991. return -EBUSY;
  1992. }
  1993. low &= 0x7fff;
  1994. high &= 0x000f;
  1995. if (low != test_pat[chan][i] ||
  1996. high != test_pat[chan][i+1]) {
  1997. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1998. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1999. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2000. return -EBUSY;
  2001. }
  2002. }
  2003. }
  2004. return 0;
  2005. }
  2006. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2007. {
  2008. int chan;
  2009. for (chan = 0; chan < 4; chan++) {
  2010. int i;
  2011. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2012. (chan * 0x2000) | 0x0200);
  2013. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2014. for (i = 0; i < 6; i++)
  2015. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2016. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2017. if (tg3_wait_macro_done(tp))
  2018. return -EBUSY;
  2019. }
  2020. return 0;
  2021. }
  2022. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2023. {
  2024. u32 reg32, phy9_orig;
  2025. int retries, do_phy_reset, err;
  2026. retries = 10;
  2027. do_phy_reset = 1;
  2028. do {
  2029. if (do_phy_reset) {
  2030. err = tg3_bmcr_reset(tp);
  2031. if (err)
  2032. return err;
  2033. do_phy_reset = 0;
  2034. }
  2035. /* Disable transmitter and interrupt. */
  2036. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2037. continue;
  2038. reg32 |= 0x3000;
  2039. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2040. /* Set full-duplex, 1000 mbps. */
  2041. tg3_writephy(tp, MII_BMCR,
  2042. BMCR_FULLDPLX | BMCR_SPEED1000);
  2043. /* Set to master mode. */
  2044. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2045. continue;
  2046. tg3_writephy(tp, MII_CTRL1000,
  2047. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2048. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2049. if (err)
  2050. return err;
  2051. /* Block the PHY control access. */
  2052. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2053. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2054. if (!err)
  2055. break;
  2056. } while (--retries);
  2057. err = tg3_phy_reset_chanpat(tp);
  2058. if (err)
  2059. return err;
  2060. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2061. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2062. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2063. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2064. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2065. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2066. reg32 &= ~0x3000;
  2067. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2068. } else if (!err)
  2069. err = -EBUSY;
  2070. return err;
  2071. }
  2072. static void tg3_carrier_off(struct tg3 *tp)
  2073. {
  2074. netif_carrier_off(tp->dev);
  2075. tp->link_up = false;
  2076. }
  2077. /* This will reset the tigon3 PHY if there is no valid
  2078. * link unless the FORCE argument is non-zero.
  2079. */
  2080. static int tg3_phy_reset(struct tg3 *tp)
  2081. {
  2082. u32 val, cpmuctrl;
  2083. int err;
  2084. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2085. val = tr32(GRC_MISC_CFG);
  2086. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2087. udelay(40);
  2088. }
  2089. err = tg3_readphy(tp, MII_BMSR, &val);
  2090. err |= tg3_readphy(tp, MII_BMSR, &val);
  2091. if (err != 0)
  2092. return -EBUSY;
  2093. if (netif_running(tp->dev) && tp->link_up) {
  2094. netif_carrier_off(tp->dev);
  2095. tg3_link_report(tp);
  2096. }
  2097. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2098. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2099. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2100. err = tg3_phy_reset_5703_4_5(tp);
  2101. if (err)
  2102. return err;
  2103. goto out;
  2104. }
  2105. cpmuctrl = 0;
  2106. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2107. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2108. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2109. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2110. tw32(TG3_CPMU_CTRL,
  2111. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2112. }
  2113. err = tg3_bmcr_reset(tp);
  2114. if (err)
  2115. return err;
  2116. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2117. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2118. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2119. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2120. }
  2121. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2122. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2123. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2124. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2125. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2126. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2127. udelay(40);
  2128. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2129. }
  2130. }
  2131. if (tg3_flag(tp, 5717_PLUS) &&
  2132. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2133. return 0;
  2134. tg3_phy_apply_otp(tp);
  2135. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2136. tg3_phy_toggle_apd(tp, true);
  2137. else
  2138. tg3_phy_toggle_apd(tp, false);
  2139. out:
  2140. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2141. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2142. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2143. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2144. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2145. }
  2146. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2147. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2148. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2149. }
  2150. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2151. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2152. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2153. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2154. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2155. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2156. }
  2157. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2158. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2159. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2160. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2161. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2162. tg3_writephy(tp, MII_TG3_TEST1,
  2163. MII_TG3_TEST1_TRIM_EN | 0x4);
  2164. } else
  2165. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2166. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2167. }
  2168. }
  2169. /* Set Extended packet length bit (bit 14) on all chips that */
  2170. /* support jumbo frames */
  2171. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2172. /* Cannot do read-modify-write on 5401 */
  2173. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2174. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2175. /* Set bit 14 with read-modify-write to preserve other bits */
  2176. err = tg3_phy_auxctl_read(tp,
  2177. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2178. if (!err)
  2179. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2180. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2181. }
  2182. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2183. * jumbo frames transmission.
  2184. */
  2185. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2186. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2187. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2188. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2189. }
  2190. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2191. /* adjust output voltage */
  2192. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2193. }
  2194. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2195. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2196. tg3_phy_toggle_automdix(tp, 1);
  2197. tg3_phy_set_wirespeed(tp);
  2198. return 0;
  2199. }
  2200. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2201. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2202. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2203. TG3_GPIO_MSG_NEED_VAUX)
  2204. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2205. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2206. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2207. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2208. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2209. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2210. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2211. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2212. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2213. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2214. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2215. {
  2216. u32 status, shift;
  2217. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2218. tg3_asic_rev(tp) == ASIC_REV_5719)
  2219. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2220. else
  2221. status = tr32(TG3_CPMU_DRV_STATUS);
  2222. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2223. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2224. status |= (newstat << shift);
  2225. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2226. tg3_asic_rev(tp) == ASIC_REV_5719)
  2227. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2228. else
  2229. tw32(TG3_CPMU_DRV_STATUS, status);
  2230. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2231. }
  2232. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2233. {
  2234. if (!tg3_flag(tp, IS_NIC))
  2235. return 0;
  2236. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2237. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2238. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2239. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2240. return -EIO;
  2241. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2242. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2243. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2244. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2245. } else {
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2247. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2248. }
  2249. return 0;
  2250. }
  2251. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2252. {
  2253. u32 grc_local_ctrl;
  2254. if (!tg3_flag(tp, IS_NIC) ||
  2255. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2256. tg3_asic_rev(tp) == ASIC_REV_5701)
  2257. return;
  2258. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2259. tw32_wait_f(GRC_LOCAL_CTRL,
  2260. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2261. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2262. tw32_wait_f(GRC_LOCAL_CTRL,
  2263. grc_local_ctrl,
  2264. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2265. tw32_wait_f(GRC_LOCAL_CTRL,
  2266. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2267. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2268. }
  2269. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2270. {
  2271. if (!tg3_flag(tp, IS_NIC))
  2272. return;
  2273. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2274. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2275. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2276. (GRC_LCLCTRL_GPIO_OE0 |
  2277. GRC_LCLCTRL_GPIO_OE1 |
  2278. GRC_LCLCTRL_GPIO_OE2 |
  2279. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2280. GRC_LCLCTRL_GPIO_OUTPUT1),
  2281. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2282. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2283. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2284. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2285. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2286. GRC_LCLCTRL_GPIO_OE1 |
  2287. GRC_LCLCTRL_GPIO_OE2 |
  2288. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2289. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2290. tp->grc_local_ctrl;
  2291. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2292. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2293. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2294. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2295. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2296. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2297. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2298. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2299. } else {
  2300. u32 no_gpio2;
  2301. u32 grc_local_ctrl = 0;
  2302. /* Workaround to prevent overdrawing Amps. */
  2303. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2304. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2305. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2306. grc_local_ctrl,
  2307. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2308. }
  2309. /* On 5753 and variants, GPIO2 cannot be used. */
  2310. no_gpio2 = tp->nic_sram_data_cfg &
  2311. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2312. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2313. GRC_LCLCTRL_GPIO_OE1 |
  2314. GRC_LCLCTRL_GPIO_OE2 |
  2315. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2316. GRC_LCLCTRL_GPIO_OUTPUT2;
  2317. if (no_gpio2) {
  2318. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2319. GRC_LCLCTRL_GPIO_OUTPUT2);
  2320. }
  2321. tw32_wait_f(GRC_LOCAL_CTRL,
  2322. tp->grc_local_ctrl | grc_local_ctrl,
  2323. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2324. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2325. tw32_wait_f(GRC_LOCAL_CTRL,
  2326. tp->grc_local_ctrl | grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. if (!no_gpio2) {
  2329. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2330. tw32_wait_f(GRC_LOCAL_CTRL,
  2331. tp->grc_local_ctrl | grc_local_ctrl,
  2332. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2333. }
  2334. }
  2335. }
  2336. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2337. {
  2338. u32 msg = 0;
  2339. /* Serialize power state transitions */
  2340. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2341. return;
  2342. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2343. msg = TG3_GPIO_MSG_NEED_VAUX;
  2344. msg = tg3_set_function_status(tp, msg);
  2345. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2346. goto done;
  2347. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2348. tg3_pwrsrc_switch_to_vaux(tp);
  2349. else
  2350. tg3_pwrsrc_die_with_vmain(tp);
  2351. done:
  2352. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2353. }
  2354. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2355. {
  2356. bool need_vaux = false;
  2357. /* The GPIOs do something completely different on 57765. */
  2358. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2359. return;
  2360. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2361. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2362. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2363. tg3_frob_aux_power_5717(tp, include_wol ?
  2364. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2365. return;
  2366. }
  2367. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2368. struct net_device *dev_peer;
  2369. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2370. /* remove_one() may have been run on the peer. */
  2371. if (dev_peer) {
  2372. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2373. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2374. return;
  2375. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2376. tg3_flag(tp_peer, ENABLE_ASF))
  2377. need_vaux = true;
  2378. }
  2379. }
  2380. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2381. tg3_flag(tp, ENABLE_ASF))
  2382. need_vaux = true;
  2383. if (need_vaux)
  2384. tg3_pwrsrc_switch_to_vaux(tp);
  2385. else
  2386. tg3_pwrsrc_die_with_vmain(tp);
  2387. }
  2388. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2389. {
  2390. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2391. return 1;
  2392. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2393. if (speed != SPEED_10)
  2394. return 1;
  2395. } else if (speed == SPEED_10)
  2396. return 1;
  2397. return 0;
  2398. }
  2399. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2400. {
  2401. u32 val;
  2402. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2403. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2404. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2405. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2406. sg_dig_ctrl |=
  2407. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2408. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2409. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2410. }
  2411. return;
  2412. }
  2413. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2414. tg3_bmcr_reset(tp);
  2415. val = tr32(GRC_MISC_CFG);
  2416. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2417. udelay(40);
  2418. return;
  2419. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2420. u32 phytest;
  2421. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2422. u32 phy;
  2423. tg3_writephy(tp, MII_ADVERTISE, 0);
  2424. tg3_writephy(tp, MII_BMCR,
  2425. BMCR_ANENABLE | BMCR_ANRESTART);
  2426. tg3_writephy(tp, MII_TG3_FET_TEST,
  2427. phytest | MII_TG3_FET_SHADOW_EN);
  2428. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2429. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2430. tg3_writephy(tp,
  2431. MII_TG3_FET_SHDW_AUXMODE4,
  2432. phy);
  2433. }
  2434. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2435. }
  2436. return;
  2437. } else if (do_low_power) {
  2438. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2439. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2440. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2441. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2442. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2443. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2444. }
  2445. /* The PHY should not be powered down on some chips because
  2446. * of bugs.
  2447. */
  2448. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2449. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2450. (tg3_asic_rev(tp) == ASIC_REV_5780 &&
  2451. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2452. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  2453. !tp->pci_fn))
  2454. return;
  2455. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2456. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2457. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2458. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2459. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2460. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2461. }
  2462. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2463. }
  2464. /* tp->lock is held. */
  2465. static int tg3_nvram_lock(struct tg3 *tp)
  2466. {
  2467. if (tg3_flag(tp, NVRAM)) {
  2468. int i;
  2469. if (tp->nvram_lock_cnt == 0) {
  2470. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2471. for (i = 0; i < 8000; i++) {
  2472. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2473. break;
  2474. udelay(20);
  2475. }
  2476. if (i == 8000) {
  2477. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2478. return -ENODEV;
  2479. }
  2480. }
  2481. tp->nvram_lock_cnt++;
  2482. }
  2483. return 0;
  2484. }
  2485. /* tp->lock is held. */
  2486. static void tg3_nvram_unlock(struct tg3 *tp)
  2487. {
  2488. if (tg3_flag(tp, NVRAM)) {
  2489. if (tp->nvram_lock_cnt > 0)
  2490. tp->nvram_lock_cnt--;
  2491. if (tp->nvram_lock_cnt == 0)
  2492. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2493. }
  2494. }
  2495. /* tp->lock is held. */
  2496. static void tg3_enable_nvram_access(struct tg3 *tp)
  2497. {
  2498. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2499. u32 nvaccess = tr32(NVRAM_ACCESS);
  2500. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2501. }
  2502. }
  2503. /* tp->lock is held. */
  2504. static void tg3_disable_nvram_access(struct tg3 *tp)
  2505. {
  2506. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2507. u32 nvaccess = tr32(NVRAM_ACCESS);
  2508. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2509. }
  2510. }
  2511. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2512. u32 offset, u32 *val)
  2513. {
  2514. u32 tmp;
  2515. int i;
  2516. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2517. return -EINVAL;
  2518. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2519. EEPROM_ADDR_DEVID_MASK |
  2520. EEPROM_ADDR_READ);
  2521. tw32(GRC_EEPROM_ADDR,
  2522. tmp |
  2523. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2524. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2525. EEPROM_ADDR_ADDR_MASK) |
  2526. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2527. for (i = 0; i < 1000; i++) {
  2528. tmp = tr32(GRC_EEPROM_ADDR);
  2529. if (tmp & EEPROM_ADDR_COMPLETE)
  2530. break;
  2531. msleep(1);
  2532. }
  2533. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2534. return -EBUSY;
  2535. tmp = tr32(GRC_EEPROM_DATA);
  2536. /*
  2537. * The data will always be opposite the native endian
  2538. * format. Perform a blind byteswap to compensate.
  2539. */
  2540. *val = swab32(tmp);
  2541. return 0;
  2542. }
  2543. #define NVRAM_CMD_TIMEOUT 10000
  2544. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2545. {
  2546. int i;
  2547. tw32(NVRAM_CMD, nvram_cmd);
  2548. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2549. udelay(10);
  2550. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2551. udelay(10);
  2552. break;
  2553. }
  2554. }
  2555. if (i == NVRAM_CMD_TIMEOUT)
  2556. return -EBUSY;
  2557. return 0;
  2558. }
  2559. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2560. {
  2561. if (tg3_flag(tp, NVRAM) &&
  2562. tg3_flag(tp, NVRAM_BUFFERED) &&
  2563. tg3_flag(tp, FLASH) &&
  2564. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2565. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2566. addr = ((addr / tp->nvram_pagesize) <<
  2567. ATMEL_AT45DB0X1B_PAGE_POS) +
  2568. (addr % tp->nvram_pagesize);
  2569. return addr;
  2570. }
  2571. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2572. {
  2573. if (tg3_flag(tp, NVRAM) &&
  2574. tg3_flag(tp, NVRAM_BUFFERED) &&
  2575. tg3_flag(tp, FLASH) &&
  2576. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2577. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2578. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2579. tp->nvram_pagesize) +
  2580. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2581. return addr;
  2582. }
  2583. /* NOTE: Data read in from NVRAM is byteswapped according to
  2584. * the byteswapping settings for all other register accesses.
  2585. * tg3 devices are BE devices, so on a BE machine, the data
  2586. * returned will be exactly as it is seen in NVRAM. On a LE
  2587. * machine, the 32-bit value will be byteswapped.
  2588. */
  2589. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2590. {
  2591. int ret;
  2592. if (!tg3_flag(tp, NVRAM))
  2593. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2594. offset = tg3_nvram_phys_addr(tp, offset);
  2595. if (offset > NVRAM_ADDR_MSK)
  2596. return -EINVAL;
  2597. ret = tg3_nvram_lock(tp);
  2598. if (ret)
  2599. return ret;
  2600. tg3_enable_nvram_access(tp);
  2601. tw32(NVRAM_ADDR, offset);
  2602. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2603. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2604. if (ret == 0)
  2605. *val = tr32(NVRAM_RDDATA);
  2606. tg3_disable_nvram_access(tp);
  2607. tg3_nvram_unlock(tp);
  2608. return ret;
  2609. }
  2610. /* Ensures NVRAM data is in bytestream format. */
  2611. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2612. {
  2613. u32 v;
  2614. int res = tg3_nvram_read(tp, offset, &v);
  2615. if (!res)
  2616. *val = cpu_to_be32(v);
  2617. return res;
  2618. }
  2619. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2620. u32 offset, u32 len, u8 *buf)
  2621. {
  2622. int i, j, rc = 0;
  2623. u32 val;
  2624. for (i = 0; i < len; i += 4) {
  2625. u32 addr;
  2626. __be32 data;
  2627. addr = offset + i;
  2628. memcpy(&data, buf + i, 4);
  2629. /*
  2630. * The SEEPROM interface expects the data to always be opposite
  2631. * the native endian format. We accomplish this by reversing
  2632. * all the operations that would have been performed on the
  2633. * data from a call to tg3_nvram_read_be32().
  2634. */
  2635. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2636. val = tr32(GRC_EEPROM_ADDR);
  2637. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2638. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2639. EEPROM_ADDR_READ);
  2640. tw32(GRC_EEPROM_ADDR, val |
  2641. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2642. (addr & EEPROM_ADDR_ADDR_MASK) |
  2643. EEPROM_ADDR_START |
  2644. EEPROM_ADDR_WRITE);
  2645. for (j = 0; j < 1000; j++) {
  2646. val = tr32(GRC_EEPROM_ADDR);
  2647. if (val & EEPROM_ADDR_COMPLETE)
  2648. break;
  2649. msleep(1);
  2650. }
  2651. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2652. rc = -EBUSY;
  2653. break;
  2654. }
  2655. }
  2656. return rc;
  2657. }
  2658. /* offset and length are dword aligned */
  2659. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2660. u8 *buf)
  2661. {
  2662. int ret = 0;
  2663. u32 pagesize = tp->nvram_pagesize;
  2664. u32 pagemask = pagesize - 1;
  2665. u32 nvram_cmd;
  2666. u8 *tmp;
  2667. tmp = kmalloc(pagesize, GFP_KERNEL);
  2668. if (tmp == NULL)
  2669. return -ENOMEM;
  2670. while (len) {
  2671. int j;
  2672. u32 phy_addr, page_off, size;
  2673. phy_addr = offset & ~pagemask;
  2674. for (j = 0; j < pagesize; j += 4) {
  2675. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2676. (__be32 *) (tmp + j));
  2677. if (ret)
  2678. break;
  2679. }
  2680. if (ret)
  2681. break;
  2682. page_off = offset & pagemask;
  2683. size = pagesize;
  2684. if (len < size)
  2685. size = len;
  2686. len -= size;
  2687. memcpy(tmp + page_off, buf, size);
  2688. offset = offset + (pagesize - page_off);
  2689. tg3_enable_nvram_access(tp);
  2690. /*
  2691. * Before we can erase the flash page, we need
  2692. * to issue a special "write enable" command.
  2693. */
  2694. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2695. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2696. break;
  2697. /* Erase the target page */
  2698. tw32(NVRAM_ADDR, phy_addr);
  2699. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2700. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2701. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2702. break;
  2703. /* Issue another write enable to start the write. */
  2704. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2705. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2706. break;
  2707. for (j = 0; j < pagesize; j += 4) {
  2708. __be32 data;
  2709. data = *((__be32 *) (tmp + j));
  2710. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2711. tw32(NVRAM_ADDR, phy_addr + j);
  2712. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2713. NVRAM_CMD_WR;
  2714. if (j == 0)
  2715. nvram_cmd |= NVRAM_CMD_FIRST;
  2716. else if (j == (pagesize - 4))
  2717. nvram_cmd |= NVRAM_CMD_LAST;
  2718. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2719. if (ret)
  2720. break;
  2721. }
  2722. if (ret)
  2723. break;
  2724. }
  2725. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2726. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2727. kfree(tmp);
  2728. return ret;
  2729. }
  2730. /* offset and length are dword aligned */
  2731. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2732. u8 *buf)
  2733. {
  2734. int i, ret = 0;
  2735. for (i = 0; i < len; i += 4, offset += 4) {
  2736. u32 page_off, phy_addr, nvram_cmd;
  2737. __be32 data;
  2738. memcpy(&data, buf + i, 4);
  2739. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2740. page_off = offset % tp->nvram_pagesize;
  2741. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2742. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2743. if (page_off == 0 || i == 0)
  2744. nvram_cmd |= NVRAM_CMD_FIRST;
  2745. if (page_off == (tp->nvram_pagesize - 4))
  2746. nvram_cmd |= NVRAM_CMD_LAST;
  2747. if (i == (len - 4))
  2748. nvram_cmd |= NVRAM_CMD_LAST;
  2749. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2750. !tg3_flag(tp, FLASH) ||
  2751. !tg3_flag(tp, 57765_PLUS))
  2752. tw32(NVRAM_ADDR, phy_addr);
  2753. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2754. !tg3_flag(tp, 5755_PLUS) &&
  2755. (tp->nvram_jedecnum == JEDEC_ST) &&
  2756. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2757. u32 cmd;
  2758. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2759. ret = tg3_nvram_exec_cmd(tp, cmd);
  2760. if (ret)
  2761. break;
  2762. }
  2763. if (!tg3_flag(tp, FLASH)) {
  2764. /* We always do complete word writes to eeprom. */
  2765. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2766. }
  2767. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2768. if (ret)
  2769. break;
  2770. }
  2771. return ret;
  2772. }
  2773. /* offset and length are dword aligned */
  2774. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2775. {
  2776. int ret;
  2777. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2778. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2779. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2780. udelay(40);
  2781. }
  2782. if (!tg3_flag(tp, NVRAM)) {
  2783. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2784. } else {
  2785. u32 grc_mode;
  2786. ret = tg3_nvram_lock(tp);
  2787. if (ret)
  2788. return ret;
  2789. tg3_enable_nvram_access(tp);
  2790. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2791. tw32(NVRAM_WRITE1, 0x406);
  2792. grc_mode = tr32(GRC_MODE);
  2793. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2794. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2795. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2796. buf);
  2797. } else {
  2798. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2799. buf);
  2800. }
  2801. grc_mode = tr32(GRC_MODE);
  2802. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2803. tg3_disable_nvram_access(tp);
  2804. tg3_nvram_unlock(tp);
  2805. }
  2806. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2807. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2808. udelay(40);
  2809. }
  2810. return ret;
  2811. }
  2812. #define RX_CPU_SCRATCH_BASE 0x30000
  2813. #define RX_CPU_SCRATCH_SIZE 0x04000
  2814. #define TX_CPU_SCRATCH_BASE 0x34000
  2815. #define TX_CPU_SCRATCH_SIZE 0x04000
  2816. /* tp->lock is held. */
  2817. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2818. {
  2819. int i;
  2820. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2821. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2822. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2823. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2824. return 0;
  2825. }
  2826. if (offset == RX_CPU_BASE) {
  2827. for (i = 0; i < 10000; i++) {
  2828. tw32(offset + CPU_STATE, 0xffffffff);
  2829. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2830. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2831. break;
  2832. }
  2833. tw32(offset + CPU_STATE, 0xffffffff);
  2834. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2835. udelay(10);
  2836. } else {
  2837. /*
  2838. * There is only an Rx CPU for the 5750 derivative in the
  2839. * BCM4785.
  2840. */
  2841. if (tg3_flag(tp, IS_SSB_CORE))
  2842. return 0;
  2843. for (i = 0; i < 10000; i++) {
  2844. tw32(offset + CPU_STATE, 0xffffffff);
  2845. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2846. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2847. break;
  2848. }
  2849. }
  2850. if (i >= 10000) {
  2851. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2852. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2853. return -ENODEV;
  2854. }
  2855. /* Clear firmware's nvram arbitration. */
  2856. if (tg3_flag(tp, NVRAM))
  2857. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2858. return 0;
  2859. }
  2860. struct fw_info {
  2861. unsigned int fw_base;
  2862. unsigned int fw_len;
  2863. const __be32 *fw_data;
  2864. };
  2865. /* tp->lock is held. */
  2866. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2867. u32 cpu_scratch_base, int cpu_scratch_size,
  2868. struct fw_info *info)
  2869. {
  2870. int err, lock_err, i;
  2871. void (*write_op)(struct tg3 *, u32, u32);
  2872. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2873. netdev_err(tp->dev,
  2874. "%s: Trying to load TX cpu firmware which is 5705\n",
  2875. __func__);
  2876. return -EINVAL;
  2877. }
  2878. if (tg3_flag(tp, 5705_PLUS))
  2879. write_op = tg3_write_mem;
  2880. else
  2881. write_op = tg3_write_indirect_reg32;
  2882. /* It is possible that bootcode is still loading at this point.
  2883. * Get the nvram lock first before halting the cpu.
  2884. */
  2885. lock_err = tg3_nvram_lock(tp);
  2886. err = tg3_halt_cpu(tp, cpu_base);
  2887. if (!lock_err)
  2888. tg3_nvram_unlock(tp);
  2889. if (err)
  2890. goto out;
  2891. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2892. write_op(tp, cpu_scratch_base + i, 0);
  2893. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2894. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2895. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2896. write_op(tp, (cpu_scratch_base +
  2897. (info->fw_base & 0xffff) +
  2898. (i * sizeof(u32))),
  2899. be32_to_cpu(info->fw_data[i]));
  2900. err = 0;
  2901. out:
  2902. return err;
  2903. }
  2904. /* tp->lock is held. */
  2905. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2906. {
  2907. struct fw_info info;
  2908. const __be32 *fw_data;
  2909. int err, i;
  2910. fw_data = (void *)tp->fw->data;
  2911. /* Firmware blob starts with version numbers, followed by
  2912. start address and length. We are setting complete length.
  2913. length = end_address_of_bss - start_address_of_text.
  2914. Remainder is the blob to be loaded contiguously
  2915. from start address. */
  2916. info.fw_base = be32_to_cpu(fw_data[1]);
  2917. info.fw_len = tp->fw->size - 12;
  2918. info.fw_data = &fw_data[3];
  2919. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2920. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2921. &info);
  2922. if (err)
  2923. return err;
  2924. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2925. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2926. &info);
  2927. if (err)
  2928. return err;
  2929. /* Now startup only the RX cpu. */
  2930. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2931. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2932. for (i = 0; i < 5; i++) {
  2933. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2934. break;
  2935. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2936. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2937. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2938. udelay(1000);
  2939. }
  2940. if (i >= 5) {
  2941. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2942. "should be %08x\n", __func__,
  2943. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2944. return -ENODEV;
  2945. }
  2946. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2947. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2948. return 0;
  2949. }
  2950. /* tp->lock is held. */
  2951. static int tg3_load_tso_firmware(struct tg3 *tp)
  2952. {
  2953. struct fw_info info;
  2954. const __be32 *fw_data;
  2955. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2956. int err, i;
  2957. if (tg3_flag(tp, HW_TSO_1) ||
  2958. tg3_flag(tp, HW_TSO_2) ||
  2959. tg3_flag(tp, HW_TSO_3))
  2960. return 0;
  2961. fw_data = (void *)tp->fw->data;
  2962. /* Firmware blob starts with version numbers, followed by
  2963. start address and length. We are setting complete length.
  2964. length = end_address_of_bss - start_address_of_text.
  2965. Remainder is the blob to be loaded contiguously
  2966. from start address. */
  2967. info.fw_base = be32_to_cpu(fw_data[1]);
  2968. cpu_scratch_size = tp->fw_len;
  2969. info.fw_len = tp->fw->size - 12;
  2970. info.fw_data = &fw_data[3];
  2971. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  2972. cpu_base = RX_CPU_BASE;
  2973. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2974. } else {
  2975. cpu_base = TX_CPU_BASE;
  2976. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2977. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2978. }
  2979. err = tg3_load_firmware_cpu(tp, cpu_base,
  2980. cpu_scratch_base, cpu_scratch_size,
  2981. &info);
  2982. if (err)
  2983. return err;
  2984. /* Now startup the cpu. */
  2985. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2986. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2987. for (i = 0; i < 5; i++) {
  2988. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2989. break;
  2990. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2991. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2992. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2993. udelay(1000);
  2994. }
  2995. if (i >= 5) {
  2996. netdev_err(tp->dev,
  2997. "%s fails to set CPU PC, is %08x should be %08x\n",
  2998. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2999. return -ENODEV;
  3000. }
  3001. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3002. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  3003. return 0;
  3004. }
  3005. /* tp->lock is held. */
  3006. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  3007. {
  3008. u32 addr_high, addr_low;
  3009. int i;
  3010. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3011. tp->dev->dev_addr[1]);
  3012. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3013. (tp->dev->dev_addr[3] << 16) |
  3014. (tp->dev->dev_addr[4] << 8) |
  3015. (tp->dev->dev_addr[5] << 0));
  3016. for (i = 0; i < 4; i++) {
  3017. if (i == 1 && skip_mac_1)
  3018. continue;
  3019. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3020. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3021. }
  3022. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3023. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3024. for (i = 0; i < 12; i++) {
  3025. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3026. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3027. }
  3028. }
  3029. addr_high = (tp->dev->dev_addr[0] +
  3030. tp->dev->dev_addr[1] +
  3031. tp->dev->dev_addr[2] +
  3032. tp->dev->dev_addr[3] +
  3033. tp->dev->dev_addr[4] +
  3034. tp->dev->dev_addr[5]) &
  3035. TX_BACKOFF_SEED_MASK;
  3036. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3037. }
  3038. static void tg3_enable_register_access(struct tg3 *tp)
  3039. {
  3040. /*
  3041. * Make sure register accesses (indirect or otherwise) will function
  3042. * correctly.
  3043. */
  3044. pci_write_config_dword(tp->pdev,
  3045. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3046. }
  3047. static int tg3_power_up(struct tg3 *tp)
  3048. {
  3049. int err;
  3050. tg3_enable_register_access(tp);
  3051. err = pci_set_power_state(tp->pdev, PCI_D0);
  3052. if (!err) {
  3053. /* Switch out of Vaux if it is a NIC */
  3054. tg3_pwrsrc_switch_to_vmain(tp);
  3055. } else {
  3056. netdev_err(tp->dev, "Transition to D0 failed\n");
  3057. }
  3058. return err;
  3059. }
  3060. static int tg3_setup_phy(struct tg3 *, int);
  3061. static int tg3_power_down_prepare(struct tg3 *tp)
  3062. {
  3063. u32 misc_host_ctrl;
  3064. bool device_should_wake, do_low_power;
  3065. tg3_enable_register_access(tp);
  3066. /* Restore the CLKREQ setting. */
  3067. if (tg3_flag(tp, CLKREQ_BUG))
  3068. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3069. PCI_EXP_LNKCTL_CLKREQ_EN);
  3070. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3071. tw32(TG3PCI_MISC_HOST_CTRL,
  3072. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3073. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3074. tg3_flag(tp, WOL_ENABLE);
  3075. if (tg3_flag(tp, USE_PHYLIB)) {
  3076. do_low_power = false;
  3077. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3078. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3079. struct phy_device *phydev;
  3080. u32 phyid, advertising;
  3081. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3082. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3083. tp->link_config.speed = phydev->speed;
  3084. tp->link_config.duplex = phydev->duplex;
  3085. tp->link_config.autoneg = phydev->autoneg;
  3086. tp->link_config.advertising = phydev->advertising;
  3087. advertising = ADVERTISED_TP |
  3088. ADVERTISED_Pause |
  3089. ADVERTISED_Autoneg |
  3090. ADVERTISED_10baseT_Half;
  3091. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3092. if (tg3_flag(tp, WOL_SPEED_100MB))
  3093. advertising |=
  3094. ADVERTISED_100baseT_Half |
  3095. ADVERTISED_100baseT_Full |
  3096. ADVERTISED_10baseT_Full;
  3097. else
  3098. advertising |= ADVERTISED_10baseT_Full;
  3099. }
  3100. phydev->advertising = advertising;
  3101. phy_start_aneg(phydev);
  3102. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3103. if (phyid != PHY_ID_BCMAC131) {
  3104. phyid &= PHY_BCM_OUI_MASK;
  3105. if (phyid == PHY_BCM_OUI_1 ||
  3106. phyid == PHY_BCM_OUI_2 ||
  3107. phyid == PHY_BCM_OUI_3)
  3108. do_low_power = true;
  3109. }
  3110. }
  3111. } else {
  3112. do_low_power = true;
  3113. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3114. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3115. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3116. tg3_setup_phy(tp, 0);
  3117. }
  3118. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3119. u32 val;
  3120. val = tr32(GRC_VCPU_EXT_CTRL);
  3121. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3122. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3123. int i;
  3124. u32 val;
  3125. for (i = 0; i < 200; i++) {
  3126. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3127. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3128. break;
  3129. msleep(1);
  3130. }
  3131. }
  3132. if (tg3_flag(tp, WOL_CAP))
  3133. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3134. WOL_DRV_STATE_SHUTDOWN |
  3135. WOL_DRV_WOL |
  3136. WOL_SET_MAGIC_PKT);
  3137. if (device_should_wake) {
  3138. u32 mac_mode;
  3139. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3140. if (do_low_power &&
  3141. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3142. tg3_phy_auxctl_write(tp,
  3143. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3144. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3145. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3146. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3147. udelay(40);
  3148. }
  3149. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3150. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3151. else
  3152. mac_mode = MAC_MODE_PORT_MODE_MII;
  3153. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3154. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3155. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3156. SPEED_100 : SPEED_10;
  3157. if (tg3_5700_link_polarity(tp, speed))
  3158. mac_mode |= MAC_MODE_LINK_POLARITY;
  3159. else
  3160. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3161. }
  3162. } else {
  3163. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3164. }
  3165. if (!tg3_flag(tp, 5750_PLUS))
  3166. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3167. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3168. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3169. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3170. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3171. if (tg3_flag(tp, ENABLE_APE))
  3172. mac_mode |= MAC_MODE_APE_TX_EN |
  3173. MAC_MODE_APE_RX_EN |
  3174. MAC_MODE_TDE_ENABLE;
  3175. tw32_f(MAC_MODE, mac_mode);
  3176. udelay(100);
  3177. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3178. udelay(10);
  3179. }
  3180. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3181. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3182. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3183. u32 base_val;
  3184. base_val = tp->pci_clock_ctrl;
  3185. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3186. CLOCK_CTRL_TXCLK_DISABLE);
  3187. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3188. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3189. } else if (tg3_flag(tp, 5780_CLASS) ||
  3190. tg3_flag(tp, CPMU_PRESENT) ||
  3191. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3192. /* do nothing */
  3193. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3194. u32 newbits1, newbits2;
  3195. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3196. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3197. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3198. CLOCK_CTRL_TXCLK_DISABLE |
  3199. CLOCK_CTRL_ALTCLK);
  3200. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3201. } else if (tg3_flag(tp, 5705_PLUS)) {
  3202. newbits1 = CLOCK_CTRL_625_CORE;
  3203. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3204. } else {
  3205. newbits1 = CLOCK_CTRL_ALTCLK;
  3206. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3207. }
  3208. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3209. 40);
  3210. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3211. 40);
  3212. if (!tg3_flag(tp, 5705_PLUS)) {
  3213. u32 newbits3;
  3214. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3215. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3216. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3217. CLOCK_CTRL_TXCLK_DISABLE |
  3218. CLOCK_CTRL_44MHZ_CORE);
  3219. } else {
  3220. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3221. }
  3222. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3223. tp->pci_clock_ctrl | newbits3, 40);
  3224. }
  3225. }
  3226. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3227. tg3_power_down_phy(tp, do_low_power);
  3228. tg3_frob_aux_power(tp, true);
  3229. /* Workaround for unstable PLL clock */
  3230. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3231. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3232. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3233. u32 val = tr32(0x7d00);
  3234. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3235. tw32(0x7d00, val);
  3236. if (!tg3_flag(tp, ENABLE_ASF)) {
  3237. int err;
  3238. err = tg3_nvram_lock(tp);
  3239. tg3_halt_cpu(tp, RX_CPU_BASE);
  3240. if (!err)
  3241. tg3_nvram_unlock(tp);
  3242. }
  3243. }
  3244. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3245. return 0;
  3246. }
  3247. static void tg3_power_down(struct tg3 *tp)
  3248. {
  3249. tg3_power_down_prepare(tp);
  3250. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3251. pci_set_power_state(tp->pdev, PCI_D3hot);
  3252. }
  3253. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3254. {
  3255. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3256. case MII_TG3_AUX_STAT_10HALF:
  3257. *speed = SPEED_10;
  3258. *duplex = DUPLEX_HALF;
  3259. break;
  3260. case MII_TG3_AUX_STAT_10FULL:
  3261. *speed = SPEED_10;
  3262. *duplex = DUPLEX_FULL;
  3263. break;
  3264. case MII_TG3_AUX_STAT_100HALF:
  3265. *speed = SPEED_100;
  3266. *duplex = DUPLEX_HALF;
  3267. break;
  3268. case MII_TG3_AUX_STAT_100FULL:
  3269. *speed = SPEED_100;
  3270. *duplex = DUPLEX_FULL;
  3271. break;
  3272. case MII_TG3_AUX_STAT_1000HALF:
  3273. *speed = SPEED_1000;
  3274. *duplex = DUPLEX_HALF;
  3275. break;
  3276. case MII_TG3_AUX_STAT_1000FULL:
  3277. *speed = SPEED_1000;
  3278. *duplex = DUPLEX_FULL;
  3279. break;
  3280. default:
  3281. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3282. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3283. SPEED_10;
  3284. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3285. DUPLEX_HALF;
  3286. break;
  3287. }
  3288. *speed = SPEED_UNKNOWN;
  3289. *duplex = DUPLEX_UNKNOWN;
  3290. break;
  3291. }
  3292. }
  3293. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3294. {
  3295. int err = 0;
  3296. u32 val, new_adv;
  3297. new_adv = ADVERTISE_CSMA;
  3298. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3299. new_adv |= mii_advertise_flowctrl(flowctrl);
  3300. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3301. if (err)
  3302. goto done;
  3303. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3304. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3305. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3306. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3307. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3308. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3309. if (err)
  3310. goto done;
  3311. }
  3312. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3313. goto done;
  3314. tw32(TG3_CPMU_EEE_MODE,
  3315. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3316. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3317. if (!err) {
  3318. u32 err2;
  3319. val = 0;
  3320. /* Advertise 100-BaseTX EEE ability */
  3321. if (advertise & ADVERTISED_100baseT_Full)
  3322. val |= MDIO_AN_EEE_ADV_100TX;
  3323. /* Advertise 1000-BaseT EEE ability */
  3324. if (advertise & ADVERTISED_1000baseT_Full)
  3325. val |= MDIO_AN_EEE_ADV_1000T;
  3326. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3327. if (err)
  3328. val = 0;
  3329. switch (tg3_asic_rev(tp)) {
  3330. case ASIC_REV_5717:
  3331. case ASIC_REV_57765:
  3332. case ASIC_REV_57766:
  3333. case ASIC_REV_5719:
  3334. /* If we advertised any eee advertisements above... */
  3335. if (val)
  3336. val = MII_TG3_DSP_TAP26_ALNOKO |
  3337. MII_TG3_DSP_TAP26_RMRXSTO |
  3338. MII_TG3_DSP_TAP26_OPCSINPT;
  3339. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3340. /* Fall through */
  3341. case ASIC_REV_5720:
  3342. case ASIC_REV_5762:
  3343. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3344. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3345. MII_TG3_DSP_CH34TP2_HIBW01);
  3346. }
  3347. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3348. if (!err)
  3349. err = err2;
  3350. }
  3351. done:
  3352. return err;
  3353. }
  3354. static void tg3_phy_copper_begin(struct tg3 *tp)
  3355. {
  3356. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3357. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3358. u32 adv, fc;
  3359. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3360. adv = ADVERTISED_10baseT_Half |
  3361. ADVERTISED_10baseT_Full;
  3362. if (tg3_flag(tp, WOL_SPEED_100MB))
  3363. adv |= ADVERTISED_100baseT_Half |
  3364. ADVERTISED_100baseT_Full;
  3365. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3366. } else {
  3367. adv = tp->link_config.advertising;
  3368. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3369. adv &= ~(ADVERTISED_1000baseT_Half |
  3370. ADVERTISED_1000baseT_Full);
  3371. fc = tp->link_config.flowctrl;
  3372. }
  3373. tg3_phy_autoneg_cfg(tp, adv, fc);
  3374. tg3_writephy(tp, MII_BMCR,
  3375. BMCR_ANENABLE | BMCR_ANRESTART);
  3376. } else {
  3377. int i;
  3378. u32 bmcr, orig_bmcr;
  3379. tp->link_config.active_speed = tp->link_config.speed;
  3380. tp->link_config.active_duplex = tp->link_config.duplex;
  3381. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3382. /* With autoneg disabled, 5715 only links up when the
  3383. * advertisement register has the configured speed
  3384. * enabled.
  3385. */
  3386. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3387. }
  3388. bmcr = 0;
  3389. switch (tp->link_config.speed) {
  3390. default:
  3391. case SPEED_10:
  3392. break;
  3393. case SPEED_100:
  3394. bmcr |= BMCR_SPEED100;
  3395. break;
  3396. case SPEED_1000:
  3397. bmcr |= BMCR_SPEED1000;
  3398. break;
  3399. }
  3400. if (tp->link_config.duplex == DUPLEX_FULL)
  3401. bmcr |= BMCR_FULLDPLX;
  3402. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3403. (bmcr != orig_bmcr)) {
  3404. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3405. for (i = 0; i < 1500; i++) {
  3406. u32 tmp;
  3407. udelay(10);
  3408. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3409. tg3_readphy(tp, MII_BMSR, &tmp))
  3410. continue;
  3411. if (!(tmp & BMSR_LSTATUS)) {
  3412. udelay(40);
  3413. break;
  3414. }
  3415. }
  3416. tg3_writephy(tp, MII_BMCR, bmcr);
  3417. udelay(40);
  3418. }
  3419. }
  3420. }
  3421. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3422. {
  3423. int err;
  3424. /* Turn off tap power management. */
  3425. /* Set Extended packet length bit */
  3426. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3427. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3428. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3429. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3430. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3431. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3432. udelay(40);
  3433. return err;
  3434. }
  3435. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3436. {
  3437. u32 advmsk, tgtadv, advertising;
  3438. advertising = tp->link_config.advertising;
  3439. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3440. advmsk = ADVERTISE_ALL;
  3441. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3442. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3443. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3444. }
  3445. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3446. return false;
  3447. if ((*lcladv & advmsk) != tgtadv)
  3448. return false;
  3449. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3450. u32 tg3_ctrl;
  3451. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3452. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3453. return false;
  3454. if (tgtadv &&
  3455. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3456. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3457. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3458. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3459. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3460. } else {
  3461. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3462. }
  3463. if (tg3_ctrl != tgtadv)
  3464. return false;
  3465. }
  3466. return true;
  3467. }
  3468. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3469. {
  3470. u32 lpeth = 0;
  3471. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3472. u32 val;
  3473. if (tg3_readphy(tp, MII_STAT1000, &val))
  3474. return false;
  3475. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3476. }
  3477. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3478. return false;
  3479. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3480. tp->link_config.rmt_adv = lpeth;
  3481. return true;
  3482. }
  3483. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3484. {
  3485. if (curr_link_up != tp->link_up) {
  3486. if (curr_link_up) {
  3487. netif_carrier_on(tp->dev);
  3488. } else {
  3489. netif_carrier_off(tp->dev);
  3490. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3491. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3492. }
  3493. tg3_link_report(tp);
  3494. return true;
  3495. }
  3496. return false;
  3497. }
  3498. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3499. {
  3500. int current_link_up;
  3501. u32 bmsr, val;
  3502. u32 lcl_adv, rmt_adv;
  3503. u16 current_speed;
  3504. u8 current_duplex;
  3505. int i, err;
  3506. tw32(MAC_EVENT, 0);
  3507. tw32_f(MAC_STATUS,
  3508. (MAC_STATUS_SYNC_CHANGED |
  3509. MAC_STATUS_CFG_CHANGED |
  3510. MAC_STATUS_MI_COMPLETION |
  3511. MAC_STATUS_LNKSTATE_CHANGED));
  3512. udelay(40);
  3513. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3514. tw32_f(MAC_MI_MODE,
  3515. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3516. udelay(80);
  3517. }
  3518. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3519. /* Some third-party PHYs need to be reset on link going
  3520. * down.
  3521. */
  3522. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3523. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3524. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3525. tp->link_up) {
  3526. tg3_readphy(tp, MII_BMSR, &bmsr);
  3527. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3528. !(bmsr & BMSR_LSTATUS))
  3529. force_reset = 1;
  3530. }
  3531. if (force_reset)
  3532. tg3_phy_reset(tp);
  3533. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3534. tg3_readphy(tp, MII_BMSR, &bmsr);
  3535. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3536. !tg3_flag(tp, INIT_COMPLETE))
  3537. bmsr = 0;
  3538. if (!(bmsr & BMSR_LSTATUS)) {
  3539. err = tg3_init_5401phy_dsp(tp);
  3540. if (err)
  3541. return err;
  3542. tg3_readphy(tp, MII_BMSR, &bmsr);
  3543. for (i = 0; i < 1000; i++) {
  3544. udelay(10);
  3545. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3546. (bmsr & BMSR_LSTATUS)) {
  3547. udelay(40);
  3548. break;
  3549. }
  3550. }
  3551. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3552. TG3_PHY_REV_BCM5401_B0 &&
  3553. !(bmsr & BMSR_LSTATUS) &&
  3554. tp->link_config.active_speed == SPEED_1000) {
  3555. err = tg3_phy_reset(tp);
  3556. if (!err)
  3557. err = tg3_init_5401phy_dsp(tp);
  3558. if (err)
  3559. return err;
  3560. }
  3561. }
  3562. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3563. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3564. /* 5701 {A0,B0} CRC bug workaround */
  3565. tg3_writephy(tp, 0x15, 0x0a75);
  3566. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3567. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3568. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3569. }
  3570. /* Clear pending interrupts... */
  3571. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3572. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3573. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3574. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3575. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3576. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3577. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3578. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3579. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3580. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3581. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3582. else
  3583. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3584. }
  3585. current_link_up = 0;
  3586. current_speed = SPEED_UNKNOWN;
  3587. current_duplex = DUPLEX_UNKNOWN;
  3588. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3589. tp->link_config.rmt_adv = 0;
  3590. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3591. err = tg3_phy_auxctl_read(tp,
  3592. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3593. &val);
  3594. if (!err && !(val & (1 << 10))) {
  3595. tg3_phy_auxctl_write(tp,
  3596. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3597. val | (1 << 10));
  3598. goto relink;
  3599. }
  3600. }
  3601. bmsr = 0;
  3602. for (i = 0; i < 100; i++) {
  3603. tg3_readphy(tp, MII_BMSR, &bmsr);
  3604. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3605. (bmsr & BMSR_LSTATUS))
  3606. break;
  3607. udelay(40);
  3608. }
  3609. if (bmsr & BMSR_LSTATUS) {
  3610. u32 aux_stat, bmcr;
  3611. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3612. for (i = 0; i < 2000; i++) {
  3613. udelay(10);
  3614. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3615. aux_stat)
  3616. break;
  3617. }
  3618. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3619. &current_speed,
  3620. &current_duplex);
  3621. bmcr = 0;
  3622. for (i = 0; i < 200; i++) {
  3623. tg3_readphy(tp, MII_BMCR, &bmcr);
  3624. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3625. continue;
  3626. if (bmcr && bmcr != 0x7fff)
  3627. break;
  3628. udelay(10);
  3629. }
  3630. lcl_adv = 0;
  3631. rmt_adv = 0;
  3632. tp->link_config.active_speed = current_speed;
  3633. tp->link_config.active_duplex = current_duplex;
  3634. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3635. if ((bmcr & BMCR_ANENABLE) &&
  3636. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3637. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3638. current_link_up = 1;
  3639. } else {
  3640. if (!(bmcr & BMCR_ANENABLE) &&
  3641. tp->link_config.speed == current_speed &&
  3642. tp->link_config.duplex == current_duplex &&
  3643. tp->link_config.flowctrl ==
  3644. tp->link_config.active_flowctrl) {
  3645. current_link_up = 1;
  3646. }
  3647. }
  3648. if (current_link_up == 1 &&
  3649. tp->link_config.active_duplex == DUPLEX_FULL) {
  3650. u32 reg, bit;
  3651. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3652. reg = MII_TG3_FET_GEN_STAT;
  3653. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3654. } else {
  3655. reg = MII_TG3_EXT_STAT;
  3656. bit = MII_TG3_EXT_STAT_MDIX;
  3657. }
  3658. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3659. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3660. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3661. }
  3662. }
  3663. relink:
  3664. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3665. tg3_phy_copper_begin(tp);
  3666. if (tg3_flag(tp, ROBOSWITCH)) {
  3667. current_link_up = 1;
  3668. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3669. current_speed = SPEED_1000;
  3670. current_duplex = DUPLEX_FULL;
  3671. tp->link_config.active_speed = current_speed;
  3672. tp->link_config.active_duplex = current_duplex;
  3673. }
  3674. tg3_readphy(tp, MII_BMSR, &bmsr);
  3675. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3676. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3677. current_link_up = 1;
  3678. }
  3679. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3680. if (current_link_up == 1) {
  3681. if (tp->link_config.active_speed == SPEED_100 ||
  3682. tp->link_config.active_speed == SPEED_10)
  3683. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3684. else
  3685. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3686. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3687. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3688. else
  3689. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3690. /* In order for the 5750 core in BCM4785 chip to work properly
  3691. * in RGMII mode, the Led Control Register must be set up.
  3692. */
  3693. if (tg3_flag(tp, RGMII_MODE)) {
  3694. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3695. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3696. if (tp->link_config.active_speed == SPEED_10)
  3697. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3698. else if (tp->link_config.active_speed == SPEED_100)
  3699. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3700. LED_CTRL_100MBPS_ON);
  3701. else if (tp->link_config.active_speed == SPEED_1000)
  3702. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3703. LED_CTRL_1000MBPS_ON);
  3704. tw32(MAC_LED_CTRL, led_ctrl);
  3705. udelay(40);
  3706. }
  3707. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3708. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3709. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3710. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3711. if (current_link_up == 1 &&
  3712. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3713. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3714. else
  3715. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3716. }
  3717. /* ??? Without this setting Netgear GA302T PHY does not
  3718. * ??? send/receive packets...
  3719. */
  3720. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3721. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  3722. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3723. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3724. udelay(80);
  3725. }
  3726. tw32_f(MAC_MODE, tp->mac_mode);
  3727. udelay(40);
  3728. tg3_phy_eee_adjust(tp, current_link_up);
  3729. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3730. /* Polled via timer. */
  3731. tw32_f(MAC_EVENT, 0);
  3732. } else {
  3733. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3734. }
  3735. udelay(40);
  3736. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  3737. current_link_up == 1 &&
  3738. tp->link_config.active_speed == SPEED_1000 &&
  3739. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3740. udelay(120);
  3741. tw32_f(MAC_STATUS,
  3742. (MAC_STATUS_SYNC_CHANGED |
  3743. MAC_STATUS_CFG_CHANGED));
  3744. udelay(40);
  3745. tg3_write_mem(tp,
  3746. NIC_SRAM_FIRMWARE_MBOX,
  3747. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3748. }
  3749. /* Prevent send BD corruption. */
  3750. if (tg3_flag(tp, CLKREQ_BUG)) {
  3751. if (tp->link_config.active_speed == SPEED_100 ||
  3752. tp->link_config.active_speed == SPEED_10)
  3753. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3754. PCI_EXP_LNKCTL_CLKREQ_EN);
  3755. else
  3756. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3757. PCI_EXP_LNKCTL_CLKREQ_EN);
  3758. }
  3759. tg3_test_and_report_link_chg(tp, current_link_up);
  3760. return 0;
  3761. }
  3762. struct tg3_fiber_aneginfo {
  3763. int state;
  3764. #define ANEG_STATE_UNKNOWN 0
  3765. #define ANEG_STATE_AN_ENABLE 1
  3766. #define ANEG_STATE_RESTART_INIT 2
  3767. #define ANEG_STATE_RESTART 3
  3768. #define ANEG_STATE_DISABLE_LINK_OK 4
  3769. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3770. #define ANEG_STATE_ABILITY_DETECT 6
  3771. #define ANEG_STATE_ACK_DETECT_INIT 7
  3772. #define ANEG_STATE_ACK_DETECT 8
  3773. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3774. #define ANEG_STATE_COMPLETE_ACK 10
  3775. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3776. #define ANEG_STATE_IDLE_DETECT 12
  3777. #define ANEG_STATE_LINK_OK 13
  3778. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3779. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3780. u32 flags;
  3781. #define MR_AN_ENABLE 0x00000001
  3782. #define MR_RESTART_AN 0x00000002
  3783. #define MR_AN_COMPLETE 0x00000004
  3784. #define MR_PAGE_RX 0x00000008
  3785. #define MR_NP_LOADED 0x00000010
  3786. #define MR_TOGGLE_TX 0x00000020
  3787. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3788. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3789. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3790. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3791. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3792. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3793. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3794. #define MR_TOGGLE_RX 0x00002000
  3795. #define MR_NP_RX 0x00004000
  3796. #define MR_LINK_OK 0x80000000
  3797. unsigned long link_time, cur_time;
  3798. u32 ability_match_cfg;
  3799. int ability_match_count;
  3800. char ability_match, idle_match, ack_match;
  3801. u32 txconfig, rxconfig;
  3802. #define ANEG_CFG_NP 0x00000080
  3803. #define ANEG_CFG_ACK 0x00000040
  3804. #define ANEG_CFG_RF2 0x00000020
  3805. #define ANEG_CFG_RF1 0x00000010
  3806. #define ANEG_CFG_PS2 0x00000001
  3807. #define ANEG_CFG_PS1 0x00008000
  3808. #define ANEG_CFG_HD 0x00004000
  3809. #define ANEG_CFG_FD 0x00002000
  3810. #define ANEG_CFG_INVAL 0x00001f06
  3811. };
  3812. #define ANEG_OK 0
  3813. #define ANEG_DONE 1
  3814. #define ANEG_TIMER_ENAB 2
  3815. #define ANEG_FAILED -1
  3816. #define ANEG_STATE_SETTLE_TIME 10000
  3817. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3818. struct tg3_fiber_aneginfo *ap)
  3819. {
  3820. u16 flowctrl;
  3821. unsigned long delta;
  3822. u32 rx_cfg_reg;
  3823. int ret;
  3824. if (ap->state == ANEG_STATE_UNKNOWN) {
  3825. ap->rxconfig = 0;
  3826. ap->link_time = 0;
  3827. ap->cur_time = 0;
  3828. ap->ability_match_cfg = 0;
  3829. ap->ability_match_count = 0;
  3830. ap->ability_match = 0;
  3831. ap->idle_match = 0;
  3832. ap->ack_match = 0;
  3833. }
  3834. ap->cur_time++;
  3835. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3836. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3837. if (rx_cfg_reg != ap->ability_match_cfg) {
  3838. ap->ability_match_cfg = rx_cfg_reg;
  3839. ap->ability_match = 0;
  3840. ap->ability_match_count = 0;
  3841. } else {
  3842. if (++ap->ability_match_count > 1) {
  3843. ap->ability_match = 1;
  3844. ap->ability_match_cfg = rx_cfg_reg;
  3845. }
  3846. }
  3847. if (rx_cfg_reg & ANEG_CFG_ACK)
  3848. ap->ack_match = 1;
  3849. else
  3850. ap->ack_match = 0;
  3851. ap->idle_match = 0;
  3852. } else {
  3853. ap->idle_match = 1;
  3854. ap->ability_match_cfg = 0;
  3855. ap->ability_match_count = 0;
  3856. ap->ability_match = 0;
  3857. ap->ack_match = 0;
  3858. rx_cfg_reg = 0;
  3859. }
  3860. ap->rxconfig = rx_cfg_reg;
  3861. ret = ANEG_OK;
  3862. switch (ap->state) {
  3863. case ANEG_STATE_UNKNOWN:
  3864. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3865. ap->state = ANEG_STATE_AN_ENABLE;
  3866. /* fallthru */
  3867. case ANEG_STATE_AN_ENABLE:
  3868. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3869. if (ap->flags & MR_AN_ENABLE) {
  3870. ap->link_time = 0;
  3871. ap->cur_time = 0;
  3872. ap->ability_match_cfg = 0;
  3873. ap->ability_match_count = 0;
  3874. ap->ability_match = 0;
  3875. ap->idle_match = 0;
  3876. ap->ack_match = 0;
  3877. ap->state = ANEG_STATE_RESTART_INIT;
  3878. } else {
  3879. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3880. }
  3881. break;
  3882. case ANEG_STATE_RESTART_INIT:
  3883. ap->link_time = ap->cur_time;
  3884. ap->flags &= ~(MR_NP_LOADED);
  3885. ap->txconfig = 0;
  3886. tw32(MAC_TX_AUTO_NEG, 0);
  3887. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3888. tw32_f(MAC_MODE, tp->mac_mode);
  3889. udelay(40);
  3890. ret = ANEG_TIMER_ENAB;
  3891. ap->state = ANEG_STATE_RESTART;
  3892. /* fallthru */
  3893. case ANEG_STATE_RESTART:
  3894. delta = ap->cur_time - ap->link_time;
  3895. if (delta > ANEG_STATE_SETTLE_TIME)
  3896. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3897. else
  3898. ret = ANEG_TIMER_ENAB;
  3899. break;
  3900. case ANEG_STATE_DISABLE_LINK_OK:
  3901. ret = ANEG_DONE;
  3902. break;
  3903. case ANEG_STATE_ABILITY_DETECT_INIT:
  3904. ap->flags &= ~(MR_TOGGLE_TX);
  3905. ap->txconfig = ANEG_CFG_FD;
  3906. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3907. if (flowctrl & ADVERTISE_1000XPAUSE)
  3908. ap->txconfig |= ANEG_CFG_PS1;
  3909. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3910. ap->txconfig |= ANEG_CFG_PS2;
  3911. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3912. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3913. tw32_f(MAC_MODE, tp->mac_mode);
  3914. udelay(40);
  3915. ap->state = ANEG_STATE_ABILITY_DETECT;
  3916. break;
  3917. case ANEG_STATE_ABILITY_DETECT:
  3918. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3919. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3920. break;
  3921. case ANEG_STATE_ACK_DETECT_INIT:
  3922. ap->txconfig |= ANEG_CFG_ACK;
  3923. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3924. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3925. tw32_f(MAC_MODE, tp->mac_mode);
  3926. udelay(40);
  3927. ap->state = ANEG_STATE_ACK_DETECT;
  3928. /* fallthru */
  3929. case ANEG_STATE_ACK_DETECT:
  3930. if (ap->ack_match != 0) {
  3931. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3932. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3933. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3934. } else {
  3935. ap->state = ANEG_STATE_AN_ENABLE;
  3936. }
  3937. } else if (ap->ability_match != 0 &&
  3938. ap->rxconfig == 0) {
  3939. ap->state = ANEG_STATE_AN_ENABLE;
  3940. }
  3941. break;
  3942. case ANEG_STATE_COMPLETE_ACK_INIT:
  3943. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3944. ret = ANEG_FAILED;
  3945. break;
  3946. }
  3947. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3948. MR_LP_ADV_HALF_DUPLEX |
  3949. MR_LP_ADV_SYM_PAUSE |
  3950. MR_LP_ADV_ASYM_PAUSE |
  3951. MR_LP_ADV_REMOTE_FAULT1 |
  3952. MR_LP_ADV_REMOTE_FAULT2 |
  3953. MR_LP_ADV_NEXT_PAGE |
  3954. MR_TOGGLE_RX |
  3955. MR_NP_RX);
  3956. if (ap->rxconfig & ANEG_CFG_FD)
  3957. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3958. if (ap->rxconfig & ANEG_CFG_HD)
  3959. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3960. if (ap->rxconfig & ANEG_CFG_PS1)
  3961. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3962. if (ap->rxconfig & ANEG_CFG_PS2)
  3963. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3964. if (ap->rxconfig & ANEG_CFG_RF1)
  3965. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3966. if (ap->rxconfig & ANEG_CFG_RF2)
  3967. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3968. if (ap->rxconfig & ANEG_CFG_NP)
  3969. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3970. ap->link_time = ap->cur_time;
  3971. ap->flags ^= (MR_TOGGLE_TX);
  3972. if (ap->rxconfig & 0x0008)
  3973. ap->flags |= MR_TOGGLE_RX;
  3974. if (ap->rxconfig & ANEG_CFG_NP)
  3975. ap->flags |= MR_NP_RX;
  3976. ap->flags |= MR_PAGE_RX;
  3977. ap->state = ANEG_STATE_COMPLETE_ACK;
  3978. ret = ANEG_TIMER_ENAB;
  3979. break;
  3980. case ANEG_STATE_COMPLETE_ACK:
  3981. if (ap->ability_match != 0 &&
  3982. ap->rxconfig == 0) {
  3983. ap->state = ANEG_STATE_AN_ENABLE;
  3984. break;
  3985. }
  3986. delta = ap->cur_time - ap->link_time;
  3987. if (delta > ANEG_STATE_SETTLE_TIME) {
  3988. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3989. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3990. } else {
  3991. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3992. !(ap->flags & MR_NP_RX)) {
  3993. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3994. } else {
  3995. ret = ANEG_FAILED;
  3996. }
  3997. }
  3998. }
  3999. break;
  4000. case ANEG_STATE_IDLE_DETECT_INIT:
  4001. ap->link_time = ap->cur_time;
  4002. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4003. tw32_f(MAC_MODE, tp->mac_mode);
  4004. udelay(40);
  4005. ap->state = ANEG_STATE_IDLE_DETECT;
  4006. ret = ANEG_TIMER_ENAB;
  4007. break;
  4008. case ANEG_STATE_IDLE_DETECT:
  4009. if (ap->ability_match != 0 &&
  4010. ap->rxconfig == 0) {
  4011. ap->state = ANEG_STATE_AN_ENABLE;
  4012. break;
  4013. }
  4014. delta = ap->cur_time - ap->link_time;
  4015. if (delta > ANEG_STATE_SETTLE_TIME) {
  4016. /* XXX another gem from the Broadcom driver :( */
  4017. ap->state = ANEG_STATE_LINK_OK;
  4018. }
  4019. break;
  4020. case ANEG_STATE_LINK_OK:
  4021. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4022. ret = ANEG_DONE;
  4023. break;
  4024. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4025. /* ??? unimplemented */
  4026. break;
  4027. case ANEG_STATE_NEXT_PAGE_WAIT:
  4028. /* ??? unimplemented */
  4029. break;
  4030. default:
  4031. ret = ANEG_FAILED;
  4032. break;
  4033. }
  4034. return ret;
  4035. }
  4036. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4037. {
  4038. int res = 0;
  4039. struct tg3_fiber_aneginfo aninfo;
  4040. int status = ANEG_FAILED;
  4041. unsigned int tick;
  4042. u32 tmp;
  4043. tw32_f(MAC_TX_AUTO_NEG, 0);
  4044. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4045. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4046. udelay(40);
  4047. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4048. udelay(40);
  4049. memset(&aninfo, 0, sizeof(aninfo));
  4050. aninfo.flags |= MR_AN_ENABLE;
  4051. aninfo.state = ANEG_STATE_UNKNOWN;
  4052. aninfo.cur_time = 0;
  4053. tick = 0;
  4054. while (++tick < 195000) {
  4055. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4056. if (status == ANEG_DONE || status == ANEG_FAILED)
  4057. break;
  4058. udelay(1);
  4059. }
  4060. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4061. tw32_f(MAC_MODE, tp->mac_mode);
  4062. udelay(40);
  4063. *txflags = aninfo.txconfig;
  4064. *rxflags = aninfo.flags;
  4065. if (status == ANEG_DONE &&
  4066. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4067. MR_LP_ADV_FULL_DUPLEX)))
  4068. res = 1;
  4069. return res;
  4070. }
  4071. static void tg3_init_bcm8002(struct tg3 *tp)
  4072. {
  4073. u32 mac_status = tr32(MAC_STATUS);
  4074. int i;
  4075. /* Reset when initting first time or we have a link. */
  4076. if (tg3_flag(tp, INIT_COMPLETE) &&
  4077. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4078. return;
  4079. /* Set PLL lock range. */
  4080. tg3_writephy(tp, 0x16, 0x8007);
  4081. /* SW reset */
  4082. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4083. /* Wait for reset to complete. */
  4084. /* XXX schedule_timeout() ... */
  4085. for (i = 0; i < 500; i++)
  4086. udelay(10);
  4087. /* Config mode; select PMA/Ch 1 regs. */
  4088. tg3_writephy(tp, 0x10, 0x8411);
  4089. /* Enable auto-lock and comdet, select txclk for tx. */
  4090. tg3_writephy(tp, 0x11, 0x0a10);
  4091. tg3_writephy(tp, 0x18, 0x00a0);
  4092. tg3_writephy(tp, 0x16, 0x41ff);
  4093. /* Assert and deassert POR. */
  4094. tg3_writephy(tp, 0x13, 0x0400);
  4095. udelay(40);
  4096. tg3_writephy(tp, 0x13, 0x0000);
  4097. tg3_writephy(tp, 0x11, 0x0a50);
  4098. udelay(40);
  4099. tg3_writephy(tp, 0x11, 0x0a10);
  4100. /* Wait for signal to stabilize */
  4101. /* XXX schedule_timeout() ... */
  4102. for (i = 0; i < 15000; i++)
  4103. udelay(10);
  4104. /* Deselect the channel register so we can read the PHYID
  4105. * later.
  4106. */
  4107. tg3_writephy(tp, 0x10, 0x8011);
  4108. }
  4109. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4110. {
  4111. u16 flowctrl;
  4112. u32 sg_dig_ctrl, sg_dig_status;
  4113. u32 serdes_cfg, expected_sg_dig_ctrl;
  4114. int workaround, port_a;
  4115. int current_link_up;
  4116. serdes_cfg = 0;
  4117. expected_sg_dig_ctrl = 0;
  4118. workaround = 0;
  4119. port_a = 1;
  4120. current_link_up = 0;
  4121. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4122. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4123. workaround = 1;
  4124. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4125. port_a = 0;
  4126. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4127. /* preserve bits 20-23 for voltage regulator */
  4128. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4129. }
  4130. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4131. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4132. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4133. if (workaround) {
  4134. u32 val = serdes_cfg;
  4135. if (port_a)
  4136. val |= 0xc010000;
  4137. else
  4138. val |= 0x4010000;
  4139. tw32_f(MAC_SERDES_CFG, val);
  4140. }
  4141. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4142. }
  4143. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4144. tg3_setup_flow_control(tp, 0, 0);
  4145. current_link_up = 1;
  4146. }
  4147. goto out;
  4148. }
  4149. /* Want auto-negotiation. */
  4150. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4151. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4152. if (flowctrl & ADVERTISE_1000XPAUSE)
  4153. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4154. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4155. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4156. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4157. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4158. tp->serdes_counter &&
  4159. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4160. MAC_STATUS_RCVD_CFG)) ==
  4161. MAC_STATUS_PCS_SYNCED)) {
  4162. tp->serdes_counter--;
  4163. current_link_up = 1;
  4164. goto out;
  4165. }
  4166. restart_autoneg:
  4167. if (workaround)
  4168. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4169. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4170. udelay(5);
  4171. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4172. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4173. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4174. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4175. MAC_STATUS_SIGNAL_DET)) {
  4176. sg_dig_status = tr32(SG_DIG_STATUS);
  4177. mac_status = tr32(MAC_STATUS);
  4178. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4179. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4180. u32 local_adv = 0, remote_adv = 0;
  4181. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4182. local_adv |= ADVERTISE_1000XPAUSE;
  4183. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4184. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4185. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4186. remote_adv |= LPA_1000XPAUSE;
  4187. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4188. remote_adv |= LPA_1000XPAUSE_ASYM;
  4189. tp->link_config.rmt_adv =
  4190. mii_adv_to_ethtool_adv_x(remote_adv);
  4191. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4192. current_link_up = 1;
  4193. tp->serdes_counter = 0;
  4194. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4195. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4196. if (tp->serdes_counter)
  4197. tp->serdes_counter--;
  4198. else {
  4199. if (workaround) {
  4200. u32 val = serdes_cfg;
  4201. if (port_a)
  4202. val |= 0xc010000;
  4203. else
  4204. val |= 0x4010000;
  4205. tw32_f(MAC_SERDES_CFG, val);
  4206. }
  4207. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4208. udelay(40);
  4209. /* Link parallel detection - link is up */
  4210. /* only if we have PCS_SYNC and not */
  4211. /* receiving config code words */
  4212. mac_status = tr32(MAC_STATUS);
  4213. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4214. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4215. tg3_setup_flow_control(tp, 0, 0);
  4216. current_link_up = 1;
  4217. tp->phy_flags |=
  4218. TG3_PHYFLG_PARALLEL_DETECT;
  4219. tp->serdes_counter =
  4220. SERDES_PARALLEL_DET_TIMEOUT;
  4221. } else
  4222. goto restart_autoneg;
  4223. }
  4224. }
  4225. } else {
  4226. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4227. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4228. }
  4229. out:
  4230. return current_link_up;
  4231. }
  4232. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4233. {
  4234. int current_link_up = 0;
  4235. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4236. goto out;
  4237. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4238. u32 txflags, rxflags;
  4239. int i;
  4240. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4241. u32 local_adv = 0, remote_adv = 0;
  4242. if (txflags & ANEG_CFG_PS1)
  4243. local_adv |= ADVERTISE_1000XPAUSE;
  4244. if (txflags & ANEG_CFG_PS2)
  4245. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4246. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4247. remote_adv |= LPA_1000XPAUSE;
  4248. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4249. remote_adv |= LPA_1000XPAUSE_ASYM;
  4250. tp->link_config.rmt_adv =
  4251. mii_adv_to_ethtool_adv_x(remote_adv);
  4252. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4253. current_link_up = 1;
  4254. }
  4255. for (i = 0; i < 30; i++) {
  4256. udelay(20);
  4257. tw32_f(MAC_STATUS,
  4258. (MAC_STATUS_SYNC_CHANGED |
  4259. MAC_STATUS_CFG_CHANGED));
  4260. udelay(40);
  4261. if ((tr32(MAC_STATUS) &
  4262. (MAC_STATUS_SYNC_CHANGED |
  4263. MAC_STATUS_CFG_CHANGED)) == 0)
  4264. break;
  4265. }
  4266. mac_status = tr32(MAC_STATUS);
  4267. if (current_link_up == 0 &&
  4268. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4269. !(mac_status & MAC_STATUS_RCVD_CFG))
  4270. current_link_up = 1;
  4271. } else {
  4272. tg3_setup_flow_control(tp, 0, 0);
  4273. /* Forcing 1000FD link up. */
  4274. current_link_up = 1;
  4275. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4276. udelay(40);
  4277. tw32_f(MAC_MODE, tp->mac_mode);
  4278. udelay(40);
  4279. }
  4280. out:
  4281. return current_link_up;
  4282. }
  4283. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4284. {
  4285. u32 orig_pause_cfg;
  4286. u16 orig_active_speed;
  4287. u8 orig_active_duplex;
  4288. u32 mac_status;
  4289. int current_link_up;
  4290. int i;
  4291. orig_pause_cfg = tp->link_config.active_flowctrl;
  4292. orig_active_speed = tp->link_config.active_speed;
  4293. orig_active_duplex = tp->link_config.active_duplex;
  4294. if (!tg3_flag(tp, HW_AUTONEG) &&
  4295. tp->link_up &&
  4296. tg3_flag(tp, INIT_COMPLETE)) {
  4297. mac_status = tr32(MAC_STATUS);
  4298. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4299. MAC_STATUS_SIGNAL_DET |
  4300. MAC_STATUS_CFG_CHANGED |
  4301. MAC_STATUS_RCVD_CFG);
  4302. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4303. MAC_STATUS_SIGNAL_DET)) {
  4304. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4305. MAC_STATUS_CFG_CHANGED));
  4306. return 0;
  4307. }
  4308. }
  4309. tw32_f(MAC_TX_AUTO_NEG, 0);
  4310. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4311. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4312. tw32_f(MAC_MODE, tp->mac_mode);
  4313. udelay(40);
  4314. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4315. tg3_init_bcm8002(tp);
  4316. /* Enable link change event even when serdes polling. */
  4317. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4318. udelay(40);
  4319. current_link_up = 0;
  4320. tp->link_config.rmt_adv = 0;
  4321. mac_status = tr32(MAC_STATUS);
  4322. if (tg3_flag(tp, HW_AUTONEG))
  4323. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4324. else
  4325. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4326. tp->napi[0].hw_status->status =
  4327. (SD_STATUS_UPDATED |
  4328. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4329. for (i = 0; i < 100; i++) {
  4330. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4331. MAC_STATUS_CFG_CHANGED));
  4332. udelay(5);
  4333. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4334. MAC_STATUS_CFG_CHANGED |
  4335. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4336. break;
  4337. }
  4338. mac_status = tr32(MAC_STATUS);
  4339. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4340. current_link_up = 0;
  4341. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4342. tp->serdes_counter == 0) {
  4343. tw32_f(MAC_MODE, (tp->mac_mode |
  4344. MAC_MODE_SEND_CONFIGS));
  4345. udelay(1);
  4346. tw32_f(MAC_MODE, tp->mac_mode);
  4347. }
  4348. }
  4349. if (current_link_up == 1) {
  4350. tp->link_config.active_speed = SPEED_1000;
  4351. tp->link_config.active_duplex = DUPLEX_FULL;
  4352. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4353. LED_CTRL_LNKLED_OVERRIDE |
  4354. LED_CTRL_1000MBPS_ON));
  4355. } else {
  4356. tp->link_config.active_speed = SPEED_UNKNOWN;
  4357. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4358. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4359. LED_CTRL_LNKLED_OVERRIDE |
  4360. LED_CTRL_TRAFFIC_OVERRIDE));
  4361. }
  4362. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4363. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4364. if (orig_pause_cfg != now_pause_cfg ||
  4365. orig_active_speed != tp->link_config.active_speed ||
  4366. orig_active_duplex != tp->link_config.active_duplex)
  4367. tg3_link_report(tp);
  4368. }
  4369. return 0;
  4370. }
  4371. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4372. {
  4373. int current_link_up, err = 0;
  4374. u32 bmsr, bmcr;
  4375. u16 current_speed;
  4376. u8 current_duplex;
  4377. u32 local_adv, remote_adv;
  4378. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4379. tw32_f(MAC_MODE, tp->mac_mode);
  4380. udelay(40);
  4381. tw32(MAC_EVENT, 0);
  4382. tw32_f(MAC_STATUS,
  4383. (MAC_STATUS_SYNC_CHANGED |
  4384. MAC_STATUS_CFG_CHANGED |
  4385. MAC_STATUS_MI_COMPLETION |
  4386. MAC_STATUS_LNKSTATE_CHANGED));
  4387. udelay(40);
  4388. if (force_reset)
  4389. tg3_phy_reset(tp);
  4390. current_link_up = 0;
  4391. current_speed = SPEED_UNKNOWN;
  4392. current_duplex = DUPLEX_UNKNOWN;
  4393. tp->link_config.rmt_adv = 0;
  4394. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4395. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4396. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4397. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4398. bmsr |= BMSR_LSTATUS;
  4399. else
  4400. bmsr &= ~BMSR_LSTATUS;
  4401. }
  4402. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4403. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4404. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4405. /* do nothing, just check for link up at the end */
  4406. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4407. u32 adv, newadv;
  4408. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4409. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4410. ADVERTISE_1000XPAUSE |
  4411. ADVERTISE_1000XPSE_ASYM |
  4412. ADVERTISE_SLCT);
  4413. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4414. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4415. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4416. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4417. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4418. tg3_writephy(tp, MII_BMCR, bmcr);
  4419. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4420. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4421. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4422. return err;
  4423. }
  4424. } else {
  4425. u32 new_bmcr;
  4426. bmcr &= ~BMCR_SPEED1000;
  4427. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4428. if (tp->link_config.duplex == DUPLEX_FULL)
  4429. new_bmcr |= BMCR_FULLDPLX;
  4430. if (new_bmcr != bmcr) {
  4431. /* BMCR_SPEED1000 is a reserved bit that needs
  4432. * to be set on write.
  4433. */
  4434. new_bmcr |= BMCR_SPEED1000;
  4435. /* Force a linkdown */
  4436. if (tp->link_up) {
  4437. u32 adv;
  4438. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4439. adv &= ~(ADVERTISE_1000XFULL |
  4440. ADVERTISE_1000XHALF |
  4441. ADVERTISE_SLCT);
  4442. tg3_writephy(tp, MII_ADVERTISE, adv);
  4443. tg3_writephy(tp, MII_BMCR, bmcr |
  4444. BMCR_ANRESTART |
  4445. BMCR_ANENABLE);
  4446. udelay(10);
  4447. tg3_carrier_off(tp);
  4448. }
  4449. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4450. bmcr = new_bmcr;
  4451. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4452. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4453. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4454. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4455. bmsr |= BMSR_LSTATUS;
  4456. else
  4457. bmsr &= ~BMSR_LSTATUS;
  4458. }
  4459. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4460. }
  4461. }
  4462. if (bmsr & BMSR_LSTATUS) {
  4463. current_speed = SPEED_1000;
  4464. current_link_up = 1;
  4465. if (bmcr & BMCR_FULLDPLX)
  4466. current_duplex = DUPLEX_FULL;
  4467. else
  4468. current_duplex = DUPLEX_HALF;
  4469. local_adv = 0;
  4470. remote_adv = 0;
  4471. if (bmcr & BMCR_ANENABLE) {
  4472. u32 common;
  4473. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4474. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4475. common = local_adv & remote_adv;
  4476. if (common & (ADVERTISE_1000XHALF |
  4477. ADVERTISE_1000XFULL)) {
  4478. if (common & ADVERTISE_1000XFULL)
  4479. current_duplex = DUPLEX_FULL;
  4480. else
  4481. current_duplex = DUPLEX_HALF;
  4482. tp->link_config.rmt_adv =
  4483. mii_adv_to_ethtool_adv_x(remote_adv);
  4484. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4485. /* Link is up via parallel detect */
  4486. } else {
  4487. current_link_up = 0;
  4488. }
  4489. }
  4490. }
  4491. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4492. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4493. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4494. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4495. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4496. tw32_f(MAC_MODE, tp->mac_mode);
  4497. udelay(40);
  4498. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4499. tp->link_config.active_speed = current_speed;
  4500. tp->link_config.active_duplex = current_duplex;
  4501. tg3_test_and_report_link_chg(tp, current_link_up);
  4502. return err;
  4503. }
  4504. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4505. {
  4506. if (tp->serdes_counter) {
  4507. /* Give autoneg time to complete. */
  4508. tp->serdes_counter--;
  4509. return;
  4510. }
  4511. if (!tp->link_up &&
  4512. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4513. u32 bmcr;
  4514. tg3_readphy(tp, MII_BMCR, &bmcr);
  4515. if (bmcr & BMCR_ANENABLE) {
  4516. u32 phy1, phy2;
  4517. /* Select shadow register 0x1f */
  4518. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4519. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4520. /* Select expansion interrupt status register */
  4521. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4522. MII_TG3_DSP_EXP1_INT_STAT);
  4523. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4524. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4525. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4526. /* We have signal detect and not receiving
  4527. * config code words, link is up by parallel
  4528. * detection.
  4529. */
  4530. bmcr &= ~BMCR_ANENABLE;
  4531. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4532. tg3_writephy(tp, MII_BMCR, bmcr);
  4533. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4534. }
  4535. }
  4536. } else if (tp->link_up &&
  4537. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4538. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4539. u32 phy2;
  4540. /* Select expansion interrupt status register */
  4541. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4542. MII_TG3_DSP_EXP1_INT_STAT);
  4543. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4544. if (phy2 & 0x20) {
  4545. u32 bmcr;
  4546. /* Config code words received, turn on autoneg. */
  4547. tg3_readphy(tp, MII_BMCR, &bmcr);
  4548. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4549. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4550. }
  4551. }
  4552. }
  4553. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4554. {
  4555. u32 val;
  4556. int err;
  4557. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4558. err = tg3_setup_fiber_phy(tp, force_reset);
  4559. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4560. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4561. else
  4562. err = tg3_setup_copper_phy(tp, force_reset);
  4563. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4564. u32 scale;
  4565. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4566. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4567. scale = 65;
  4568. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4569. scale = 6;
  4570. else
  4571. scale = 12;
  4572. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4573. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4574. tw32(GRC_MISC_CFG, val);
  4575. }
  4576. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4577. (6 << TX_LENGTHS_IPG_SHIFT);
  4578. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4579. tg3_asic_rev(tp) == ASIC_REV_5762)
  4580. val |= tr32(MAC_TX_LENGTHS) &
  4581. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4582. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4583. if (tp->link_config.active_speed == SPEED_1000 &&
  4584. tp->link_config.active_duplex == DUPLEX_HALF)
  4585. tw32(MAC_TX_LENGTHS, val |
  4586. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4587. else
  4588. tw32(MAC_TX_LENGTHS, val |
  4589. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4590. if (!tg3_flag(tp, 5705_PLUS)) {
  4591. if (tp->link_up) {
  4592. tw32(HOSTCC_STAT_COAL_TICKS,
  4593. tp->coal.stats_block_coalesce_usecs);
  4594. } else {
  4595. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4596. }
  4597. }
  4598. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4599. val = tr32(PCIE_PWR_MGMT_THRESH);
  4600. if (!tp->link_up)
  4601. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4602. tp->pwrmgmt_thresh;
  4603. else
  4604. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4605. tw32(PCIE_PWR_MGMT_THRESH, val);
  4606. }
  4607. return err;
  4608. }
  4609. /* tp->lock must be held */
  4610. static u64 tg3_refclk_read(struct tg3 *tp)
  4611. {
  4612. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4613. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4614. }
  4615. /* tp->lock must be held */
  4616. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4617. {
  4618. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4619. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4620. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4621. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4622. }
  4623. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4624. static inline void tg3_full_unlock(struct tg3 *tp);
  4625. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4626. {
  4627. struct tg3 *tp = netdev_priv(dev);
  4628. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4629. SOF_TIMESTAMPING_RX_SOFTWARE |
  4630. SOF_TIMESTAMPING_SOFTWARE |
  4631. SOF_TIMESTAMPING_TX_HARDWARE |
  4632. SOF_TIMESTAMPING_RX_HARDWARE |
  4633. SOF_TIMESTAMPING_RAW_HARDWARE;
  4634. if (tp->ptp_clock)
  4635. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4636. else
  4637. info->phc_index = -1;
  4638. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4639. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4640. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4641. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4642. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4643. return 0;
  4644. }
  4645. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4646. {
  4647. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4648. bool neg_adj = false;
  4649. u32 correction = 0;
  4650. if (ppb < 0) {
  4651. neg_adj = true;
  4652. ppb = -ppb;
  4653. }
  4654. /* Frequency adjustment is performed using hardware with a 24 bit
  4655. * accumulator and a programmable correction value. On each clk, the
  4656. * correction value gets added to the accumulator and when it
  4657. * overflows, the time counter is incremented/decremented.
  4658. *
  4659. * So conversion from ppb to correction value is
  4660. * ppb * (1 << 24) / 1000000000
  4661. */
  4662. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4663. TG3_EAV_REF_CLK_CORRECT_MASK;
  4664. tg3_full_lock(tp, 0);
  4665. if (correction)
  4666. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4667. TG3_EAV_REF_CLK_CORRECT_EN |
  4668. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4669. else
  4670. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4671. tg3_full_unlock(tp);
  4672. return 0;
  4673. }
  4674. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4675. {
  4676. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4677. tg3_full_lock(tp, 0);
  4678. tp->ptp_adjust += delta;
  4679. tg3_full_unlock(tp);
  4680. return 0;
  4681. }
  4682. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4683. {
  4684. u64 ns;
  4685. u32 remainder;
  4686. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4687. tg3_full_lock(tp, 0);
  4688. ns = tg3_refclk_read(tp);
  4689. ns += tp->ptp_adjust;
  4690. tg3_full_unlock(tp);
  4691. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4692. ts->tv_nsec = remainder;
  4693. return 0;
  4694. }
  4695. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4696. const struct timespec *ts)
  4697. {
  4698. u64 ns;
  4699. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4700. ns = timespec_to_ns(ts);
  4701. tg3_full_lock(tp, 0);
  4702. tg3_refclk_write(tp, ns);
  4703. tp->ptp_adjust = 0;
  4704. tg3_full_unlock(tp);
  4705. return 0;
  4706. }
  4707. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4708. struct ptp_clock_request *rq, int on)
  4709. {
  4710. return -EOPNOTSUPP;
  4711. }
  4712. static const struct ptp_clock_info tg3_ptp_caps = {
  4713. .owner = THIS_MODULE,
  4714. .name = "tg3 clock",
  4715. .max_adj = 250000000,
  4716. .n_alarm = 0,
  4717. .n_ext_ts = 0,
  4718. .n_per_out = 0,
  4719. .pps = 0,
  4720. .adjfreq = tg3_ptp_adjfreq,
  4721. .adjtime = tg3_ptp_adjtime,
  4722. .gettime = tg3_ptp_gettime,
  4723. .settime = tg3_ptp_settime,
  4724. .enable = tg3_ptp_enable,
  4725. };
  4726. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4727. struct skb_shared_hwtstamps *timestamp)
  4728. {
  4729. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4730. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4731. tp->ptp_adjust);
  4732. }
  4733. /* tp->lock must be held */
  4734. static void tg3_ptp_init(struct tg3 *tp)
  4735. {
  4736. if (!tg3_flag(tp, PTP_CAPABLE))
  4737. return;
  4738. /* Initialize the hardware clock to the system time. */
  4739. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4740. tp->ptp_adjust = 0;
  4741. tp->ptp_info = tg3_ptp_caps;
  4742. }
  4743. /* tp->lock must be held */
  4744. static void tg3_ptp_resume(struct tg3 *tp)
  4745. {
  4746. if (!tg3_flag(tp, PTP_CAPABLE))
  4747. return;
  4748. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4749. tp->ptp_adjust = 0;
  4750. }
  4751. static void tg3_ptp_fini(struct tg3 *tp)
  4752. {
  4753. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4754. return;
  4755. ptp_clock_unregister(tp->ptp_clock);
  4756. tp->ptp_clock = NULL;
  4757. tp->ptp_adjust = 0;
  4758. }
  4759. static inline int tg3_irq_sync(struct tg3 *tp)
  4760. {
  4761. return tp->irq_sync;
  4762. }
  4763. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4764. {
  4765. int i;
  4766. dst = (u32 *)((u8 *)dst + off);
  4767. for (i = 0; i < len; i += sizeof(u32))
  4768. *dst++ = tr32(off + i);
  4769. }
  4770. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4771. {
  4772. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4773. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4774. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4775. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4776. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4777. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4778. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4779. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4780. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4781. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4782. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4783. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4784. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4785. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4786. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4787. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4788. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4789. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4790. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4791. if (tg3_flag(tp, SUPPORT_MSIX))
  4792. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4793. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4794. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4795. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4796. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4797. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4798. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4799. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4800. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4801. if (!tg3_flag(tp, 5705_PLUS)) {
  4802. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4803. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4804. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4805. }
  4806. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4807. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4808. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4809. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4810. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4811. if (tg3_flag(tp, NVRAM))
  4812. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4813. }
  4814. static void tg3_dump_state(struct tg3 *tp)
  4815. {
  4816. int i;
  4817. u32 *regs;
  4818. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4819. if (!regs)
  4820. return;
  4821. if (tg3_flag(tp, PCI_EXPRESS)) {
  4822. /* Read up to but not including private PCI registers */
  4823. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4824. regs[i / sizeof(u32)] = tr32(i);
  4825. } else
  4826. tg3_dump_legacy_regs(tp, regs);
  4827. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4828. if (!regs[i + 0] && !regs[i + 1] &&
  4829. !regs[i + 2] && !regs[i + 3])
  4830. continue;
  4831. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4832. i * 4,
  4833. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4834. }
  4835. kfree(regs);
  4836. for (i = 0; i < tp->irq_cnt; i++) {
  4837. struct tg3_napi *tnapi = &tp->napi[i];
  4838. /* SW status block */
  4839. netdev_err(tp->dev,
  4840. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4841. i,
  4842. tnapi->hw_status->status,
  4843. tnapi->hw_status->status_tag,
  4844. tnapi->hw_status->rx_jumbo_consumer,
  4845. tnapi->hw_status->rx_consumer,
  4846. tnapi->hw_status->rx_mini_consumer,
  4847. tnapi->hw_status->idx[0].rx_producer,
  4848. tnapi->hw_status->idx[0].tx_consumer);
  4849. netdev_err(tp->dev,
  4850. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4851. i,
  4852. tnapi->last_tag, tnapi->last_irq_tag,
  4853. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4854. tnapi->rx_rcb_ptr,
  4855. tnapi->prodring.rx_std_prod_idx,
  4856. tnapi->prodring.rx_std_cons_idx,
  4857. tnapi->prodring.rx_jmb_prod_idx,
  4858. tnapi->prodring.rx_jmb_cons_idx);
  4859. }
  4860. }
  4861. /* This is called whenever we suspect that the system chipset is re-
  4862. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4863. * is bogus tx completions. We try to recover by setting the
  4864. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4865. * in the workqueue.
  4866. */
  4867. static void tg3_tx_recover(struct tg3 *tp)
  4868. {
  4869. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4870. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4871. netdev_warn(tp->dev,
  4872. "The system may be re-ordering memory-mapped I/O "
  4873. "cycles to the network device, attempting to recover. "
  4874. "Please report the problem to the driver maintainer "
  4875. "and include system chipset information.\n");
  4876. spin_lock(&tp->lock);
  4877. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4878. spin_unlock(&tp->lock);
  4879. }
  4880. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4881. {
  4882. /* Tell compiler to fetch tx indices from memory. */
  4883. barrier();
  4884. return tnapi->tx_pending -
  4885. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4886. }
  4887. /* Tigon3 never reports partial packet sends. So we do not
  4888. * need special logic to handle SKBs that have not had all
  4889. * of their frags sent yet, like SunGEM does.
  4890. */
  4891. static void tg3_tx(struct tg3_napi *tnapi)
  4892. {
  4893. struct tg3 *tp = tnapi->tp;
  4894. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4895. u32 sw_idx = tnapi->tx_cons;
  4896. struct netdev_queue *txq;
  4897. int index = tnapi - tp->napi;
  4898. unsigned int pkts_compl = 0, bytes_compl = 0;
  4899. if (tg3_flag(tp, ENABLE_TSS))
  4900. index--;
  4901. txq = netdev_get_tx_queue(tp->dev, index);
  4902. while (sw_idx != hw_idx) {
  4903. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4904. struct sk_buff *skb = ri->skb;
  4905. int i, tx_bug = 0;
  4906. if (unlikely(skb == NULL)) {
  4907. tg3_tx_recover(tp);
  4908. return;
  4909. }
  4910. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4911. struct skb_shared_hwtstamps timestamp;
  4912. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4913. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4914. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4915. skb_tstamp_tx(skb, &timestamp);
  4916. }
  4917. pci_unmap_single(tp->pdev,
  4918. dma_unmap_addr(ri, mapping),
  4919. skb_headlen(skb),
  4920. PCI_DMA_TODEVICE);
  4921. ri->skb = NULL;
  4922. while (ri->fragmented) {
  4923. ri->fragmented = false;
  4924. sw_idx = NEXT_TX(sw_idx);
  4925. ri = &tnapi->tx_buffers[sw_idx];
  4926. }
  4927. sw_idx = NEXT_TX(sw_idx);
  4928. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4929. ri = &tnapi->tx_buffers[sw_idx];
  4930. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4931. tx_bug = 1;
  4932. pci_unmap_page(tp->pdev,
  4933. dma_unmap_addr(ri, mapping),
  4934. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4935. PCI_DMA_TODEVICE);
  4936. while (ri->fragmented) {
  4937. ri->fragmented = false;
  4938. sw_idx = NEXT_TX(sw_idx);
  4939. ri = &tnapi->tx_buffers[sw_idx];
  4940. }
  4941. sw_idx = NEXT_TX(sw_idx);
  4942. }
  4943. pkts_compl++;
  4944. bytes_compl += skb->len;
  4945. dev_kfree_skb(skb);
  4946. if (unlikely(tx_bug)) {
  4947. tg3_tx_recover(tp);
  4948. return;
  4949. }
  4950. }
  4951. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4952. tnapi->tx_cons = sw_idx;
  4953. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4954. * before checking for netif_queue_stopped(). Without the
  4955. * memory barrier, there is a small possibility that tg3_start_xmit()
  4956. * will miss it and cause the queue to be stopped forever.
  4957. */
  4958. smp_mb();
  4959. if (unlikely(netif_tx_queue_stopped(txq) &&
  4960. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4961. __netif_tx_lock(txq, smp_processor_id());
  4962. if (netif_tx_queue_stopped(txq) &&
  4963. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4964. netif_tx_wake_queue(txq);
  4965. __netif_tx_unlock(txq);
  4966. }
  4967. }
  4968. static void tg3_frag_free(bool is_frag, void *data)
  4969. {
  4970. if (is_frag)
  4971. put_page(virt_to_head_page(data));
  4972. else
  4973. kfree(data);
  4974. }
  4975. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4976. {
  4977. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4978. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4979. if (!ri->data)
  4980. return;
  4981. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4982. map_sz, PCI_DMA_FROMDEVICE);
  4983. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4984. ri->data = NULL;
  4985. }
  4986. /* Returns size of skb allocated or < 0 on error.
  4987. *
  4988. * We only need to fill in the address because the other members
  4989. * of the RX descriptor are invariant, see tg3_init_rings.
  4990. *
  4991. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4992. * posting buffers we only dirty the first cache line of the RX
  4993. * descriptor (containing the address). Whereas for the RX status
  4994. * buffers the cpu only reads the last cacheline of the RX descriptor
  4995. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4996. */
  4997. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4998. u32 opaque_key, u32 dest_idx_unmasked,
  4999. unsigned int *frag_size)
  5000. {
  5001. struct tg3_rx_buffer_desc *desc;
  5002. struct ring_info *map;
  5003. u8 *data;
  5004. dma_addr_t mapping;
  5005. int skb_size, data_size, dest_idx;
  5006. switch (opaque_key) {
  5007. case RXD_OPAQUE_RING_STD:
  5008. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5009. desc = &tpr->rx_std[dest_idx];
  5010. map = &tpr->rx_std_buffers[dest_idx];
  5011. data_size = tp->rx_pkt_map_sz;
  5012. break;
  5013. case RXD_OPAQUE_RING_JUMBO:
  5014. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5015. desc = &tpr->rx_jmb[dest_idx].std;
  5016. map = &tpr->rx_jmb_buffers[dest_idx];
  5017. data_size = TG3_RX_JMB_MAP_SZ;
  5018. break;
  5019. default:
  5020. return -EINVAL;
  5021. }
  5022. /* Do not overwrite any of the map or rp information
  5023. * until we are sure we can commit to a new buffer.
  5024. *
  5025. * Callers depend upon this behavior and assume that
  5026. * we leave everything unchanged if we fail.
  5027. */
  5028. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5029. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5030. if (skb_size <= PAGE_SIZE) {
  5031. data = netdev_alloc_frag(skb_size);
  5032. *frag_size = skb_size;
  5033. } else {
  5034. data = kmalloc(skb_size, GFP_ATOMIC);
  5035. *frag_size = 0;
  5036. }
  5037. if (!data)
  5038. return -ENOMEM;
  5039. mapping = pci_map_single(tp->pdev,
  5040. data + TG3_RX_OFFSET(tp),
  5041. data_size,
  5042. PCI_DMA_FROMDEVICE);
  5043. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5044. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5045. return -EIO;
  5046. }
  5047. map->data = data;
  5048. dma_unmap_addr_set(map, mapping, mapping);
  5049. desc->addr_hi = ((u64)mapping >> 32);
  5050. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5051. return data_size;
  5052. }
  5053. /* We only need to move over in the address because the other
  5054. * members of the RX descriptor are invariant. See notes above
  5055. * tg3_alloc_rx_data for full details.
  5056. */
  5057. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5058. struct tg3_rx_prodring_set *dpr,
  5059. u32 opaque_key, int src_idx,
  5060. u32 dest_idx_unmasked)
  5061. {
  5062. struct tg3 *tp = tnapi->tp;
  5063. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5064. struct ring_info *src_map, *dest_map;
  5065. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5066. int dest_idx;
  5067. switch (opaque_key) {
  5068. case RXD_OPAQUE_RING_STD:
  5069. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5070. dest_desc = &dpr->rx_std[dest_idx];
  5071. dest_map = &dpr->rx_std_buffers[dest_idx];
  5072. src_desc = &spr->rx_std[src_idx];
  5073. src_map = &spr->rx_std_buffers[src_idx];
  5074. break;
  5075. case RXD_OPAQUE_RING_JUMBO:
  5076. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5077. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5078. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5079. src_desc = &spr->rx_jmb[src_idx].std;
  5080. src_map = &spr->rx_jmb_buffers[src_idx];
  5081. break;
  5082. default:
  5083. return;
  5084. }
  5085. dest_map->data = src_map->data;
  5086. dma_unmap_addr_set(dest_map, mapping,
  5087. dma_unmap_addr(src_map, mapping));
  5088. dest_desc->addr_hi = src_desc->addr_hi;
  5089. dest_desc->addr_lo = src_desc->addr_lo;
  5090. /* Ensure that the update to the skb happens after the physical
  5091. * addresses have been transferred to the new BD location.
  5092. */
  5093. smp_wmb();
  5094. src_map->data = NULL;
  5095. }
  5096. /* The RX ring scheme is composed of multiple rings which post fresh
  5097. * buffers to the chip, and one special ring the chip uses to report
  5098. * status back to the host.
  5099. *
  5100. * The special ring reports the status of received packets to the
  5101. * host. The chip does not write into the original descriptor the
  5102. * RX buffer was obtained from. The chip simply takes the original
  5103. * descriptor as provided by the host, updates the status and length
  5104. * field, then writes this into the next status ring entry.
  5105. *
  5106. * Each ring the host uses to post buffers to the chip is described
  5107. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5108. * it is first placed into the on-chip ram. When the packet's length
  5109. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5110. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5111. * which is within the range of the new packet's length is chosen.
  5112. *
  5113. * The "separate ring for rx status" scheme may sound queer, but it makes
  5114. * sense from a cache coherency perspective. If only the host writes
  5115. * to the buffer post rings, and only the chip writes to the rx status
  5116. * rings, then cache lines never move beyond shared-modified state.
  5117. * If both the host and chip were to write into the same ring, cache line
  5118. * eviction could occur since both entities want it in an exclusive state.
  5119. */
  5120. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5121. {
  5122. struct tg3 *tp = tnapi->tp;
  5123. u32 work_mask, rx_std_posted = 0;
  5124. u32 std_prod_idx, jmb_prod_idx;
  5125. u32 sw_idx = tnapi->rx_rcb_ptr;
  5126. u16 hw_idx;
  5127. int received;
  5128. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5129. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5130. /*
  5131. * We need to order the read of hw_idx and the read of
  5132. * the opaque cookie.
  5133. */
  5134. rmb();
  5135. work_mask = 0;
  5136. received = 0;
  5137. std_prod_idx = tpr->rx_std_prod_idx;
  5138. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5139. while (sw_idx != hw_idx && budget > 0) {
  5140. struct ring_info *ri;
  5141. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5142. unsigned int len;
  5143. struct sk_buff *skb;
  5144. dma_addr_t dma_addr;
  5145. u32 opaque_key, desc_idx, *post_ptr;
  5146. u8 *data;
  5147. u64 tstamp = 0;
  5148. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5149. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5150. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5151. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5152. dma_addr = dma_unmap_addr(ri, mapping);
  5153. data = ri->data;
  5154. post_ptr = &std_prod_idx;
  5155. rx_std_posted++;
  5156. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5157. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5158. dma_addr = dma_unmap_addr(ri, mapping);
  5159. data = ri->data;
  5160. post_ptr = &jmb_prod_idx;
  5161. } else
  5162. goto next_pkt_nopost;
  5163. work_mask |= opaque_key;
  5164. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5165. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5166. drop_it:
  5167. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5168. desc_idx, *post_ptr);
  5169. drop_it_no_recycle:
  5170. /* Other statistics kept track of by card. */
  5171. tp->rx_dropped++;
  5172. goto next_pkt;
  5173. }
  5174. prefetch(data + TG3_RX_OFFSET(tp));
  5175. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5176. ETH_FCS_LEN;
  5177. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5178. RXD_FLAG_PTPSTAT_PTPV1 ||
  5179. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5180. RXD_FLAG_PTPSTAT_PTPV2) {
  5181. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5182. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5183. }
  5184. if (len > TG3_RX_COPY_THRESH(tp)) {
  5185. int skb_size;
  5186. unsigned int frag_size;
  5187. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5188. *post_ptr, &frag_size);
  5189. if (skb_size < 0)
  5190. goto drop_it;
  5191. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5192. PCI_DMA_FROMDEVICE);
  5193. skb = build_skb(data, frag_size);
  5194. if (!skb) {
  5195. tg3_frag_free(frag_size != 0, data);
  5196. goto drop_it_no_recycle;
  5197. }
  5198. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5199. /* Ensure that the update to the data happens
  5200. * after the usage of the old DMA mapping.
  5201. */
  5202. smp_wmb();
  5203. ri->data = NULL;
  5204. } else {
  5205. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5206. desc_idx, *post_ptr);
  5207. skb = netdev_alloc_skb(tp->dev,
  5208. len + TG3_RAW_IP_ALIGN);
  5209. if (skb == NULL)
  5210. goto drop_it_no_recycle;
  5211. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5212. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5213. memcpy(skb->data,
  5214. data + TG3_RX_OFFSET(tp),
  5215. len);
  5216. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5217. }
  5218. skb_put(skb, len);
  5219. if (tstamp)
  5220. tg3_hwclock_to_timestamp(tp, tstamp,
  5221. skb_hwtstamps(skb));
  5222. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5223. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5224. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5225. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5226. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5227. else
  5228. skb_checksum_none_assert(skb);
  5229. skb->protocol = eth_type_trans(skb, tp->dev);
  5230. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5231. skb->protocol != htons(ETH_P_8021Q)) {
  5232. dev_kfree_skb(skb);
  5233. goto drop_it_no_recycle;
  5234. }
  5235. if (desc->type_flags & RXD_FLAG_VLAN &&
  5236. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5237. __vlan_hwaccel_put_tag(skb,
  5238. desc->err_vlan & RXD_VLAN_MASK);
  5239. napi_gro_receive(&tnapi->napi, skb);
  5240. received++;
  5241. budget--;
  5242. next_pkt:
  5243. (*post_ptr)++;
  5244. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5245. tpr->rx_std_prod_idx = std_prod_idx &
  5246. tp->rx_std_ring_mask;
  5247. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5248. tpr->rx_std_prod_idx);
  5249. work_mask &= ~RXD_OPAQUE_RING_STD;
  5250. rx_std_posted = 0;
  5251. }
  5252. next_pkt_nopost:
  5253. sw_idx++;
  5254. sw_idx &= tp->rx_ret_ring_mask;
  5255. /* Refresh hw_idx to see if there is new work */
  5256. if (sw_idx == hw_idx) {
  5257. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5258. rmb();
  5259. }
  5260. }
  5261. /* ACK the status ring. */
  5262. tnapi->rx_rcb_ptr = sw_idx;
  5263. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5264. /* Refill RX ring(s). */
  5265. if (!tg3_flag(tp, ENABLE_RSS)) {
  5266. /* Sync BD data before updating mailbox */
  5267. wmb();
  5268. if (work_mask & RXD_OPAQUE_RING_STD) {
  5269. tpr->rx_std_prod_idx = std_prod_idx &
  5270. tp->rx_std_ring_mask;
  5271. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5272. tpr->rx_std_prod_idx);
  5273. }
  5274. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5275. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5276. tp->rx_jmb_ring_mask;
  5277. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5278. tpr->rx_jmb_prod_idx);
  5279. }
  5280. mmiowb();
  5281. } else if (work_mask) {
  5282. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5283. * updated before the producer indices can be updated.
  5284. */
  5285. smp_wmb();
  5286. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5287. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5288. if (tnapi != &tp->napi[1]) {
  5289. tp->rx_refill = true;
  5290. napi_schedule(&tp->napi[1].napi);
  5291. }
  5292. }
  5293. return received;
  5294. }
  5295. static void tg3_poll_link(struct tg3 *tp)
  5296. {
  5297. /* handle link change and other phy events */
  5298. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5299. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5300. if (sblk->status & SD_STATUS_LINK_CHG) {
  5301. sblk->status = SD_STATUS_UPDATED |
  5302. (sblk->status & ~SD_STATUS_LINK_CHG);
  5303. spin_lock(&tp->lock);
  5304. if (tg3_flag(tp, USE_PHYLIB)) {
  5305. tw32_f(MAC_STATUS,
  5306. (MAC_STATUS_SYNC_CHANGED |
  5307. MAC_STATUS_CFG_CHANGED |
  5308. MAC_STATUS_MI_COMPLETION |
  5309. MAC_STATUS_LNKSTATE_CHANGED));
  5310. udelay(40);
  5311. } else
  5312. tg3_setup_phy(tp, 0);
  5313. spin_unlock(&tp->lock);
  5314. }
  5315. }
  5316. }
  5317. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5318. struct tg3_rx_prodring_set *dpr,
  5319. struct tg3_rx_prodring_set *spr)
  5320. {
  5321. u32 si, di, cpycnt, src_prod_idx;
  5322. int i, err = 0;
  5323. while (1) {
  5324. src_prod_idx = spr->rx_std_prod_idx;
  5325. /* Make sure updates to the rx_std_buffers[] entries and the
  5326. * standard producer index are seen in the correct order.
  5327. */
  5328. smp_rmb();
  5329. if (spr->rx_std_cons_idx == src_prod_idx)
  5330. break;
  5331. if (spr->rx_std_cons_idx < src_prod_idx)
  5332. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5333. else
  5334. cpycnt = tp->rx_std_ring_mask + 1 -
  5335. spr->rx_std_cons_idx;
  5336. cpycnt = min(cpycnt,
  5337. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5338. si = spr->rx_std_cons_idx;
  5339. di = dpr->rx_std_prod_idx;
  5340. for (i = di; i < di + cpycnt; i++) {
  5341. if (dpr->rx_std_buffers[i].data) {
  5342. cpycnt = i - di;
  5343. err = -ENOSPC;
  5344. break;
  5345. }
  5346. }
  5347. if (!cpycnt)
  5348. break;
  5349. /* Ensure that updates to the rx_std_buffers ring and the
  5350. * shadowed hardware producer ring from tg3_recycle_skb() are
  5351. * ordered correctly WRT the skb check above.
  5352. */
  5353. smp_rmb();
  5354. memcpy(&dpr->rx_std_buffers[di],
  5355. &spr->rx_std_buffers[si],
  5356. cpycnt * sizeof(struct ring_info));
  5357. for (i = 0; i < cpycnt; i++, di++, si++) {
  5358. struct tg3_rx_buffer_desc *sbd, *dbd;
  5359. sbd = &spr->rx_std[si];
  5360. dbd = &dpr->rx_std[di];
  5361. dbd->addr_hi = sbd->addr_hi;
  5362. dbd->addr_lo = sbd->addr_lo;
  5363. }
  5364. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5365. tp->rx_std_ring_mask;
  5366. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5367. tp->rx_std_ring_mask;
  5368. }
  5369. while (1) {
  5370. src_prod_idx = spr->rx_jmb_prod_idx;
  5371. /* Make sure updates to the rx_jmb_buffers[] entries and
  5372. * the jumbo producer index are seen in the correct order.
  5373. */
  5374. smp_rmb();
  5375. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5376. break;
  5377. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5378. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5379. else
  5380. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5381. spr->rx_jmb_cons_idx;
  5382. cpycnt = min(cpycnt,
  5383. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5384. si = spr->rx_jmb_cons_idx;
  5385. di = dpr->rx_jmb_prod_idx;
  5386. for (i = di; i < di + cpycnt; i++) {
  5387. if (dpr->rx_jmb_buffers[i].data) {
  5388. cpycnt = i - di;
  5389. err = -ENOSPC;
  5390. break;
  5391. }
  5392. }
  5393. if (!cpycnt)
  5394. break;
  5395. /* Ensure that updates to the rx_jmb_buffers ring and the
  5396. * shadowed hardware producer ring from tg3_recycle_skb() are
  5397. * ordered correctly WRT the skb check above.
  5398. */
  5399. smp_rmb();
  5400. memcpy(&dpr->rx_jmb_buffers[di],
  5401. &spr->rx_jmb_buffers[si],
  5402. cpycnt * sizeof(struct ring_info));
  5403. for (i = 0; i < cpycnt; i++, di++, si++) {
  5404. struct tg3_rx_buffer_desc *sbd, *dbd;
  5405. sbd = &spr->rx_jmb[si].std;
  5406. dbd = &dpr->rx_jmb[di].std;
  5407. dbd->addr_hi = sbd->addr_hi;
  5408. dbd->addr_lo = sbd->addr_lo;
  5409. }
  5410. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5411. tp->rx_jmb_ring_mask;
  5412. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5413. tp->rx_jmb_ring_mask;
  5414. }
  5415. return err;
  5416. }
  5417. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5418. {
  5419. struct tg3 *tp = tnapi->tp;
  5420. /* run TX completion thread */
  5421. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5422. tg3_tx(tnapi);
  5423. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5424. return work_done;
  5425. }
  5426. if (!tnapi->rx_rcb_prod_idx)
  5427. return work_done;
  5428. /* run RX thread, within the bounds set by NAPI.
  5429. * All RX "locking" is done by ensuring outside
  5430. * code synchronizes with tg3->napi.poll()
  5431. */
  5432. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5433. work_done += tg3_rx(tnapi, budget - work_done);
  5434. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5435. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5436. int i, err = 0;
  5437. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5438. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5439. tp->rx_refill = false;
  5440. for (i = 1; i <= tp->rxq_cnt; i++)
  5441. err |= tg3_rx_prodring_xfer(tp, dpr,
  5442. &tp->napi[i].prodring);
  5443. wmb();
  5444. if (std_prod_idx != dpr->rx_std_prod_idx)
  5445. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5446. dpr->rx_std_prod_idx);
  5447. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5448. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5449. dpr->rx_jmb_prod_idx);
  5450. mmiowb();
  5451. if (err)
  5452. tw32_f(HOSTCC_MODE, tp->coal_now);
  5453. }
  5454. return work_done;
  5455. }
  5456. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5457. {
  5458. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5459. schedule_work(&tp->reset_task);
  5460. }
  5461. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5462. {
  5463. cancel_work_sync(&tp->reset_task);
  5464. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5465. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5466. }
  5467. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5468. {
  5469. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5470. struct tg3 *tp = tnapi->tp;
  5471. int work_done = 0;
  5472. struct tg3_hw_status *sblk = tnapi->hw_status;
  5473. while (1) {
  5474. work_done = tg3_poll_work(tnapi, work_done, budget);
  5475. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5476. goto tx_recovery;
  5477. if (unlikely(work_done >= budget))
  5478. break;
  5479. /* tp->last_tag is used in tg3_int_reenable() below
  5480. * to tell the hw how much work has been processed,
  5481. * so we must read it before checking for more work.
  5482. */
  5483. tnapi->last_tag = sblk->status_tag;
  5484. tnapi->last_irq_tag = tnapi->last_tag;
  5485. rmb();
  5486. /* check for RX/TX work to do */
  5487. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5488. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5489. /* This test here is not race free, but will reduce
  5490. * the number of interrupts by looping again.
  5491. */
  5492. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5493. continue;
  5494. napi_complete(napi);
  5495. /* Reenable interrupts. */
  5496. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5497. /* This test here is synchronized by napi_schedule()
  5498. * and napi_complete() to close the race condition.
  5499. */
  5500. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5501. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5502. HOSTCC_MODE_ENABLE |
  5503. tnapi->coal_now);
  5504. }
  5505. mmiowb();
  5506. break;
  5507. }
  5508. }
  5509. return work_done;
  5510. tx_recovery:
  5511. /* work_done is guaranteed to be less than budget. */
  5512. napi_complete(napi);
  5513. tg3_reset_task_schedule(tp);
  5514. return work_done;
  5515. }
  5516. static void tg3_process_error(struct tg3 *tp)
  5517. {
  5518. u32 val;
  5519. bool real_error = false;
  5520. if (tg3_flag(tp, ERROR_PROCESSED))
  5521. return;
  5522. /* Check Flow Attention register */
  5523. val = tr32(HOSTCC_FLOW_ATTN);
  5524. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5525. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5526. real_error = true;
  5527. }
  5528. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5529. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5530. real_error = true;
  5531. }
  5532. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5533. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5534. real_error = true;
  5535. }
  5536. if (!real_error)
  5537. return;
  5538. tg3_dump_state(tp);
  5539. tg3_flag_set(tp, ERROR_PROCESSED);
  5540. tg3_reset_task_schedule(tp);
  5541. }
  5542. static int tg3_poll(struct napi_struct *napi, int budget)
  5543. {
  5544. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5545. struct tg3 *tp = tnapi->tp;
  5546. int work_done = 0;
  5547. struct tg3_hw_status *sblk = tnapi->hw_status;
  5548. while (1) {
  5549. if (sblk->status & SD_STATUS_ERROR)
  5550. tg3_process_error(tp);
  5551. tg3_poll_link(tp);
  5552. work_done = tg3_poll_work(tnapi, work_done, budget);
  5553. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5554. goto tx_recovery;
  5555. if (unlikely(work_done >= budget))
  5556. break;
  5557. if (tg3_flag(tp, TAGGED_STATUS)) {
  5558. /* tp->last_tag is used in tg3_int_reenable() below
  5559. * to tell the hw how much work has been processed,
  5560. * so we must read it before checking for more work.
  5561. */
  5562. tnapi->last_tag = sblk->status_tag;
  5563. tnapi->last_irq_tag = tnapi->last_tag;
  5564. rmb();
  5565. } else
  5566. sblk->status &= ~SD_STATUS_UPDATED;
  5567. if (likely(!tg3_has_work(tnapi))) {
  5568. napi_complete(napi);
  5569. tg3_int_reenable(tnapi);
  5570. break;
  5571. }
  5572. }
  5573. return work_done;
  5574. tx_recovery:
  5575. /* work_done is guaranteed to be less than budget. */
  5576. napi_complete(napi);
  5577. tg3_reset_task_schedule(tp);
  5578. return work_done;
  5579. }
  5580. static void tg3_napi_disable(struct tg3 *tp)
  5581. {
  5582. int i;
  5583. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5584. napi_disable(&tp->napi[i].napi);
  5585. }
  5586. static void tg3_napi_enable(struct tg3 *tp)
  5587. {
  5588. int i;
  5589. for (i = 0; i < tp->irq_cnt; i++)
  5590. napi_enable(&tp->napi[i].napi);
  5591. }
  5592. static void tg3_napi_init(struct tg3 *tp)
  5593. {
  5594. int i;
  5595. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5596. for (i = 1; i < tp->irq_cnt; i++)
  5597. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5598. }
  5599. static void tg3_napi_fini(struct tg3 *tp)
  5600. {
  5601. int i;
  5602. for (i = 0; i < tp->irq_cnt; i++)
  5603. netif_napi_del(&tp->napi[i].napi);
  5604. }
  5605. static inline void tg3_netif_stop(struct tg3 *tp)
  5606. {
  5607. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5608. tg3_napi_disable(tp);
  5609. netif_carrier_off(tp->dev);
  5610. netif_tx_disable(tp->dev);
  5611. }
  5612. /* tp->lock must be held */
  5613. static inline void tg3_netif_start(struct tg3 *tp)
  5614. {
  5615. tg3_ptp_resume(tp);
  5616. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5617. * appropriate so long as all callers are assured to
  5618. * have free tx slots (such as after tg3_init_hw)
  5619. */
  5620. netif_tx_wake_all_queues(tp->dev);
  5621. if (tp->link_up)
  5622. netif_carrier_on(tp->dev);
  5623. tg3_napi_enable(tp);
  5624. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5625. tg3_enable_ints(tp);
  5626. }
  5627. static void tg3_irq_quiesce(struct tg3 *tp)
  5628. {
  5629. int i;
  5630. BUG_ON(tp->irq_sync);
  5631. tp->irq_sync = 1;
  5632. smp_mb();
  5633. for (i = 0; i < tp->irq_cnt; i++)
  5634. synchronize_irq(tp->napi[i].irq_vec);
  5635. }
  5636. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5637. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5638. * with as well. Most of the time, this is not necessary except when
  5639. * shutting down the device.
  5640. */
  5641. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5642. {
  5643. spin_lock_bh(&tp->lock);
  5644. if (irq_sync)
  5645. tg3_irq_quiesce(tp);
  5646. }
  5647. static inline void tg3_full_unlock(struct tg3 *tp)
  5648. {
  5649. spin_unlock_bh(&tp->lock);
  5650. }
  5651. /* One-shot MSI handler - Chip automatically disables interrupt
  5652. * after sending MSI so driver doesn't have to do it.
  5653. */
  5654. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5655. {
  5656. struct tg3_napi *tnapi = dev_id;
  5657. struct tg3 *tp = tnapi->tp;
  5658. prefetch(tnapi->hw_status);
  5659. if (tnapi->rx_rcb)
  5660. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5661. if (likely(!tg3_irq_sync(tp)))
  5662. napi_schedule(&tnapi->napi);
  5663. return IRQ_HANDLED;
  5664. }
  5665. /* MSI ISR - No need to check for interrupt sharing and no need to
  5666. * flush status block and interrupt mailbox. PCI ordering rules
  5667. * guarantee that MSI will arrive after the status block.
  5668. */
  5669. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5670. {
  5671. struct tg3_napi *tnapi = dev_id;
  5672. struct tg3 *tp = tnapi->tp;
  5673. prefetch(tnapi->hw_status);
  5674. if (tnapi->rx_rcb)
  5675. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5676. /*
  5677. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5678. * chip-internal interrupt pending events.
  5679. * Writing non-zero to intr-mbox-0 additional tells the
  5680. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5681. * event coalescing.
  5682. */
  5683. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5684. if (likely(!tg3_irq_sync(tp)))
  5685. napi_schedule(&tnapi->napi);
  5686. return IRQ_RETVAL(1);
  5687. }
  5688. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5689. {
  5690. struct tg3_napi *tnapi = dev_id;
  5691. struct tg3 *tp = tnapi->tp;
  5692. struct tg3_hw_status *sblk = tnapi->hw_status;
  5693. unsigned int handled = 1;
  5694. /* In INTx mode, it is possible for the interrupt to arrive at
  5695. * the CPU before the status block posted prior to the interrupt.
  5696. * Reading the PCI State register will confirm whether the
  5697. * interrupt is ours and will flush the status block.
  5698. */
  5699. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5700. if (tg3_flag(tp, CHIP_RESETTING) ||
  5701. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5702. handled = 0;
  5703. goto out;
  5704. }
  5705. }
  5706. /*
  5707. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5708. * chip-internal interrupt pending events.
  5709. * Writing non-zero to intr-mbox-0 additional tells the
  5710. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5711. * event coalescing.
  5712. *
  5713. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5714. * spurious interrupts. The flush impacts performance but
  5715. * excessive spurious interrupts can be worse in some cases.
  5716. */
  5717. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5718. if (tg3_irq_sync(tp))
  5719. goto out;
  5720. sblk->status &= ~SD_STATUS_UPDATED;
  5721. if (likely(tg3_has_work(tnapi))) {
  5722. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5723. napi_schedule(&tnapi->napi);
  5724. } else {
  5725. /* No work, shared interrupt perhaps? re-enable
  5726. * interrupts, and flush that PCI write
  5727. */
  5728. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5729. 0x00000000);
  5730. }
  5731. out:
  5732. return IRQ_RETVAL(handled);
  5733. }
  5734. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5735. {
  5736. struct tg3_napi *tnapi = dev_id;
  5737. struct tg3 *tp = tnapi->tp;
  5738. struct tg3_hw_status *sblk = tnapi->hw_status;
  5739. unsigned int handled = 1;
  5740. /* In INTx mode, it is possible for the interrupt to arrive at
  5741. * the CPU before the status block posted prior to the interrupt.
  5742. * Reading the PCI State register will confirm whether the
  5743. * interrupt is ours and will flush the status block.
  5744. */
  5745. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5746. if (tg3_flag(tp, CHIP_RESETTING) ||
  5747. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5748. handled = 0;
  5749. goto out;
  5750. }
  5751. }
  5752. /*
  5753. * writing any value to intr-mbox-0 clears PCI INTA# and
  5754. * chip-internal interrupt pending events.
  5755. * writing non-zero to intr-mbox-0 additional tells the
  5756. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5757. * event coalescing.
  5758. *
  5759. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5760. * spurious interrupts. The flush impacts performance but
  5761. * excessive spurious interrupts can be worse in some cases.
  5762. */
  5763. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5764. /*
  5765. * In a shared interrupt configuration, sometimes other devices'
  5766. * interrupts will scream. We record the current status tag here
  5767. * so that the above check can report that the screaming interrupts
  5768. * are unhandled. Eventually they will be silenced.
  5769. */
  5770. tnapi->last_irq_tag = sblk->status_tag;
  5771. if (tg3_irq_sync(tp))
  5772. goto out;
  5773. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5774. napi_schedule(&tnapi->napi);
  5775. out:
  5776. return IRQ_RETVAL(handled);
  5777. }
  5778. /* ISR for interrupt test */
  5779. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5780. {
  5781. struct tg3_napi *tnapi = dev_id;
  5782. struct tg3 *tp = tnapi->tp;
  5783. struct tg3_hw_status *sblk = tnapi->hw_status;
  5784. if ((sblk->status & SD_STATUS_UPDATED) ||
  5785. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5786. tg3_disable_ints(tp);
  5787. return IRQ_RETVAL(1);
  5788. }
  5789. return IRQ_RETVAL(0);
  5790. }
  5791. #ifdef CONFIG_NET_POLL_CONTROLLER
  5792. static void tg3_poll_controller(struct net_device *dev)
  5793. {
  5794. int i;
  5795. struct tg3 *tp = netdev_priv(dev);
  5796. if (tg3_irq_sync(tp))
  5797. return;
  5798. for (i = 0; i < tp->irq_cnt; i++)
  5799. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5800. }
  5801. #endif
  5802. static void tg3_tx_timeout(struct net_device *dev)
  5803. {
  5804. struct tg3 *tp = netdev_priv(dev);
  5805. if (netif_msg_tx_err(tp)) {
  5806. netdev_err(dev, "transmit timed out, resetting\n");
  5807. tg3_dump_state(tp);
  5808. }
  5809. tg3_reset_task_schedule(tp);
  5810. }
  5811. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5812. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5813. {
  5814. u32 base = (u32) mapping & 0xffffffff;
  5815. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5816. }
  5817. /* Test for DMA addresses > 40-bit */
  5818. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5819. int len)
  5820. {
  5821. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5822. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5823. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5824. return 0;
  5825. #else
  5826. return 0;
  5827. #endif
  5828. }
  5829. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5830. dma_addr_t mapping, u32 len, u32 flags,
  5831. u32 mss, u32 vlan)
  5832. {
  5833. txbd->addr_hi = ((u64) mapping >> 32);
  5834. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5835. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5836. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5837. }
  5838. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5839. dma_addr_t map, u32 len, u32 flags,
  5840. u32 mss, u32 vlan)
  5841. {
  5842. struct tg3 *tp = tnapi->tp;
  5843. bool hwbug = false;
  5844. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5845. hwbug = true;
  5846. if (tg3_4g_overflow_test(map, len))
  5847. hwbug = true;
  5848. if (tg3_40bit_overflow_test(tp, map, len))
  5849. hwbug = true;
  5850. if (tp->dma_limit) {
  5851. u32 prvidx = *entry;
  5852. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5853. while (len > tp->dma_limit && *budget) {
  5854. u32 frag_len = tp->dma_limit;
  5855. len -= tp->dma_limit;
  5856. /* Avoid the 8byte DMA problem */
  5857. if (len <= 8) {
  5858. len += tp->dma_limit / 2;
  5859. frag_len = tp->dma_limit / 2;
  5860. }
  5861. tnapi->tx_buffers[*entry].fragmented = true;
  5862. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5863. frag_len, tmp_flag, mss, vlan);
  5864. *budget -= 1;
  5865. prvidx = *entry;
  5866. *entry = NEXT_TX(*entry);
  5867. map += frag_len;
  5868. }
  5869. if (len) {
  5870. if (*budget) {
  5871. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5872. len, flags, mss, vlan);
  5873. *budget -= 1;
  5874. *entry = NEXT_TX(*entry);
  5875. } else {
  5876. hwbug = true;
  5877. tnapi->tx_buffers[prvidx].fragmented = false;
  5878. }
  5879. }
  5880. } else {
  5881. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5882. len, flags, mss, vlan);
  5883. *entry = NEXT_TX(*entry);
  5884. }
  5885. return hwbug;
  5886. }
  5887. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5888. {
  5889. int i;
  5890. struct sk_buff *skb;
  5891. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5892. skb = txb->skb;
  5893. txb->skb = NULL;
  5894. pci_unmap_single(tnapi->tp->pdev,
  5895. dma_unmap_addr(txb, mapping),
  5896. skb_headlen(skb),
  5897. PCI_DMA_TODEVICE);
  5898. while (txb->fragmented) {
  5899. txb->fragmented = false;
  5900. entry = NEXT_TX(entry);
  5901. txb = &tnapi->tx_buffers[entry];
  5902. }
  5903. for (i = 0; i <= last; i++) {
  5904. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5905. entry = NEXT_TX(entry);
  5906. txb = &tnapi->tx_buffers[entry];
  5907. pci_unmap_page(tnapi->tp->pdev,
  5908. dma_unmap_addr(txb, mapping),
  5909. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5910. while (txb->fragmented) {
  5911. txb->fragmented = false;
  5912. entry = NEXT_TX(entry);
  5913. txb = &tnapi->tx_buffers[entry];
  5914. }
  5915. }
  5916. }
  5917. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5918. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5919. struct sk_buff **pskb,
  5920. u32 *entry, u32 *budget,
  5921. u32 base_flags, u32 mss, u32 vlan)
  5922. {
  5923. struct tg3 *tp = tnapi->tp;
  5924. struct sk_buff *new_skb, *skb = *pskb;
  5925. dma_addr_t new_addr = 0;
  5926. int ret = 0;
  5927. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  5928. new_skb = skb_copy(skb, GFP_ATOMIC);
  5929. else {
  5930. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5931. new_skb = skb_copy_expand(skb,
  5932. skb_headroom(skb) + more_headroom,
  5933. skb_tailroom(skb), GFP_ATOMIC);
  5934. }
  5935. if (!new_skb) {
  5936. ret = -1;
  5937. } else {
  5938. /* New SKB is guaranteed to be linear. */
  5939. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5940. PCI_DMA_TODEVICE);
  5941. /* Make sure the mapping succeeded */
  5942. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5943. dev_kfree_skb(new_skb);
  5944. ret = -1;
  5945. } else {
  5946. u32 save_entry = *entry;
  5947. base_flags |= TXD_FLAG_END;
  5948. tnapi->tx_buffers[*entry].skb = new_skb;
  5949. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5950. mapping, new_addr);
  5951. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5952. new_skb->len, base_flags,
  5953. mss, vlan)) {
  5954. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5955. dev_kfree_skb(new_skb);
  5956. ret = -1;
  5957. }
  5958. }
  5959. }
  5960. dev_kfree_skb(skb);
  5961. *pskb = new_skb;
  5962. return ret;
  5963. }
  5964. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5965. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5966. * TSO header is greater than 80 bytes.
  5967. */
  5968. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5969. {
  5970. struct sk_buff *segs, *nskb;
  5971. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5972. /* Estimate the number of fragments in the worst case */
  5973. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5974. netif_stop_queue(tp->dev);
  5975. /* netif_tx_stop_queue() must be done before checking
  5976. * checking tx index in tg3_tx_avail() below, because in
  5977. * tg3_tx(), we update tx index before checking for
  5978. * netif_tx_queue_stopped().
  5979. */
  5980. smp_mb();
  5981. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5982. return NETDEV_TX_BUSY;
  5983. netif_wake_queue(tp->dev);
  5984. }
  5985. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5986. if (IS_ERR(segs))
  5987. goto tg3_tso_bug_end;
  5988. do {
  5989. nskb = segs;
  5990. segs = segs->next;
  5991. nskb->next = NULL;
  5992. tg3_start_xmit(nskb, tp->dev);
  5993. } while (segs);
  5994. tg3_tso_bug_end:
  5995. dev_kfree_skb(skb);
  5996. return NETDEV_TX_OK;
  5997. }
  5998. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5999. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6000. */
  6001. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6002. {
  6003. struct tg3 *tp = netdev_priv(dev);
  6004. u32 len, entry, base_flags, mss, vlan = 0;
  6005. u32 budget;
  6006. int i = -1, would_hit_hwbug;
  6007. dma_addr_t mapping;
  6008. struct tg3_napi *tnapi;
  6009. struct netdev_queue *txq;
  6010. unsigned int last;
  6011. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6012. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6013. if (tg3_flag(tp, ENABLE_TSS))
  6014. tnapi++;
  6015. budget = tg3_tx_avail(tnapi);
  6016. /* We are running in BH disabled context with netif_tx_lock
  6017. * and TX reclaim runs via tp->napi.poll inside of a software
  6018. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6019. * no IRQ context deadlocks to worry about either. Rejoice!
  6020. */
  6021. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6022. if (!netif_tx_queue_stopped(txq)) {
  6023. netif_tx_stop_queue(txq);
  6024. /* This is a hard error, log it. */
  6025. netdev_err(dev,
  6026. "BUG! Tx Ring full when queue awake!\n");
  6027. }
  6028. return NETDEV_TX_BUSY;
  6029. }
  6030. entry = tnapi->tx_prod;
  6031. base_flags = 0;
  6032. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6033. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6034. mss = skb_shinfo(skb)->gso_size;
  6035. if (mss) {
  6036. struct iphdr *iph;
  6037. u32 tcp_opt_len, hdr_len;
  6038. if (skb_header_cloned(skb) &&
  6039. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6040. goto drop;
  6041. iph = ip_hdr(skb);
  6042. tcp_opt_len = tcp_optlen(skb);
  6043. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6044. if (!skb_is_gso_v6(skb)) {
  6045. iph->check = 0;
  6046. iph->tot_len = htons(mss + hdr_len);
  6047. }
  6048. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6049. tg3_flag(tp, TSO_BUG))
  6050. return tg3_tso_bug(tp, skb);
  6051. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6052. TXD_FLAG_CPU_POST_DMA);
  6053. if (tg3_flag(tp, HW_TSO_1) ||
  6054. tg3_flag(tp, HW_TSO_2) ||
  6055. tg3_flag(tp, HW_TSO_3)) {
  6056. tcp_hdr(skb)->check = 0;
  6057. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6058. } else
  6059. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6060. iph->daddr, 0,
  6061. IPPROTO_TCP,
  6062. 0);
  6063. if (tg3_flag(tp, HW_TSO_3)) {
  6064. mss |= (hdr_len & 0xc) << 12;
  6065. if (hdr_len & 0x10)
  6066. base_flags |= 0x00000010;
  6067. base_flags |= (hdr_len & 0x3e0) << 5;
  6068. } else if (tg3_flag(tp, HW_TSO_2))
  6069. mss |= hdr_len << 9;
  6070. else if (tg3_flag(tp, HW_TSO_1) ||
  6071. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6072. if (tcp_opt_len || iph->ihl > 5) {
  6073. int tsflags;
  6074. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6075. mss |= (tsflags << 11);
  6076. }
  6077. } else {
  6078. if (tcp_opt_len || iph->ihl > 5) {
  6079. int tsflags;
  6080. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6081. base_flags |= tsflags << 12;
  6082. }
  6083. }
  6084. }
  6085. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6086. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6087. base_flags |= TXD_FLAG_JMB_PKT;
  6088. if (vlan_tx_tag_present(skb)) {
  6089. base_flags |= TXD_FLAG_VLAN;
  6090. vlan = vlan_tx_tag_get(skb);
  6091. }
  6092. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6093. tg3_flag(tp, TX_TSTAMP_EN)) {
  6094. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6095. base_flags |= TXD_FLAG_HWTSTAMP;
  6096. }
  6097. len = skb_headlen(skb);
  6098. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6099. if (pci_dma_mapping_error(tp->pdev, mapping))
  6100. goto drop;
  6101. tnapi->tx_buffers[entry].skb = skb;
  6102. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6103. would_hit_hwbug = 0;
  6104. if (tg3_flag(tp, 5701_DMA_BUG))
  6105. would_hit_hwbug = 1;
  6106. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6107. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6108. mss, vlan)) {
  6109. would_hit_hwbug = 1;
  6110. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6111. u32 tmp_mss = mss;
  6112. if (!tg3_flag(tp, HW_TSO_1) &&
  6113. !tg3_flag(tp, HW_TSO_2) &&
  6114. !tg3_flag(tp, HW_TSO_3))
  6115. tmp_mss = 0;
  6116. /* Now loop through additional data
  6117. * fragments, and queue them.
  6118. */
  6119. last = skb_shinfo(skb)->nr_frags - 1;
  6120. for (i = 0; i <= last; i++) {
  6121. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6122. len = skb_frag_size(frag);
  6123. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6124. len, DMA_TO_DEVICE);
  6125. tnapi->tx_buffers[entry].skb = NULL;
  6126. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6127. mapping);
  6128. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6129. goto dma_error;
  6130. if (!budget ||
  6131. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6132. len, base_flags |
  6133. ((i == last) ? TXD_FLAG_END : 0),
  6134. tmp_mss, vlan)) {
  6135. would_hit_hwbug = 1;
  6136. break;
  6137. }
  6138. }
  6139. }
  6140. if (would_hit_hwbug) {
  6141. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6142. /* If the workaround fails due to memory/mapping
  6143. * failure, silently drop this packet.
  6144. */
  6145. entry = tnapi->tx_prod;
  6146. budget = tg3_tx_avail(tnapi);
  6147. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6148. base_flags, mss, vlan))
  6149. goto drop_nofree;
  6150. }
  6151. skb_tx_timestamp(skb);
  6152. netdev_tx_sent_queue(txq, skb->len);
  6153. /* Sync BD data before updating mailbox */
  6154. wmb();
  6155. /* Packets are ready, update Tx producer idx local and on card. */
  6156. tw32_tx_mbox(tnapi->prodmbox, entry);
  6157. tnapi->tx_prod = entry;
  6158. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6159. netif_tx_stop_queue(txq);
  6160. /* netif_tx_stop_queue() must be done before checking
  6161. * checking tx index in tg3_tx_avail() below, because in
  6162. * tg3_tx(), we update tx index before checking for
  6163. * netif_tx_queue_stopped().
  6164. */
  6165. smp_mb();
  6166. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6167. netif_tx_wake_queue(txq);
  6168. }
  6169. mmiowb();
  6170. return NETDEV_TX_OK;
  6171. dma_error:
  6172. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6173. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6174. drop:
  6175. dev_kfree_skb(skb);
  6176. drop_nofree:
  6177. tp->tx_dropped++;
  6178. return NETDEV_TX_OK;
  6179. }
  6180. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6181. {
  6182. if (enable) {
  6183. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6184. MAC_MODE_PORT_MODE_MASK);
  6185. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6186. if (!tg3_flag(tp, 5705_PLUS))
  6187. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6188. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6189. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6190. else
  6191. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6192. } else {
  6193. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6194. if (tg3_flag(tp, 5705_PLUS) ||
  6195. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6196. tg3_asic_rev(tp) == ASIC_REV_5700)
  6197. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6198. }
  6199. tw32(MAC_MODE, tp->mac_mode);
  6200. udelay(40);
  6201. }
  6202. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6203. {
  6204. u32 val, bmcr, mac_mode, ptest = 0;
  6205. tg3_phy_toggle_apd(tp, false);
  6206. tg3_phy_toggle_automdix(tp, 0);
  6207. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6208. return -EIO;
  6209. bmcr = BMCR_FULLDPLX;
  6210. switch (speed) {
  6211. case SPEED_10:
  6212. break;
  6213. case SPEED_100:
  6214. bmcr |= BMCR_SPEED100;
  6215. break;
  6216. case SPEED_1000:
  6217. default:
  6218. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6219. speed = SPEED_100;
  6220. bmcr |= BMCR_SPEED100;
  6221. } else {
  6222. speed = SPEED_1000;
  6223. bmcr |= BMCR_SPEED1000;
  6224. }
  6225. }
  6226. if (extlpbk) {
  6227. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6228. tg3_readphy(tp, MII_CTRL1000, &val);
  6229. val |= CTL1000_AS_MASTER |
  6230. CTL1000_ENABLE_MASTER;
  6231. tg3_writephy(tp, MII_CTRL1000, val);
  6232. } else {
  6233. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6234. MII_TG3_FET_PTEST_TRIM_2;
  6235. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6236. }
  6237. } else
  6238. bmcr |= BMCR_LOOPBACK;
  6239. tg3_writephy(tp, MII_BMCR, bmcr);
  6240. /* The write needs to be flushed for the FETs */
  6241. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6242. tg3_readphy(tp, MII_BMCR, &bmcr);
  6243. udelay(40);
  6244. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6245. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6246. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6247. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6248. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6249. /* The write needs to be flushed for the AC131 */
  6250. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6251. }
  6252. /* Reset to prevent losing 1st rx packet intermittently */
  6253. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6254. tg3_flag(tp, 5780_CLASS)) {
  6255. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6256. udelay(10);
  6257. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6258. }
  6259. mac_mode = tp->mac_mode &
  6260. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6261. if (speed == SPEED_1000)
  6262. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6263. else
  6264. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6265. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6266. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6267. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6268. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6269. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6270. mac_mode |= MAC_MODE_LINK_POLARITY;
  6271. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6272. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6273. }
  6274. tw32(MAC_MODE, mac_mode);
  6275. udelay(40);
  6276. return 0;
  6277. }
  6278. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6279. {
  6280. struct tg3 *tp = netdev_priv(dev);
  6281. if (features & NETIF_F_LOOPBACK) {
  6282. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6283. return;
  6284. spin_lock_bh(&tp->lock);
  6285. tg3_mac_loopback(tp, true);
  6286. netif_carrier_on(tp->dev);
  6287. spin_unlock_bh(&tp->lock);
  6288. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6289. } else {
  6290. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6291. return;
  6292. spin_lock_bh(&tp->lock);
  6293. tg3_mac_loopback(tp, false);
  6294. /* Force link status check */
  6295. tg3_setup_phy(tp, 1);
  6296. spin_unlock_bh(&tp->lock);
  6297. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6298. }
  6299. }
  6300. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6301. netdev_features_t features)
  6302. {
  6303. struct tg3 *tp = netdev_priv(dev);
  6304. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6305. features &= ~NETIF_F_ALL_TSO;
  6306. return features;
  6307. }
  6308. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6309. {
  6310. netdev_features_t changed = dev->features ^ features;
  6311. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6312. tg3_set_loopback(dev, features);
  6313. return 0;
  6314. }
  6315. static void tg3_rx_prodring_free(struct tg3 *tp,
  6316. struct tg3_rx_prodring_set *tpr)
  6317. {
  6318. int i;
  6319. if (tpr != &tp->napi[0].prodring) {
  6320. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6321. i = (i + 1) & tp->rx_std_ring_mask)
  6322. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6323. tp->rx_pkt_map_sz);
  6324. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6325. for (i = tpr->rx_jmb_cons_idx;
  6326. i != tpr->rx_jmb_prod_idx;
  6327. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6328. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6329. TG3_RX_JMB_MAP_SZ);
  6330. }
  6331. }
  6332. return;
  6333. }
  6334. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6335. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6336. tp->rx_pkt_map_sz);
  6337. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6338. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6339. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6340. TG3_RX_JMB_MAP_SZ);
  6341. }
  6342. }
  6343. /* Initialize rx rings for packet processing.
  6344. *
  6345. * The chip has been shut down and the driver detached from
  6346. * the networking, so no interrupts or new tx packets will
  6347. * end up in the driver. tp->{tx,}lock are held and thus
  6348. * we may not sleep.
  6349. */
  6350. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6351. struct tg3_rx_prodring_set *tpr)
  6352. {
  6353. u32 i, rx_pkt_dma_sz;
  6354. tpr->rx_std_cons_idx = 0;
  6355. tpr->rx_std_prod_idx = 0;
  6356. tpr->rx_jmb_cons_idx = 0;
  6357. tpr->rx_jmb_prod_idx = 0;
  6358. if (tpr != &tp->napi[0].prodring) {
  6359. memset(&tpr->rx_std_buffers[0], 0,
  6360. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6361. if (tpr->rx_jmb_buffers)
  6362. memset(&tpr->rx_jmb_buffers[0], 0,
  6363. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6364. goto done;
  6365. }
  6366. /* Zero out all descriptors. */
  6367. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6368. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6369. if (tg3_flag(tp, 5780_CLASS) &&
  6370. tp->dev->mtu > ETH_DATA_LEN)
  6371. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6372. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6373. /* Initialize invariants of the rings, we only set this
  6374. * stuff once. This works because the card does not
  6375. * write into the rx buffer posting rings.
  6376. */
  6377. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6378. struct tg3_rx_buffer_desc *rxd;
  6379. rxd = &tpr->rx_std[i];
  6380. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6381. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6382. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6383. (i << RXD_OPAQUE_INDEX_SHIFT));
  6384. }
  6385. /* Now allocate fresh SKBs for each rx ring. */
  6386. for (i = 0; i < tp->rx_pending; i++) {
  6387. unsigned int frag_size;
  6388. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6389. &frag_size) < 0) {
  6390. netdev_warn(tp->dev,
  6391. "Using a smaller RX standard ring. Only "
  6392. "%d out of %d buffers were allocated "
  6393. "successfully\n", i, tp->rx_pending);
  6394. if (i == 0)
  6395. goto initfail;
  6396. tp->rx_pending = i;
  6397. break;
  6398. }
  6399. }
  6400. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6401. goto done;
  6402. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6403. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6404. goto done;
  6405. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6406. struct tg3_rx_buffer_desc *rxd;
  6407. rxd = &tpr->rx_jmb[i].std;
  6408. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6409. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6410. RXD_FLAG_JUMBO;
  6411. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6412. (i << RXD_OPAQUE_INDEX_SHIFT));
  6413. }
  6414. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6415. unsigned int frag_size;
  6416. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6417. &frag_size) < 0) {
  6418. netdev_warn(tp->dev,
  6419. "Using a smaller RX jumbo ring. Only %d "
  6420. "out of %d buffers were allocated "
  6421. "successfully\n", i, tp->rx_jumbo_pending);
  6422. if (i == 0)
  6423. goto initfail;
  6424. tp->rx_jumbo_pending = i;
  6425. break;
  6426. }
  6427. }
  6428. done:
  6429. return 0;
  6430. initfail:
  6431. tg3_rx_prodring_free(tp, tpr);
  6432. return -ENOMEM;
  6433. }
  6434. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6435. struct tg3_rx_prodring_set *tpr)
  6436. {
  6437. kfree(tpr->rx_std_buffers);
  6438. tpr->rx_std_buffers = NULL;
  6439. kfree(tpr->rx_jmb_buffers);
  6440. tpr->rx_jmb_buffers = NULL;
  6441. if (tpr->rx_std) {
  6442. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6443. tpr->rx_std, tpr->rx_std_mapping);
  6444. tpr->rx_std = NULL;
  6445. }
  6446. if (tpr->rx_jmb) {
  6447. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6448. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6449. tpr->rx_jmb = NULL;
  6450. }
  6451. }
  6452. static int tg3_rx_prodring_init(struct tg3 *tp,
  6453. struct tg3_rx_prodring_set *tpr)
  6454. {
  6455. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6456. GFP_KERNEL);
  6457. if (!tpr->rx_std_buffers)
  6458. return -ENOMEM;
  6459. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6460. TG3_RX_STD_RING_BYTES(tp),
  6461. &tpr->rx_std_mapping,
  6462. GFP_KERNEL);
  6463. if (!tpr->rx_std)
  6464. goto err_out;
  6465. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6466. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6467. GFP_KERNEL);
  6468. if (!tpr->rx_jmb_buffers)
  6469. goto err_out;
  6470. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6471. TG3_RX_JMB_RING_BYTES(tp),
  6472. &tpr->rx_jmb_mapping,
  6473. GFP_KERNEL);
  6474. if (!tpr->rx_jmb)
  6475. goto err_out;
  6476. }
  6477. return 0;
  6478. err_out:
  6479. tg3_rx_prodring_fini(tp, tpr);
  6480. return -ENOMEM;
  6481. }
  6482. /* Free up pending packets in all rx/tx rings.
  6483. *
  6484. * The chip has been shut down and the driver detached from
  6485. * the networking, so no interrupts or new tx packets will
  6486. * end up in the driver. tp->{tx,}lock is not held and we are not
  6487. * in an interrupt context and thus may sleep.
  6488. */
  6489. static void tg3_free_rings(struct tg3 *tp)
  6490. {
  6491. int i, j;
  6492. for (j = 0; j < tp->irq_cnt; j++) {
  6493. struct tg3_napi *tnapi = &tp->napi[j];
  6494. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6495. if (!tnapi->tx_buffers)
  6496. continue;
  6497. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6498. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6499. if (!skb)
  6500. continue;
  6501. tg3_tx_skb_unmap(tnapi, i,
  6502. skb_shinfo(skb)->nr_frags - 1);
  6503. dev_kfree_skb_any(skb);
  6504. }
  6505. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6506. }
  6507. }
  6508. /* Initialize tx/rx rings for packet processing.
  6509. *
  6510. * The chip has been shut down and the driver detached from
  6511. * the networking, so no interrupts or new tx packets will
  6512. * end up in the driver. tp->{tx,}lock are held and thus
  6513. * we may not sleep.
  6514. */
  6515. static int tg3_init_rings(struct tg3 *tp)
  6516. {
  6517. int i;
  6518. /* Free up all the SKBs. */
  6519. tg3_free_rings(tp);
  6520. for (i = 0; i < tp->irq_cnt; i++) {
  6521. struct tg3_napi *tnapi = &tp->napi[i];
  6522. tnapi->last_tag = 0;
  6523. tnapi->last_irq_tag = 0;
  6524. tnapi->hw_status->status = 0;
  6525. tnapi->hw_status->status_tag = 0;
  6526. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6527. tnapi->tx_prod = 0;
  6528. tnapi->tx_cons = 0;
  6529. if (tnapi->tx_ring)
  6530. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6531. tnapi->rx_rcb_ptr = 0;
  6532. if (tnapi->rx_rcb)
  6533. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6534. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6535. tg3_free_rings(tp);
  6536. return -ENOMEM;
  6537. }
  6538. }
  6539. return 0;
  6540. }
  6541. static void tg3_mem_tx_release(struct tg3 *tp)
  6542. {
  6543. int i;
  6544. for (i = 0; i < tp->irq_max; i++) {
  6545. struct tg3_napi *tnapi = &tp->napi[i];
  6546. if (tnapi->tx_ring) {
  6547. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6548. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6549. tnapi->tx_ring = NULL;
  6550. }
  6551. kfree(tnapi->tx_buffers);
  6552. tnapi->tx_buffers = NULL;
  6553. }
  6554. }
  6555. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6556. {
  6557. int i;
  6558. struct tg3_napi *tnapi = &tp->napi[0];
  6559. /* If multivector TSS is enabled, vector 0 does not handle
  6560. * tx interrupts. Don't allocate any resources for it.
  6561. */
  6562. if (tg3_flag(tp, ENABLE_TSS))
  6563. tnapi++;
  6564. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6565. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6566. TG3_TX_RING_SIZE, GFP_KERNEL);
  6567. if (!tnapi->tx_buffers)
  6568. goto err_out;
  6569. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6570. TG3_TX_RING_BYTES,
  6571. &tnapi->tx_desc_mapping,
  6572. GFP_KERNEL);
  6573. if (!tnapi->tx_ring)
  6574. goto err_out;
  6575. }
  6576. return 0;
  6577. err_out:
  6578. tg3_mem_tx_release(tp);
  6579. return -ENOMEM;
  6580. }
  6581. static void tg3_mem_rx_release(struct tg3 *tp)
  6582. {
  6583. int i;
  6584. for (i = 0; i < tp->irq_max; i++) {
  6585. struct tg3_napi *tnapi = &tp->napi[i];
  6586. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6587. if (!tnapi->rx_rcb)
  6588. continue;
  6589. dma_free_coherent(&tp->pdev->dev,
  6590. TG3_RX_RCB_RING_BYTES(tp),
  6591. tnapi->rx_rcb,
  6592. tnapi->rx_rcb_mapping);
  6593. tnapi->rx_rcb = NULL;
  6594. }
  6595. }
  6596. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6597. {
  6598. unsigned int i, limit;
  6599. limit = tp->rxq_cnt;
  6600. /* If RSS is enabled, we need a (dummy) producer ring
  6601. * set on vector zero. This is the true hw prodring.
  6602. */
  6603. if (tg3_flag(tp, ENABLE_RSS))
  6604. limit++;
  6605. for (i = 0; i < limit; i++) {
  6606. struct tg3_napi *tnapi = &tp->napi[i];
  6607. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6608. goto err_out;
  6609. /* If multivector RSS is enabled, vector 0
  6610. * does not handle rx or tx interrupts.
  6611. * Don't allocate any resources for it.
  6612. */
  6613. if (!i && tg3_flag(tp, ENABLE_RSS))
  6614. continue;
  6615. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6616. TG3_RX_RCB_RING_BYTES(tp),
  6617. &tnapi->rx_rcb_mapping,
  6618. GFP_KERNEL);
  6619. if (!tnapi->rx_rcb)
  6620. goto err_out;
  6621. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6622. }
  6623. return 0;
  6624. err_out:
  6625. tg3_mem_rx_release(tp);
  6626. return -ENOMEM;
  6627. }
  6628. /*
  6629. * Must not be invoked with interrupt sources disabled and
  6630. * the hardware shutdown down.
  6631. */
  6632. static void tg3_free_consistent(struct tg3 *tp)
  6633. {
  6634. int i;
  6635. for (i = 0; i < tp->irq_cnt; i++) {
  6636. struct tg3_napi *tnapi = &tp->napi[i];
  6637. if (tnapi->hw_status) {
  6638. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6639. tnapi->hw_status,
  6640. tnapi->status_mapping);
  6641. tnapi->hw_status = NULL;
  6642. }
  6643. }
  6644. tg3_mem_rx_release(tp);
  6645. tg3_mem_tx_release(tp);
  6646. if (tp->hw_stats) {
  6647. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6648. tp->hw_stats, tp->stats_mapping);
  6649. tp->hw_stats = NULL;
  6650. }
  6651. }
  6652. /*
  6653. * Must not be invoked with interrupt sources disabled and
  6654. * the hardware shutdown down. Can sleep.
  6655. */
  6656. static int tg3_alloc_consistent(struct tg3 *tp)
  6657. {
  6658. int i;
  6659. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6660. sizeof(struct tg3_hw_stats),
  6661. &tp->stats_mapping,
  6662. GFP_KERNEL);
  6663. if (!tp->hw_stats)
  6664. goto err_out;
  6665. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6666. for (i = 0; i < tp->irq_cnt; i++) {
  6667. struct tg3_napi *tnapi = &tp->napi[i];
  6668. struct tg3_hw_status *sblk;
  6669. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6670. TG3_HW_STATUS_SIZE,
  6671. &tnapi->status_mapping,
  6672. GFP_KERNEL);
  6673. if (!tnapi->hw_status)
  6674. goto err_out;
  6675. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6676. sblk = tnapi->hw_status;
  6677. if (tg3_flag(tp, ENABLE_RSS)) {
  6678. u16 *prodptr = NULL;
  6679. /*
  6680. * When RSS is enabled, the status block format changes
  6681. * slightly. The "rx_jumbo_consumer", "reserved",
  6682. * and "rx_mini_consumer" members get mapped to the
  6683. * other three rx return ring producer indexes.
  6684. */
  6685. switch (i) {
  6686. case 1:
  6687. prodptr = &sblk->idx[0].rx_producer;
  6688. break;
  6689. case 2:
  6690. prodptr = &sblk->rx_jumbo_consumer;
  6691. break;
  6692. case 3:
  6693. prodptr = &sblk->reserved;
  6694. break;
  6695. case 4:
  6696. prodptr = &sblk->rx_mini_consumer;
  6697. break;
  6698. }
  6699. tnapi->rx_rcb_prod_idx = prodptr;
  6700. } else {
  6701. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6702. }
  6703. }
  6704. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6705. goto err_out;
  6706. return 0;
  6707. err_out:
  6708. tg3_free_consistent(tp);
  6709. return -ENOMEM;
  6710. }
  6711. #define MAX_WAIT_CNT 1000
  6712. /* To stop a block, clear the enable bit and poll till it
  6713. * clears. tp->lock is held.
  6714. */
  6715. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6716. {
  6717. unsigned int i;
  6718. u32 val;
  6719. if (tg3_flag(tp, 5705_PLUS)) {
  6720. switch (ofs) {
  6721. case RCVLSC_MODE:
  6722. case DMAC_MODE:
  6723. case MBFREE_MODE:
  6724. case BUFMGR_MODE:
  6725. case MEMARB_MODE:
  6726. /* We can't enable/disable these bits of the
  6727. * 5705/5750, just say success.
  6728. */
  6729. return 0;
  6730. default:
  6731. break;
  6732. }
  6733. }
  6734. val = tr32(ofs);
  6735. val &= ~enable_bit;
  6736. tw32_f(ofs, val);
  6737. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6738. udelay(100);
  6739. val = tr32(ofs);
  6740. if ((val & enable_bit) == 0)
  6741. break;
  6742. }
  6743. if (i == MAX_WAIT_CNT && !silent) {
  6744. dev_err(&tp->pdev->dev,
  6745. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6746. ofs, enable_bit);
  6747. return -ENODEV;
  6748. }
  6749. return 0;
  6750. }
  6751. /* tp->lock is held. */
  6752. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6753. {
  6754. int i, err;
  6755. tg3_disable_ints(tp);
  6756. tp->rx_mode &= ~RX_MODE_ENABLE;
  6757. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6758. udelay(10);
  6759. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6760. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6761. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6762. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6763. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6764. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6765. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6766. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6767. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6768. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6769. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6770. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6771. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6772. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6773. tw32_f(MAC_MODE, tp->mac_mode);
  6774. udelay(40);
  6775. tp->tx_mode &= ~TX_MODE_ENABLE;
  6776. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6777. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6778. udelay(100);
  6779. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6780. break;
  6781. }
  6782. if (i >= MAX_WAIT_CNT) {
  6783. dev_err(&tp->pdev->dev,
  6784. "%s timed out, TX_MODE_ENABLE will not clear "
  6785. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6786. err |= -ENODEV;
  6787. }
  6788. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6789. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6790. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6791. tw32(FTQ_RESET, 0xffffffff);
  6792. tw32(FTQ_RESET, 0x00000000);
  6793. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6794. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6795. for (i = 0; i < tp->irq_cnt; i++) {
  6796. struct tg3_napi *tnapi = &tp->napi[i];
  6797. if (tnapi->hw_status)
  6798. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6799. }
  6800. return err;
  6801. }
  6802. /* Save PCI command register before chip reset */
  6803. static void tg3_save_pci_state(struct tg3 *tp)
  6804. {
  6805. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6806. }
  6807. /* Restore PCI state after chip reset */
  6808. static void tg3_restore_pci_state(struct tg3 *tp)
  6809. {
  6810. u32 val;
  6811. /* Re-enable indirect register accesses. */
  6812. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6813. tp->misc_host_ctrl);
  6814. /* Set MAX PCI retry to zero. */
  6815. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6816. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  6817. tg3_flag(tp, PCIX_MODE))
  6818. val |= PCISTATE_RETRY_SAME_DMA;
  6819. /* Allow reads and writes to the APE register and memory space. */
  6820. if (tg3_flag(tp, ENABLE_APE))
  6821. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6822. PCISTATE_ALLOW_APE_SHMEM_WR |
  6823. PCISTATE_ALLOW_APE_PSPACE_WR;
  6824. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6825. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6826. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6827. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6828. tp->pci_cacheline_sz);
  6829. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6830. tp->pci_lat_timer);
  6831. }
  6832. /* Make sure PCI-X relaxed ordering bit is clear. */
  6833. if (tg3_flag(tp, PCIX_MODE)) {
  6834. u16 pcix_cmd;
  6835. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6836. &pcix_cmd);
  6837. pcix_cmd &= ~PCI_X_CMD_ERO;
  6838. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6839. pcix_cmd);
  6840. }
  6841. if (tg3_flag(tp, 5780_CLASS)) {
  6842. /* Chip reset on 5780 will reset MSI enable bit,
  6843. * so need to restore it.
  6844. */
  6845. if (tg3_flag(tp, USING_MSI)) {
  6846. u16 ctrl;
  6847. pci_read_config_word(tp->pdev,
  6848. tp->msi_cap + PCI_MSI_FLAGS,
  6849. &ctrl);
  6850. pci_write_config_word(tp->pdev,
  6851. tp->msi_cap + PCI_MSI_FLAGS,
  6852. ctrl | PCI_MSI_FLAGS_ENABLE);
  6853. val = tr32(MSGINT_MODE);
  6854. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6855. }
  6856. }
  6857. }
  6858. /* tp->lock is held. */
  6859. static int tg3_chip_reset(struct tg3 *tp)
  6860. {
  6861. u32 val;
  6862. void (*write_op)(struct tg3 *, u32, u32);
  6863. int i, err;
  6864. tg3_nvram_lock(tp);
  6865. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6866. /* No matching tg3_nvram_unlock() after this because
  6867. * chip reset below will undo the nvram lock.
  6868. */
  6869. tp->nvram_lock_cnt = 0;
  6870. /* GRC_MISC_CFG core clock reset will clear the memory
  6871. * enable bit in PCI register 4 and the MSI enable bit
  6872. * on some chips, so we save relevant registers here.
  6873. */
  6874. tg3_save_pci_state(tp);
  6875. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  6876. tg3_flag(tp, 5755_PLUS))
  6877. tw32(GRC_FASTBOOT_PC, 0);
  6878. /*
  6879. * We must avoid the readl() that normally takes place.
  6880. * It locks machines, causes machine checks, and other
  6881. * fun things. So, temporarily disable the 5701
  6882. * hardware workaround, while we do the reset.
  6883. */
  6884. write_op = tp->write32;
  6885. if (write_op == tg3_write_flush_reg32)
  6886. tp->write32 = tg3_write32;
  6887. /* Prevent the irq handler from reading or writing PCI registers
  6888. * during chip reset when the memory enable bit in the PCI command
  6889. * register may be cleared. The chip does not generate interrupt
  6890. * at this time, but the irq handler may still be called due to irq
  6891. * sharing or irqpoll.
  6892. */
  6893. tg3_flag_set(tp, CHIP_RESETTING);
  6894. for (i = 0; i < tp->irq_cnt; i++) {
  6895. struct tg3_napi *tnapi = &tp->napi[i];
  6896. if (tnapi->hw_status) {
  6897. tnapi->hw_status->status = 0;
  6898. tnapi->hw_status->status_tag = 0;
  6899. }
  6900. tnapi->last_tag = 0;
  6901. tnapi->last_irq_tag = 0;
  6902. }
  6903. smp_mb();
  6904. for (i = 0; i < tp->irq_cnt; i++)
  6905. synchronize_irq(tp->napi[i].irq_vec);
  6906. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  6907. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6908. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6909. }
  6910. /* do the reset */
  6911. val = GRC_MISC_CFG_CORECLK_RESET;
  6912. if (tg3_flag(tp, PCI_EXPRESS)) {
  6913. /* Force PCIe 1.0a mode */
  6914. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  6915. !tg3_flag(tp, 57765_PLUS) &&
  6916. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6917. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6918. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6919. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  6920. tw32(GRC_MISC_CFG, (1 << 29));
  6921. val |= (1 << 29);
  6922. }
  6923. }
  6924. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  6925. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6926. tw32(GRC_VCPU_EXT_CTRL,
  6927. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6928. }
  6929. /* Manage gphy power for all CPMU absent PCIe devices. */
  6930. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6931. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6932. tw32(GRC_MISC_CFG, val);
  6933. /* restore 5701 hardware bug workaround write method */
  6934. tp->write32 = write_op;
  6935. /* Unfortunately, we have to delay before the PCI read back.
  6936. * Some 575X chips even will not respond to a PCI cfg access
  6937. * when the reset command is given to the chip.
  6938. *
  6939. * How do these hardware designers expect things to work
  6940. * properly if the PCI write is posted for a long period
  6941. * of time? It is always necessary to have some method by
  6942. * which a register read back can occur to push the write
  6943. * out which does the reset.
  6944. *
  6945. * For most tg3 variants the trick below was working.
  6946. * Ho hum...
  6947. */
  6948. udelay(120);
  6949. /* Flush PCI posted writes. The normal MMIO registers
  6950. * are inaccessible at this time so this is the only
  6951. * way to make this reliably (actually, this is no longer
  6952. * the case, see above). I tried to use indirect
  6953. * register read/write but this upset some 5701 variants.
  6954. */
  6955. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6956. udelay(120);
  6957. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6958. u16 val16;
  6959. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  6960. int j;
  6961. u32 cfg_val;
  6962. /* Wait for link training to complete. */
  6963. for (j = 0; j < 5000; j++)
  6964. udelay(100);
  6965. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6966. pci_write_config_dword(tp->pdev, 0xc4,
  6967. cfg_val | (1 << 15));
  6968. }
  6969. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6970. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6971. /*
  6972. * Older PCIe devices only support the 128 byte
  6973. * MPS setting. Enforce the restriction.
  6974. */
  6975. if (!tg3_flag(tp, CPMU_PRESENT))
  6976. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6977. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6978. /* Clear error status */
  6979. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6980. PCI_EXP_DEVSTA_CED |
  6981. PCI_EXP_DEVSTA_NFED |
  6982. PCI_EXP_DEVSTA_FED |
  6983. PCI_EXP_DEVSTA_URD);
  6984. }
  6985. tg3_restore_pci_state(tp);
  6986. tg3_flag_clear(tp, CHIP_RESETTING);
  6987. tg3_flag_clear(tp, ERROR_PROCESSED);
  6988. val = 0;
  6989. if (tg3_flag(tp, 5780_CLASS))
  6990. val = tr32(MEMARB_MODE);
  6991. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6992. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  6993. tg3_stop_fw(tp);
  6994. tw32(0x5000, 0x400);
  6995. }
  6996. if (tg3_flag(tp, IS_SSB_CORE)) {
  6997. /*
  6998. * BCM4785: In order to avoid repercussions from using
  6999. * potentially defective internal ROM, stop the Rx RISC CPU,
  7000. * which is not required.
  7001. */
  7002. tg3_stop_fw(tp);
  7003. tg3_halt_cpu(tp, RX_CPU_BASE);
  7004. }
  7005. tw32(GRC_MODE, tp->grc_mode);
  7006. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7007. val = tr32(0xc4);
  7008. tw32(0xc4, val | (1 << 15));
  7009. }
  7010. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7011. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7012. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7013. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7014. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7015. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7016. }
  7017. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7018. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7019. val = tp->mac_mode;
  7020. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7021. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7022. val = tp->mac_mode;
  7023. } else
  7024. val = 0;
  7025. tw32_f(MAC_MODE, val);
  7026. udelay(40);
  7027. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7028. err = tg3_poll_fw(tp);
  7029. if (err)
  7030. return err;
  7031. tg3_mdio_start(tp);
  7032. if (tg3_flag(tp, PCI_EXPRESS) &&
  7033. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7034. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7035. !tg3_flag(tp, 57765_PLUS)) {
  7036. val = tr32(0x7c00);
  7037. tw32(0x7c00, val | (1 << 25));
  7038. }
  7039. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7040. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7041. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7042. }
  7043. /* Reprobe ASF enable state. */
  7044. tg3_flag_clear(tp, ENABLE_ASF);
  7045. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7046. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7047. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7048. u32 nic_cfg;
  7049. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7050. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7051. tg3_flag_set(tp, ENABLE_ASF);
  7052. tp->last_event_jiffies = jiffies;
  7053. if (tg3_flag(tp, 5750_PLUS))
  7054. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7055. }
  7056. }
  7057. return 0;
  7058. }
  7059. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7060. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7061. /* tp->lock is held. */
  7062. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7063. {
  7064. int err;
  7065. tg3_stop_fw(tp);
  7066. tg3_write_sig_pre_reset(tp, kind);
  7067. tg3_abort_hw(tp, silent);
  7068. err = tg3_chip_reset(tp);
  7069. __tg3_set_mac_addr(tp, 0);
  7070. tg3_write_sig_legacy(tp, kind);
  7071. tg3_write_sig_post_reset(tp, kind);
  7072. if (tp->hw_stats) {
  7073. /* Save the stats across chip resets... */
  7074. tg3_get_nstats(tp, &tp->net_stats_prev);
  7075. tg3_get_estats(tp, &tp->estats_prev);
  7076. /* And make sure the next sample is new data */
  7077. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7078. }
  7079. if (err)
  7080. return err;
  7081. return 0;
  7082. }
  7083. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7084. {
  7085. struct tg3 *tp = netdev_priv(dev);
  7086. struct sockaddr *addr = p;
  7087. int err = 0, skip_mac_1 = 0;
  7088. if (!is_valid_ether_addr(addr->sa_data))
  7089. return -EADDRNOTAVAIL;
  7090. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7091. if (!netif_running(dev))
  7092. return 0;
  7093. if (tg3_flag(tp, ENABLE_ASF)) {
  7094. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7095. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7096. addr0_low = tr32(MAC_ADDR_0_LOW);
  7097. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7098. addr1_low = tr32(MAC_ADDR_1_LOW);
  7099. /* Skip MAC addr 1 if ASF is using it. */
  7100. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7101. !(addr1_high == 0 && addr1_low == 0))
  7102. skip_mac_1 = 1;
  7103. }
  7104. spin_lock_bh(&tp->lock);
  7105. __tg3_set_mac_addr(tp, skip_mac_1);
  7106. spin_unlock_bh(&tp->lock);
  7107. return err;
  7108. }
  7109. /* tp->lock is held. */
  7110. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7111. dma_addr_t mapping, u32 maxlen_flags,
  7112. u32 nic_addr)
  7113. {
  7114. tg3_write_mem(tp,
  7115. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7116. ((u64) mapping >> 32));
  7117. tg3_write_mem(tp,
  7118. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7119. ((u64) mapping & 0xffffffff));
  7120. tg3_write_mem(tp,
  7121. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7122. maxlen_flags);
  7123. if (!tg3_flag(tp, 5705_PLUS))
  7124. tg3_write_mem(tp,
  7125. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7126. nic_addr);
  7127. }
  7128. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7129. {
  7130. int i = 0;
  7131. if (!tg3_flag(tp, ENABLE_TSS)) {
  7132. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7133. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7134. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7135. } else {
  7136. tw32(HOSTCC_TXCOL_TICKS, 0);
  7137. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7138. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7139. for (; i < tp->txq_cnt; i++) {
  7140. u32 reg;
  7141. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7142. tw32(reg, ec->tx_coalesce_usecs);
  7143. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7144. tw32(reg, ec->tx_max_coalesced_frames);
  7145. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7146. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7147. }
  7148. }
  7149. for (; i < tp->irq_max - 1; i++) {
  7150. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7151. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7152. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7153. }
  7154. }
  7155. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7156. {
  7157. int i = 0;
  7158. u32 limit = tp->rxq_cnt;
  7159. if (!tg3_flag(tp, ENABLE_RSS)) {
  7160. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7161. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7162. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7163. limit--;
  7164. } else {
  7165. tw32(HOSTCC_RXCOL_TICKS, 0);
  7166. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7167. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7168. }
  7169. for (; i < limit; i++) {
  7170. u32 reg;
  7171. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7172. tw32(reg, ec->rx_coalesce_usecs);
  7173. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7174. tw32(reg, ec->rx_max_coalesced_frames);
  7175. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7176. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7177. }
  7178. for (; i < tp->irq_max - 1; i++) {
  7179. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7180. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7181. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7182. }
  7183. }
  7184. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7185. {
  7186. tg3_coal_tx_init(tp, ec);
  7187. tg3_coal_rx_init(tp, ec);
  7188. if (!tg3_flag(tp, 5705_PLUS)) {
  7189. u32 val = ec->stats_block_coalesce_usecs;
  7190. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7191. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7192. if (!tp->link_up)
  7193. val = 0;
  7194. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7195. }
  7196. }
  7197. /* tp->lock is held. */
  7198. static void tg3_rings_reset(struct tg3 *tp)
  7199. {
  7200. int i;
  7201. u32 stblk, txrcb, rxrcb, limit;
  7202. struct tg3_napi *tnapi = &tp->napi[0];
  7203. /* Disable all transmit rings but the first. */
  7204. if (!tg3_flag(tp, 5705_PLUS))
  7205. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7206. else if (tg3_flag(tp, 5717_PLUS))
  7207. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7208. else if (tg3_flag(tp, 57765_CLASS) ||
  7209. tg3_asic_rev(tp) == ASIC_REV_5762)
  7210. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7211. else
  7212. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7213. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7214. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7215. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7216. BDINFO_FLAGS_DISABLED);
  7217. /* Disable all receive return rings but the first. */
  7218. if (tg3_flag(tp, 5717_PLUS))
  7219. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7220. else if (!tg3_flag(tp, 5705_PLUS))
  7221. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7222. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7223. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7224. tg3_flag(tp, 57765_CLASS))
  7225. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7226. else
  7227. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7228. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7229. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7230. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7231. BDINFO_FLAGS_DISABLED);
  7232. /* Disable interrupts */
  7233. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7234. tp->napi[0].chk_msi_cnt = 0;
  7235. tp->napi[0].last_rx_cons = 0;
  7236. tp->napi[0].last_tx_cons = 0;
  7237. /* Zero mailbox registers. */
  7238. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7239. for (i = 1; i < tp->irq_max; i++) {
  7240. tp->napi[i].tx_prod = 0;
  7241. tp->napi[i].tx_cons = 0;
  7242. if (tg3_flag(tp, ENABLE_TSS))
  7243. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7244. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7245. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7246. tp->napi[i].chk_msi_cnt = 0;
  7247. tp->napi[i].last_rx_cons = 0;
  7248. tp->napi[i].last_tx_cons = 0;
  7249. }
  7250. if (!tg3_flag(tp, ENABLE_TSS))
  7251. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7252. } else {
  7253. tp->napi[0].tx_prod = 0;
  7254. tp->napi[0].tx_cons = 0;
  7255. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7256. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7257. }
  7258. /* Make sure the NIC-based send BD rings are disabled. */
  7259. if (!tg3_flag(tp, 5705_PLUS)) {
  7260. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7261. for (i = 0; i < 16; i++)
  7262. tw32_tx_mbox(mbox + i * 8, 0);
  7263. }
  7264. txrcb = NIC_SRAM_SEND_RCB;
  7265. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7266. /* Clear status block in ram. */
  7267. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7268. /* Set status block DMA address */
  7269. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7270. ((u64) tnapi->status_mapping >> 32));
  7271. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7272. ((u64) tnapi->status_mapping & 0xffffffff));
  7273. if (tnapi->tx_ring) {
  7274. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7275. (TG3_TX_RING_SIZE <<
  7276. BDINFO_FLAGS_MAXLEN_SHIFT),
  7277. NIC_SRAM_TX_BUFFER_DESC);
  7278. txrcb += TG3_BDINFO_SIZE;
  7279. }
  7280. if (tnapi->rx_rcb) {
  7281. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7282. (tp->rx_ret_ring_mask + 1) <<
  7283. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7284. rxrcb += TG3_BDINFO_SIZE;
  7285. }
  7286. stblk = HOSTCC_STATBLCK_RING1;
  7287. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7288. u64 mapping = (u64)tnapi->status_mapping;
  7289. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7290. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7291. /* Clear status block in ram. */
  7292. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7293. if (tnapi->tx_ring) {
  7294. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7295. (TG3_TX_RING_SIZE <<
  7296. BDINFO_FLAGS_MAXLEN_SHIFT),
  7297. NIC_SRAM_TX_BUFFER_DESC);
  7298. txrcb += TG3_BDINFO_SIZE;
  7299. }
  7300. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7301. ((tp->rx_ret_ring_mask + 1) <<
  7302. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7303. stblk += 8;
  7304. rxrcb += TG3_BDINFO_SIZE;
  7305. }
  7306. }
  7307. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7308. {
  7309. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7310. if (!tg3_flag(tp, 5750_PLUS) ||
  7311. tg3_flag(tp, 5780_CLASS) ||
  7312. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7313. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7314. tg3_flag(tp, 57765_PLUS))
  7315. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7316. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7317. tg3_asic_rev(tp) == ASIC_REV_5787)
  7318. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7319. else
  7320. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7321. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7322. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7323. val = min(nic_rep_thresh, host_rep_thresh);
  7324. tw32(RCVBDI_STD_THRESH, val);
  7325. if (tg3_flag(tp, 57765_PLUS))
  7326. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7327. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7328. return;
  7329. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7330. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7331. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7332. tw32(RCVBDI_JUMBO_THRESH, val);
  7333. if (tg3_flag(tp, 57765_PLUS))
  7334. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7335. }
  7336. static inline u32 calc_crc(unsigned char *buf, int len)
  7337. {
  7338. u32 reg;
  7339. u32 tmp;
  7340. int j, k;
  7341. reg = 0xffffffff;
  7342. for (j = 0; j < len; j++) {
  7343. reg ^= buf[j];
  7344. for (k = 0; k < 8; k++) {
  7345. tmp = reg & 0x01;
  7346. reg >>= 1;
  7347. if (tmp)
  7348. reg ^= 0xedb88320;
  7349. }
  7350. }
  7351. return ~reg;
  7352. }
  7353. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7354. {
  7355. /* accept or reject all multicast frames */
  7356. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7357. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7358. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7359. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7360. }
  7361. static void __tg3_set_rx_mode(struct net_device *dev)
  7362. {
  7363. struct tg3 *tp = netdev_priv(dev);
  7364. u32 rx_mode;
  7365. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7366. RX_MODE_KEEP_VLAN_TAG);
  7367. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7368. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7369. * flag clear.
  7370. */
  7371. if (!tg3_flag(tp, ENABLE_ASF))
  7372. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7373. #endif
  7374. if (dev->flags & IFF_PROMISC) {
  7375. /* Promiscuous mode. */
  7376. rx_mode |= RX_MODE_PROMISC;
  7377. } else if (dev->flags & IFF_ALLMULTI) {
  7378. /* Accept all multicast. */
  7379. tg3_set_multi(tp, 1);
  7380. } else if (netdev_mc_empty(dev)) {
  7381. /* Reject all multicast. */
  7382. tg3_set_multi(tp, 0);
  7383. } else {
  7384. /* Accept one or more multicast(s). */
  7385. struct netdev_hw_addr *ha;
  7386. u32 mc_filter[4] = { 0, };
  7387. u32 regidx;
  7388. u32 bit;
  7389. u32 crc;
  7390. netdev_for_each_mc_addr(ha, dev) {
  7391. crc = calc_crc(ha->addr, ETH_ALEN);
  7392. bit = ~crc & 0x7f;
  7393. regidx = (bit & 0x60) >> 5;
  7394. bit &= 0x1f;
  7395. mc_filter[regidx] |= (1 << bit);
  7396. }
  7397. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7398. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7399. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7400. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7401. }
  7402. if (rx_mode != tp->rx_mode) {
  7403. tp->rx_mode = rx_mode;
  7404. tw32_f(MAC_RX_MODE, rx_mode);
  7405. udelay(10);
  7406. }
  7407. }
  7408. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7409. {
  7410. int i;
  7411. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7412. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7413. }
  7414. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7415. {
  7416. int i;
  7417. if (!tg3_flag(tp, SUPPORT_MSIX))
  7418. return;
  7419. if (tp->rxq_cnt == 1) {
  7420. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7421. return;
  7422. }
  7423. /* Validate table against current IRQ count */
  7424. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7425. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7426. break;
  7427. }
  7428. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7429. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7430. }
  7431. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7432. {
  7433. int i = 0;
  7434. u32 reg = MAC_RSS_INDIR_TBL_0;
  7435. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7436. u32 val = tp->rss_ind_tbl[i];
  7437. i++;
  7438. for (; i % 8; i++) {
  7439. val <<= 4;
  7440. val |= tp->rss_ind_tbl[i];
  7441. }
  7442. tw32(reg, val);
  7443. reg += 4;
  7444. }
  7445. }
  7446. /* tp->lock is held. */
  7447. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7448. {
  7449. u32 val, rdmac_mode;
  7450. int i, err, limit;
  7451. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7452. tg3_disable_ints(tp);
  7453. tg3_stop_fw(tp);
  7454. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7455. if (tg3_flag(tp, INIT_COMPLETE))
  7456. tg3_abort_hw(tp, 1);
  7457. /* Enable MAC control of LPI */
  7458. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7459. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7460. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7461. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7462. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7463. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7464. tw32_f(TG3_CPMU_EEE_CTRL,
  7465. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7466. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7467. TG3_CPMU_EEEMD_LPI_IN_TX |
  7468. TG3_CPMU_EEEMD_LPI_IN_RX |
  7469. TG3_CPMU_EEEMD_EEE_ENABLE;
  7470. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7471. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7472. if (tg3_flag(tp, ENABLE_APE))
  7473. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7474. tw32_f(TG3_CPMU_EEE_MODE, val);
  7475. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7476. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7477. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7478. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7479. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7480. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7481. }
  7482. if (reset_phy)
  7483. tg3_phy_reset(tp);
  7484. err = tg3_chip_reset(tp);
  7485. if (err)
  7486. return err;
  7487. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7488. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7489. val = tr32(TG3_CPMU_CTRL);
  7490. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7491. tw32(TG3_CPMU_CTRL, val);
  7492. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7493. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7494. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7495. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7496. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7497. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7498. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7499. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7500. val = tr32(TG3_CPMU_HST_ACC);
  7501. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7502. val |= CPMU_HST_ACC_MACCLK_6_25;
  7503. tw32(TG3_CPMU_HST_ACC, val);
  7504. }
  7505. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7506. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7507. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7508. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7509. tw32(PCIE_PWR_MGMT_THRESH, val);
  7510. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7511. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7512. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7513. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7514. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7515. }
  7516. if (tg3_flag(tp, L1PLLPD_EN)) {
  7517. u32 grc_mode = tr32(GRC_MODE);
  7518. /* Access the lower 1K of PL PCIE block registers. */
  7519. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7520. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7521. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7522. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7523. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7524. tw32(GRC_MODE, grc_mode);
  7525. }
  7526. if (tg3_flag(tp, 57765_CLASS)) {
  7527. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7528. u32 grc_mode = tr32(GRC_MODE);
  7529. /* Access the lower 1K of PL PCIE block registers. */
  7530. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7531. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7532. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7533. TG3_PCIE_PL_LO_PHYCTL5);
  7534. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7535. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7536. tw32(GRC_MODE, grc_mode);
  7537. }
  7538. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7539. u32 grc_mode;
  7540. /* Fix transmit hangs */
  7541. val = tr32(TG3_CPMU_PADRNG_CTL);
  7542. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7543. tw32(TG3_CPMU_PADRNG_CTL, val);
  7544. grc_mode = tr32(GRC_MODE);
  7545. /* Access the lower 1K of DL PCIE block registers. */
  7546. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7547. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7548. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7549. TG3_PCIE_DL_LO_FTSMAX);
  7550. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7551. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7552. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7553. tw32(GRC_MODE, grc_mode);
  7554. }
  7555. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7556. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7557. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7558. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7559. }
  7560. /* This works around an issue with Athlon chipsets on
  7561. * B3 tigon3 silicon. This bit has no effect on any
  7562. * other revision. But do not set this on PCI Express
  7563. * chips and don't even touch the clocks if the CPMU is present.
  7564. */
  7565. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7566. if (!tg3_flag(tp, PCI_EXPRESS))
  7567. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7568. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7569. }
  7570. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7571. tg3_flag(tp, PCIX_MODE)) {
  7572. val = tr32(TG3PCI_PCISTATE);
  7573. val |= PCISTATE_RETRY_SAME_DMA;
  7574. tw32(TG3PCI_PCISTATE, val);
  7575. }
  7576. if (tg3_flag(tp, ENABLE_APE)) {
  7577. /* Allow reads and writes to the
  7578. * APE register and memory space.
  7579. */
  7580. val = tr32(TG3PCI_PCISTATE);
  7581. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7582. PCISTATE_ALLOW_APE_SHMEM_WR |
  7583. PCISTATE_ALLOW_APE_PSPACE_WR;
  7584. tw32(TG3PCI_PCISTATE, val);
  7585. }
  7586. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7587. /* Enable some hw fixes. */
  7588. val = tr32(TG3PCI_MSI_DATA);
  7589. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7590. tw32(TG3PCI_MSI_DATA, val);
  7591. }
  7592. /* Descriptor ring init may make accesses to the
  7593. * NIC SRAM area to setup the TX descriptors, so we
  7594. * can only do this after the hardware has been
  7595. * successfully reset.
  7596. */
  7597. err = tg3_init_rings(tp);
  7598. if (err)
  7599. return err;
  7600. if (tg3_flag(tp, 57765_PLUS)) {
  7601. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7602. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7603. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7604. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7605. if (!tg3_flag(tp, 57765_CLASS) &&
  7606. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7607. tg3_asic_rev(tp) != ASIC_REV_5762)
  7608. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7609. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7610. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7611. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7612. /* This value is determined during the probe time DMA
  7613. * engine test, tg3_test_dma.
  7614. */
  7615. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7616. }
  7617. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7618. GRC_MODE_4X_NIC_SEND_RINGS |
  7619. GRC_MODE_NO_TX_PHDR_CSUM |
  7620. GRC_MODE_NO_RX_PHDR_CSUM);
  7621. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7622. /* Pseudo-header checksum is done by hardware logic and not
  7623. * the offload processers, so make the chip do the pseudo-
  7624. * header checksums on receive. For transmit it is more
  7625. * convenient to do the pseudo-header checksum in software
  7626. * as Linux does that on transmit for us in all cases.
  7627. */
  7628. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7629. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7630. if (tp->rxptpctl)
  7631. tw32(TG3_RX_PTP_CTL,
  7632. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7633. if (tg3_flag(tp, PTP_CAPABLE))
  7634. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7635. tw32(GRC_MODE, tp->grc_mode | val);
  7636. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7637. val = tr32(GRC_MISC_CFG);
  7638. val &= ~0xff;
  7639. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7640. tw32(GRC_MISC_CFG, val);
  7641. /* Initialize MBUF/DESC pool. */
  7642. if (tg3_flag(tp, 5750_PLUS)) {
  7643. /* Do nothing. */
  7644. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7645. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7646. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7647. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7648. else
  7649. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7650. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7651. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7652. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7653. int fw_len;
  7654. fw_len = tp->fw_len;
  7655. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7656. tw32(BUFMGR_MB_POOL_ADDR,
  7657. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7658. tw32(BUFMGR_MB_POOL_SIZE,
  7659. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7660. }
  7661. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7662. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7663. tp->bufmgr_config.mbuf_read_dma_low_water);
  7664. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7665. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7666. tw32(BUFMGR_MB_HIGH_WATER,
  7667. tp->bufmgr_config.mbuf_high_water);
  7668. } else {
  7669. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7670. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7671. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7672. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7673. tw32(BUFMGR_MB_HIGH_WATER,
  7674. tp->bufmgr_config.mbuf_high_water_jumbo);
  7675. }
  7676. tw32(BUFMGR_DMA_LOW_WATER,
  7677. tp->bufmgr_config.dma_low_water);
  7678. tw32(BUFMGR_DMA_HIGH_WATER,
  7679. tp->bufmgr_config.dma_high_water);
  7680. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7681. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7682. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7683. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  7684. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7685. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  7686. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7687. tw32(BUFMGR_MODE, val);
  7688. for (i = 0; i < 2000; i++) {
  7689. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7690. break;
  7691. udelay(10);
  7692. }
  7693. if (i >= 2000) {
  7694. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7695. return -ENODEV;
  7696. }
  7697. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  7698. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7699. tg3_setup_rxbd_thresholds(tp);
  7700. /* Initialize TG3_BDINFO's at:
  7701. * RCVDBDI_STD_BD: standard eth size rx ring
  7702. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7703. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7704. *
  7705. * like so:
  7706. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7707. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7708. * ring attribute flags
  7709. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7710. *
  7711. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7712. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7713. *
  7714. * The size of each ring is fixed in the firmware, but the location is
  7715. * configurable.
  7716. */
  7717. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7718. ((u64) tpr->rx_std_mapping >> 32));
  7719. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7720. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7721. if (!tg3_flag(tp, 5717_PLUS))
  7722. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7723. NIC_SRAM_RX_BUFFER_DESC);
  7724. /* Disable the mini ring */
  7725. if (!tg3_flag(tp, 5705_PLUS))
  7726. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7727. BDINFO_FLAGS_DISABLED);
  7728. /* Program the jumbo buffer descriptor ring control
  7729. * blocks on those devices that have them.
  7730. */
  7731. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7732. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7733. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7734. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7735. ((u64) tpr->rx_jmb_mapping >> 32));
  7736. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7737. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7738. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7739. BDINFO_FLAGS_MAXLEN_SHIFT;
  7740. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7741. val | BDINFO_FLAGS_USE_EXT_RECV);
  7742. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7743. tg3_flag(tp, 57765_CLASS) ||
  7744. tg3_asic_rev(tp) == ASIC_REV_5762)
  7745. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7746. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7747. } else {
  7748. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7749. BDINFO_FLAGS_DISABLED);
  7750. }
  7751. if (tg3_flag(tp, 57765_PLUS)) {
  7752. val = TG3_RX_STD_RING_SIZE(tp);
  7753. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7754. val |= (TG3_RX_STD_DMA_SZ << 2);
  7755. } else
  7756. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7757. } else
  7758. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7759. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7760. tpr->rx_std_prod_idx = tp->rx_pending;
  7761. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7762. tpr->rx_jmb_prod_idx =
  7763. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7764. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7765. tg3_rings_reset(tp);
  7766. /* Initialize MAC address and backoff seed. */
  7767. __tg3_set_mac_addr(tp, 0);
  7768. /* MTU + ethernet header + FCS + optional VLAN tag */
  7769. tw32(MAC_RX_MTU_SIZE,
  7770. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7771. /* The slot time is changed by tg3_setup_phy if we
  7772. * run at gigabit with half duplex.
  7773. */
  7774. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7775. (6 << TX_LENGTHS_IPG_SHIFT) |
  7776. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7777. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7778. tg3_asic_rev(tp) == ASIC_REV_5762)
  7779. val |= tr32(MAC_TX_LENGTHS) &
  7780. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7781. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7782. tw32(MAC_TX_LENGTHS, val);
  7783. /* Receive rules. */
  7784. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7785. tw32(RCVLPC_CONFIG, 0x0181);
  7786. /* Calculate RDMAC_MODE setting early, we need it to determine
  7787. * the RCVLPC_STATE_ENABLE mask.
  7788. */
  7789. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7790. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7791. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7792. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7793. RDMAC_MODE_LNGREAD_ENAB);
  7794. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  7795. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7796. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7797. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7798. tg3_asic_rev(tp) == ASIC_REV_57780)
  7799. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7800. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7801. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7802. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7803. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7804. if (tg3_flag(tp, TSO_CAPABLE) &&
  7805. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7806. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7807. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7808. !tg3_flag(tp, IS_5788)) {
  7809. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7810. }
  7811. }
  7812. if (tg3_flag(tp, PCI_EXPRESS))
  7813. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7814. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  7815. tp->dma_limit = 0;
  7816. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7817. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  7818. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  7819. }
  7820. }
  7821. if (tg3_flag(tp, HW_TSO_1) ||
  7822. tg3_flag(tp, HW_TSO_2) ||
  7823. tg3_flag(tp, HW_TSO_3))
  7824. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7825. if (tg3_flag(tp, 57765_PLUS) ||
  7826. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7827. tg3_asic_rev(tp) == ASIC_REV_57780)
  7828. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7829. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7830. tg3_asic_rev(tp) == ASIC_REV_5762)
  7831. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7832. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  7833. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7834. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7835. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  7836. tg3_flag(tp, 57765_PLUS)) {
  7837. u32 tgtreg;
  7838. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7839. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7840. else
  7841. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7842. val = tr32(tgtreg);
  7843. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7844. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7845. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7846. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7847. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7848. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7849. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7850. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7851. }
  7852. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7853. }
  7854. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  7855. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7856. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7857. u32 tgtreg;
  7858. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7859. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7860. else
  7861. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7862. val = tr32(tgtreg);
  7863. tw32(tgtreg, val |
  7864. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7865. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7866. }
  7867. /* Receive/send statistics. */
  7868. if (tg3_flag(tp, 5750_PLUS)) {
  7869. val = tr32(RCVLPC_STATS_ENABLE);
  7870. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7871. tw32(RCVLPC_STATS_ENABLE, val);
  7872. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7873. tg3_flag(tp, TSO_CAPABLE)) {
  7874. val = tr32(RCVLPC_STATS_ENABLE);
  7875. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7876. tw32(RCVLPC_STATS_ENABLE, val);
  7877. } else {
  7878. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7879. }
  7880. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7881. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7882. tw32(SNDDATAI_STATSCTRL,
  7883. (SNDDATAI_SCTRL_ENABLE |
  7884. SNDDATAI_SCTRL_FASTUPD));
  7885. /* Setup host coalescing engine. */
  7886. tw32(HOSTCC_MODE, 0);
  7887. for (i = 0; i < 2000; i++) {
  7888. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7889. break;
  7890. udelay(10);
  7891. }
  7892. __tg3_set_coalesce(tp, &tp->coal);
  7893. if (!tg3_flag(tp, 5705_PLUS)) {
  7894. /* Status/statistics block address. See tg3_timer,
  7895. * the tg3_periodic_fetch_stats call there, and
  7896. * tg3_get_stats to see how this works for 5705/5750 chips.
  7897. */
  7898. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7899. ((u64) tp->stats_mapping >> 32));
  7900. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7901. ((u64) tp->stats_mapping & 0xffffffff));
  7902. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7903. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7904. /* Clear statistics and status block memory areas */
  7905. for (i = NIC_SRAM_STATS_BLK;
  7906. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7907. i += sizeof(u32)) {
  7908. tg3_write_mem(tp, i, 0);
  7909. udelay(40);
  7910. }
  7911. }
  7912. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7913. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7914. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7915. if (!tg3_flag(tp, 5705_PLUS))
  7916. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7917. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7918. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7919. /* reset to prevent losing 1st rx packet intermittently */
  7920. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7921. udelay(10);
  7922. }
  7923. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7924. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7925. MAC_MODE_FHDE_ENABLE;
  7926. if (tg3_flag(tp, ENABLE_APE))
  7927. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7928. if (!tg3_flag(tp, 5705_PLUS) &&
  7929. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7930. tg3_asic_rev(tp) != ASIC_REV_5700)
  7931. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7932. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7933. udelay(40);
  7934. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7935. * If TG3_FLAG_IS_NIC is zero, we should read the
  7936. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7937. * whether used as inputs or outputs, are set by boot code after
  7938. * reset.
  7939. */
  7940. if (!tg3_flag(tp, IS_NIC)) {
  7941. u32 gpio_mask;
  7942. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7943. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7944. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7945. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  7946. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7947. GRC_LCLCTRL_GPIO_OUTPUT3;
  7948. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  7949. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7950. tp->grc_local_ctrl &= ~gpio_mask;
  7951. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7952. /* GPIO1 must be driven high for eeprom write protect */
  7953. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7954. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7955. GRC_LCLCTRL_GPIO_OUTPUT1);
  7956. }
  7957. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7958. udelay(100);
  7959. if (tg3_flag(tp, USING_MSIX)) {
  7960. val = tr32(MSGINT_MODE);
  7961. val |= MSGINT_MODE_ENABLE;
  7962. if (tp->irq_cnt > 1)
  7963. val |= MSGINT_MODE_MULTIVEC_EN;
  7964. if (!tg3_flag(tp, 1SHOT_MSI))
  7965. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7966. tw32(MSGINT_MODE, val);
  7967. }
  7968. if (!tg3_flag(tp, 5705_PLUS)) {
  7969. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7970. udelay(40);
  7971. }
  7972. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7973. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7974. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7975. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7976. WDMAC_MODE_LNGREAD_ENAB);
  7977. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7978. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7979. if (tg3_flag(tp, TSO_CAPABLE) &&
  7980. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  7981. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  7982. /* nothing */
  7983. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7984. !tg3_flag(tp, IS_5788)) {
  7985. val |= WDMAC_MODE_RX_ACCEL;
  7986. }
  7987. }
  7988. /* Enable host coalescing bug fix */
  7989. if (tg3_flag(tp, 5755_PLUS))
  7990. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7991. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  7992. val |= WDMAC_MODE_BURST_ALL_DATA;
  7993. tw32_f(WDMAC_MODE, val);
  7994. udelay(40);
  7995. if (tg3_flag(tp, PCIX_MODE)) {
  7996. u16 pcix_cmd;
  7997. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7998. &pcix_cmd);
  7999. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8000. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8001. pcix_cmd |= PCI_X_CMD_READ_2K;
  8002. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8003. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8004. pcix_cmd |= PCI_X_CMD_READ_2K;
  8005. }
  8006. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8007. pcix_cmd);
  8008. }
  8009. tw32_f(RDMAC_MODE, rdmac_mode);
  8010. udelay(40);
  8011. if (tg3_asic_rev(tp) == ASIC_REV_5719) {
  8012. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8013. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8014. break;
  8015. }
  8016. if (i < TG3_NUM_RDMA_CHANNELS) {
  8017. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8018. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8019. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8020. tg3_flag_set(tp, 5719_RDMA_BUG);
  8021. }
  8022. }
  8023. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8024. if (!tg3_flag(tp, 5705_PLUS))
  8025. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8026. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8027. tw32(SNDDATAC_MODE,
  8028. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8029. else
  8030. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8031. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8032. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8033. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8034. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8035. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8036. tw32(RCVDBDI_MODE, val);
  8037. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8038. if (tg3_flag(tp, HW_TSO_1) ||
  8039. tg3_flag(tp, HW_TSO_2) ||
  8040. tg3_flag(tp, HW_TSO_3))
  8041. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8042. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8043. if (tg3_flag(tp, ENABLE_TSS))
  8044. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8045. tw32(SNDBDI_MODE, val);
  8046. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8047. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8048. err = tg3_load_5701_a0_firmware_fix(tp);
  8049. if (err)
  8050. return err;
  8051. }
  8052. if (tg3_flag(tp, TSO_CAPABLE)) {
  8053. err = tg3_load_tso_firmware(tp);
  8054. if (err)
  8055. return err;
  8056. }
  8057. tp->tx_mode = TX_MODE_ENABLE;
  8058. if (tg3_flag(tp, 5755_PLUS) ||
  8059. tg3_asic_rev(tp) == ASIC_REV_5906)
  8060. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8061. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8062. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8063. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8064. tp->tx_mode &= ~val;
  8065. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8066. }
  8067. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8068. udelay(100);
  8069. if (tg3_flag(tp, ENABLE_RSS)) {
  8070. tg3_rss_write_indir_tbl(tp);
  8071. /* Setup the "secret" hash key. */
  8072. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8073. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8074. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8075. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8076. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8077. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8078. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8079. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8080. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8081. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8082. }
  8083. tp->rx_mode = RX_MODE_ENABLE;
  8084. if (tg3_flag(tp, 5755_PLUS))
  8085. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8086. if (tg3_flag(tp, ENABLE_RSS))
  8087. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8088. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8089. RX_MODE_RSS_IPV6_HASH_EN |
  8090. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8091. RX_MODE_RSS_IPV4_HASH_EN |
  8092. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8093. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8094. udelay(10);
  8095. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8096. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8097. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8098. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8099. udelay(10);
  8100. }
  8101. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8102. udelay(10);
  8103. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8104. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8105. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8106. /* Set drive transmission level to 1.2V */
  8107. /* only if the signal pre-emphasis bit is not set */
  8108. val = tr32(MAC_SERDES_CFG);
  8109. val &= 0xfffff000;
  8110. val |= 0x880;
  8111. tw32(MAC_SERDES_CFG, val);
  8112. }
  8113. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8114. tw32(MAC_SERDES_CFG, 0x616000);
  8115. }
  8116. /* Prevent chip from dropping frames when flow control
  8117. * is enabled.
  8118. */
  8119. if (tg3_flag(tp, 57765_CLASS))
  8120. val = 1;
  8121. else
  8122. val = 2;
  8123. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8124. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8125. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8126. /* Use hardware link auto-negotiation */
  8127. tg3_flag_set(tp, HW_AUTONEG);
  8128. }
  8129. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8130. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8131. u32 tmp;
  8132. tmp = tr32(SERDES_RX_CTRL);
  8133. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8134. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8135. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8136. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8137. }
  8138. if (!tg3_flag(tp, USE_PHYLIB)) {
  8139. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8140. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8141. err = tg3_setup_phy(tp, 0);
  8142. if (err)
  8143. return err;
  8144. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8145. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8146. u32 tmp;
  8147. /* Clear CRC stats. */
  8148. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8149. tg3_writephy(tp, MII_TG3_TEST1,
  8150. tmp | MII_TG3_TEST1_CRC_EN);
  8151. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8152. }
  8153. }
  8154. }
  8155. __tg3_set_rx_mode(tp->dev);
  8156. /* Initialize receive rules. */
  8157. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8158. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8159. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8160. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8161. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8162. limit = 8;
  8163. else
  8164. limit = 16;
  8165. if (tg3_flag(tp, ENABLE_ASF))
  8166. limit -= 4;
  8167. switch (limit) {
  8168. case 16:
  8169. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8170. case 15:
  8171. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8172. case 14:
  8173. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8174. case 13:
  8175. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8176. case 12:
  8177. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8178. case 11:
  8179. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8180. case 10:
  8181. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8182. case 9:
  8183. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8184. case 8:
  8185. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8186. case 7:
  8187. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8188. case 6:
  8189. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8190. case 5:
  8191. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8192. case 4:
  8193. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8194. case 3:
  8195. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8196. case 2:
  8197. case 1:
  8198. default:
  8199. break;
  8200. }
  8201. if (tg3_flag(tp, ENABLE_APE))
  8202. /* Write our heartbeat update interval to APE. */
  8203. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8204. APE_HOST_HEARTBEAT_INT_DISABLE);
  8205. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8206. return 0;
  8207. }
  8208. /* Called at device open time to get the chip ready for
  8209. * packet processing. Invoked with tp->lock held.
  8210. */
  8211. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8212. {
  8213. tg3_switch_clocks(tp);
  8214. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8215. return tg3_reset_hw(tp, reset_phy);
  8216. }
  8217. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8218. {
  8219. int i;
  8220. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8221. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8222. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8223. off += len;
  8224. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8225. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8226. memset(ocir, 0, TG3_OCIR_LEN);
  8227. }
  8228. }
  8229. /* sysfs attributes for hwmon */
  8230. static ssize_t tg3_show_temp(struct device *dev,
  8231. struct device_attribute *devattr, char *buf)
  8232. {
  8233. struct pci_dev *pdev = to_pci_dev(dev);
  8234. struct net_device *netdev = pci_get_drvdata(pdev);
  8235. struct tg3 *tp = netdev_priv(netdev);
  8236. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8237. u32 temperature;
  8238. spin_lock_bh(&tp->lock);
  8239. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8240. sizeof(temperature));
  8241. spin_unlock_bh(&tp->lock);
  8242. return sprintf(buf, "%u\n", temperature);
  8243. }
  8244. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8245. TG3_TEMP_SENSOR_OFFSET);
  8246. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8247. TG3_TEMP_CAUTION_OFFSET);
  8248. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8249. TG3_TEMP_MAX_OFFSET);
  8250. static struct attribute *tg3_attributes[] = {
  8251. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8252. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8253. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8254. NULL
  8255. };
  8256. static const struct attribute_group tg3_group = {
  8257. .attrs = tg3_attributes,
  8258. };
  8259. static void tg3_hwmon_close(struct tg3 *tp)
  8260. {
  8261. if (tp->hwmon_dev) {
  8262. hwmon_device_unregister(tp->hwmon_dev);
  8263. tp->hwmon_dev = NULL;
  8264. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8265. }
  8266. }
  8267. static void tg3_hwmon_open(struct tg3 *tp)
  8268. {
  8269. int i, err;
  8270. u32 size = 0;
  8271. struct pci_dev *pdev = tp->pdev;
  8272. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8273. tg3_sd_scan_scratchpad(tp, ocirs);
  8274. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8275. if (!ocirs[i].src_data_length)
  8276. continue;
  8277. size += ocirs[i].src_hdr_length;
  8278. size += ocirs[i].src_data_length;
  8279. }
  8280. if (!size)
  8281. return;
  8282. /* Register hwmon sysfs hooks */
  8283. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8284. if (err) {
  8285. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8286. return;
  8287. }
  8288. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8289. if (IS_ERR(tp->hwmon_dev)) {
  8290. tp->hwmon_dev = NULL;
  8291. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8292. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8293. }
  8294. }
  8295. #define TG3_STAT_ADD32(PSTAT, REG) \
  8296. do { u32 __val = tr32(REG); \
  8297. (PSTAT)->low += __val; \
  8298. if ((PSTAT)->low < __val) \
  8299. (PSTAT)->high += 1; \
  8300. } while (0)
  8301. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8302. {
  8303. struct tg3_hw_stats *sp = tp->hw_stats;
  8304. if (!tp->link_up)
  8305. return;
  8306. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8307. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8308. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8309. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8310. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8311. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8312. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8313. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8314. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8315. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8316. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8317. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8318. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8319. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8320. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8321. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8322. u32 val;
  8323. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8324. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8325. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8326. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8327. }
  8328. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8329. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8330. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8331. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8332. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8333. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8334. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8335. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8336. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8337. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8338. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8339. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8340. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8341. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8342. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8343. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8344. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8345. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8346. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8347. } else {
  8348. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8349. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8350. if (val) {
  8351. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8352. sp->rx_discards.low += val;
  8353. if (sp->rx_discards.low < val)
  8354. sp->rx_discards.high += 1;
  8355. }
  8356. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8357. }
  8358. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8359. }
  8360. static void tg3_chk_missed_msi(struct tg3 *tp)
  8361. {
  8362. u32 i;
  8363. for (i = 0; i < tp->irq_cnt; i++) {
  8364. struct tg3_napi *tnapi = &tp->napi[i];
  8365. if (tg3_has_work(tnapi)) {
  8366. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8367. tnapi->last_tx_cons == tnapi->tx_cons) {
  8368. if (tnapi->chk_msi_cnt < 1) {
  8369. tnapi->chk_msi_cnt++;
  8370. return;
  8371. }
  8372. tg3_msi(0, tnapi);
  8373. }
  8374. }
  8375. tnapi->chk_msi_cnt = 0;
  8376. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8377. tnapi->last_tx_cons = tnapi->tx_cons;
  8378. }
  8379. }
  8380. static void tg3_timer(unsigned long __opaque)
  8381. {
  8382. struct tg3 *tp = (struct tg3 *) __opaque;
  8383. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8384. goto restart_timer;
  8385. spin_lock(&tp->lock);
  8386. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8387. tg3_flag(tp, 57765_CLASS))
  8388. tg3_chk_missed_msi(tp);
  8389. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8390. /* BCM4785: Flush posted writes from GbE to host memory. */
  8391. tr32(HOSTCC_MODE);
  8392. }
  8393. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8394. /* All of this garbage is because when using non-tagged
  8395. * IRQ status the mailbox/status_block protocol the chip
  8396. * uses with the cpu is race prone.
  8397. */
  8398. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8399. tw32(GRC_LOCAL_CTRL,
  8400. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8401. } else {
  8402. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8403. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8404. }
  8405. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8406. spin_unlock(&tp->lock);
  8407. tg3_reset_task_schedule(tp);
  8408. goto restart_timer;
  8409. }
  8410. }
  8411. /* This part only runs once per second. */
  8412. if (!--tp->timer_counter) {
  8413. if (tg3_flag(tp, 5705_PLUS))
  8414. tg3_periodic_fetch_stats(tp);
  8415. if (tp->setlpicnt && !--tp->setlpicnt)
  8416. tg3_phy_eee_enable(tp);
  8417. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8418. u32 mac_stat;
  8419. int phy_event;
  8420. mac_stat = tr32(MAC_STATUS);
  8421. phy_event = 0;
  8422. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8423. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8424. phy_event = 1;
  8425. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8426. phy_event = 1;
  8427. if (phy_event)
  8428. tg3_setup_phy(tp, 0);
  8429. } else if (tg3_flag(tp, POLL_SERDES)) {
  8430. u32 mac_stat = tr32(MAC_STATUS);
  8431. int need_setup = 0;
  8432. if (tp->link_up &&
  8433. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8434. need_setup = 1;
  8435. }
  8436. if (!tp->link_up &&
  8437. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8438. MAC_STATUS_SIGNAL_DET))) {
  8439. need_setup = 1;
  8440. }
  8441. if (need_setup) {
  8442. if (!tp->serdes_counter) {
  8443. tw32_f(MAC_MODE,
  8444. (tp->mac_mode &
  8445. ~MAC_MODE_PORT_MODE_MASK));
  8446. udelay(40);
  8447. tw32_f(MAC_MODE, tp->mac_mode);
  8448. udelay(40);
  8449. }
  8450. tg3_setup_phy(tp, 0);
  8451. }
  8452. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8453. tg3_flag(tp, 5780_CLASS)) {
  8454. tg3_serdes_parallel_detect(tp);
  8455. }
  8456. tp->timer_counter = tp->timer_multiplier;
  8457. }
  8458. /* Heartbeat is only sent once every 2 seconds.
  8459. *
  8460. * The heartbeat is to tell the ASF firmware that the host
  8461. * driver is still alive. In the event that the OS crashes,
  8462. * ASF needs to reset the hardware to free up the FIFO space
  8463. * that may be filled with rx packets destined for the host.
  8464. * If the FIFO is full, ASF will no longer function properly.
  8465. *
  8466. * Unintended resets have been reported on real time kernels
  8467. * where the timer doesn't run on time. Netpoll will also have
  8468. * same problem.
  8469. *
  8470. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8471. * to check the ring condition when the heartbeat is expiring
  8472. * before doing the reset. This will prevent most unintended
  8473. * resets.
  8474. */
  8475. if (!--tp->asf_counter) {
  8476. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8477. tg3_wait_for_event_ack(tp);
  8478. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8479. FWCMD_NICDRV_ALIVE3);
  8480. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8481. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8482. TG3_FW_UPDATE_TIMEOUT_SEC);
  8483. tg3_generate_fw_event(tp);
  8484. }
  8485. tp->asf_counter = tp->asf_multiplier;
  8486. }
  8487. spin_unlock(&tp->lock);
  8488. restart_timer:
  8489. tp->timer.expires = jiffies + tp->timer_offset;
  8490. add_timer(&tp->timer);
  8491. }
  8492. static void tg3_timer_init(struct tg3 *tp)
  8493. {
  8494. if (tg3_flag(tp, TAGGED_STATUS) &&
  8495. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8496. !tg3_flag(tp, 57765_CLASS))
  8497. tp->timer_offset = HZ;
  8498. else
  8499. tp->timer_offset = HZ / 10;
  8500. BUG_ON(tp->timer_offset > HZ);
  8501. tp->timer_multiplier = (HZ / tp->timer_offset);
  8502. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8503. TG3_FW_UPDATE_FREQ_SEC;
  8504. init_timer(&tp->timer);
  8505. tp->timer.data = (unsigned long) tp;
  8506. tp->timer.function = tg3_timer;
  8507. }
  8508. static void tg3_timer_start(struct tg3 *tp)
  8509. {
  8510. tp->asf_counter = tp->asf_multiplier;
  8511. tp->timer_counter = tp->timer_multiplier;
  8512. tp->timer.expires = jiffies + tp->timer_offset;
  8513. add_timer(&tp->timer);
  8514. }
  8515. static void tg3_timer_stop(struct tg3 *tp)
  8516. {
  8517. del_timer_sync(&tp->timer);
  8518. }
  8519. /* Restart hardware after configuration changes, self-test, etc.
  8520. * Invoked with tp->lock held.
  8521. */
  8522. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8523. __releases(tp->lock)
  8524. __acquires(tp->lock)
  8525. {
  8526. int err;
  8527. err = tg3_init_hw(tp, reset_phy);
  8528. if (err) {
  8529. netdev_err(tp->dev,
  8530. "Failed to re-initialize device, aborting\n");
  8531. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8532. tg3_full_unlock(tp);
  8533. tg3_timer_stop(tp);
  8534. tp->irq_sync = 0;
  8535. tg3_napi_enable(tp);
  8536. dev_close(tp->dev);
  8537. tg3_full_lock(tp, 0);
  8538. }
  8539. return err;
  8540. }
  8541. static void tg3_reset_task(struct work_struct *work)
  8542. {
  8543. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8544. int err;
  8545. tg3_full_lock(tp, 0);
  8546. if (!netif_running(tp->dev)) {
  8547. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8548. tg3_full_unlock(tp);
  8549. return;
  8550. }
  8551. tg3_full_unlock(tp);
  8552. tg3_phy_stop(tp);
  8553. tg3_netif_stop(tp);
  8554. tg3_full_lock(tp, 1);
  8555. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8556. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8557. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8558. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8559. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8560. }
  8561. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8562. err = tg3_init_hw(tp, 1);
  8563. if (err)
  8564. goto out;
  8565. tg3_netif_start(tp);
  8566. out:
  8567. tg3_full_unlock(tp);
  8568. if (!err)
  8569. tg3_phy_start(tp);
  8570. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8571. }
  8572. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8573. {
  8574. irq_handler_t fn;
  8575. unsigned long flags;
  8576. char *name;
  8577. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8578. if (tp->irq_cnt == 1)
  8579. name = tp->dev->name;
  8580. else {
  8581. name = &tnapi->irq_lbl[0];
  8582. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8583. name[IFNAMSIZ-1] = 0;
  8584. }
  8585. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8586. fn = tg3_msi;
  8587. if (tg3_flag(tp, 1SHOT_MSI))
  8588. fn = tg3_msi_1shot;
  8589. flags = 0;
  8590. } else {
  8591. fn = tg3_interrupt;
  8592. if (tg3_flag(tp, TAGGED_STATUS))
  8593. fn = tg3_interrupt_tagged;
  8594. flags = IRQF_SHARED;
  8595. }
  8596. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8597. }
  8598. static int tg3_test_interrupt(struct tg3 *tp)
  8599. {
  8600. struct tg3_napi *tnapi = &tp->napi[0];
  8601. struct net_device *dev = tp->dev;
  8602. int err, i, intr_ok = 0;
  8603. u32 val;
  8604. if (!netif_running(dev))
  8605. return -ENODEV;
  8606. tg3_disable_ints(tp);
  8607. free_irq(tnapi->irq_vec, tnapi);
  8608. /*
  8609. * Turn off MSI one shot mode. Otherwise this test has no
  8610. * observable way to know whether the interrupt was delivered.
  8611. */
  8612. if (tg3_flag(tp, 57765_PLUS)) {
  8613. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8614. tw32(MSGINT_MODE, val);
  8615. }
  8616. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8617. IRQF_SHARED, dev->name, tnapi);
  8618. if (err)
  8619. return err;
  8620. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8621. tg3_enable_ints(tp);
  8622. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8623. tnapi->coal_now);
  8624. for (i = 0; i < 5; i++) {
  8625. u32 int_mbox, misc_host_ctrl;
  8626. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8627. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8628. if ((int_mbox != 0) ||
  8629. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8630. intr_ok = 1;
  8631. break;
  8632. }
  8633. if (tg3_flag(tp, 57765_PLUS) &&
  8634. tnapi->hw_status->status_tag != tnapi->last_tag)
  8635. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8636. msleep(10);
  8637. }
  8638. tg3_disable_ints(tp);
  8639. free_irq(tnapi->irq_vec, tnapi);
  8640. err = tg3_request_irq(tp, 0);
  8641. if (err)
  8642. return err;
  8643. if (intr_ok) {
  8644. /* Reenable MSI one shot mode. */
  8645. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8646. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8647. tw32(MSGINT_MODE, val);
  8648. }
  8649. return 0;
  8650. }
  8651. return -EIO;
  8652. }
  8653. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8654. * successfully restored
  8655. */
  8656. static int tg3_test_msi(struct tg3 *tp)
  8657. {
  8658. int err;
  8659. u16 pci_cmd;
  8660. if (!tg3_flag(tp, USING_MSI))
  8661. return 0;
  8662. /* Turn off SERR reporting in case MSI terminates with Master
  8663. * Abort.
  8664. */
  8665. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8666. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8667. pci_cmd & ~PCI_COMMAND_SERR);
  8668. err = tg3_test_interrupt(tp);
  8669. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8670. if (!err)
  8671. return 0;
  8672. /* other failures */
  8673. if (err != -EIO)
  8674. return err;
  8675. /* MSI test failed, go back to INTx mode */
  8676. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8677. "to INTx mode. Please report this failure to the PCI "
  8678. "maintainer and include system chipset information\n");
  8679. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8680. pci_disable_msi(tp->pdev);
  8681. tg3_flag_clear(tp, USING_MSI);
  8682. tp->napi[0].irq_vec = tp->pdev->irq;
  8683. err = tg3_request_irq(tp, 0);
  8684. if (err)
  8685. return err;
  8686. /* Need to reset the chip because the MSI cycle may have terminated
  8687. * with Master Abort.
  8688. */
  8689. tg3_full_lock(tp, 1);
  8690. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8691. err = tg3_init_hw(tp, 1);
  8692. tg3_full_unlock(tp);
  8693. if (err)
  8694. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8695. return err;
  8696. }
  8697. static int tg3_request_firmware(struct tg3 *tp)
  8698. {
  8699. const __be32 *fw_data;
  8700. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8701. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8702. tp->fw_needed);
  8703. return -ENOENT;
  8704. }
  8705. fw_data = (void *)tp->fw->data;
  8706. /* Firmware blob starts with version numbers, followed by
  8707. * start address and _full_ length including BSS sections
  8708. * (which must be longer than the actual data, of course
  8709. */
  8710. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8711. if (tp->fw_len < (tp->fw->size - 12)) {
  8712. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8713. tp->fw_len, tp->fw_needed);
  8714. release_firmware(tp->fw);
  8715. tp->fw = NULL;
  8716. return -EINVAL;
  8717. }
  8718. /* We no longer need firmware; we have it. */
  8719. tp->fw_needed = NULL;
  8720. return 0;
  8721. }
  8722. static u32 tg3_irq_count(struct tg3 *tp)
  8723. {
  8724. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8725. if (irq_cnt > 1) {
  8726. /* We want as many rx rings enabled as there are cpus.
  8727. * In multiqueue MSI-X mode, the first MSI-X vector
  8728. * only deals with link interrupts, etc, so we add
  8729. * one to the number of vectors we are requesting.
  8730. */
  8731. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8732. }
  8733. return irq_cnt;
  8734. }
  8735. static bool tg3_enable_msix(struct tg3 *tp)
  8736. {
  8737. int i, rc;
  8738. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8739. tp->txq_cnt = tp->txq_req;
  8740. tp->rxq_cnt = tp->rxq_req;
  8741. if (!tp->rxq_cnt)
  8742. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8743. if (tp->rxq_cnt > tp->rxq_max)
  8744. tp->rxq_cnt = tp->rxq_max;
  8745. /* Disable multiple TX rings by default. Simple round-robin hardware
  8746. * scheduling of the TX rings can cause starvation of rings with
  8747. * small packets when other rings have TSO or jumbo packets.
  8748. */
  8749. if (!tp->txq_req)
  8750. tp->txq_cnt = 1;
  8751. tp->irq_cnt = tg3_irq_count(tp);
  8752. for (i = 0; i < tp->irq_max; i++) {
  8753. msix_ent[i].entry = i;
  8754. msix_ent[i].vector = 0;
  8755. }
  8756. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8757. if (rc < 0) {
  8758. return false;
  8759. } else if (rc != 0) {
  8760. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8761. return false;
  8762. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8763. tp->irq_cnt, rc);
  8764. tp->irq_cnt = rc;
  8765. tp->rxq_cnt = max(rc - 1, 1);
  8766. if (tp->txq_cnt)
  8767. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8768. }
  8769. for (i = 0; i < tp->irq_max; i++)
  8770. tp->napi[i].irq_vec = msix_ent[i].vector;
  8771. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8772. pci_disable_msix(tp->pdev);
  8773. return false;
  8774. }
  8775. if (tp->irq_cnt == 1)
  8776. return true;
  8777. tg3_flag_set(tp, ENABLE_RSS);
  8778. if (tp->txq_cnt > 1)
  8779. tg3_flag_set(tp, ENABLE_TSS);
  8780. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8781. return true;
  8782. }
  8783. static void tg3_ints_init(struct tg3 *tp)
  8784. {
  8785. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8786. !tg3_flag(tp, TAGGED_STATUS)) {
  8787. /* All MSI supporting chips should support tagged
  8788. * status. Assert that this is the case.
  8789. */
  8790. netdev_warn(tp->dev,
  8791. "MSI without TAGGED_STATUS? Not using MSI\n");
  8792. goto defcfg;
  8793. }
  8794. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8795. tg3_flag_set(tp, USING_MSIX);
  8796. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8797. tg3_flag_set(tp, USING_MSI);
  8798. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8799. u32 msi_mode = tr32(MSGINT_MODE);
  8800. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8801. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8802. if (!tg3_flag(tp, 1SHOT_MSI))
  8803. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8804. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8805. }
  8806. defcfg:
  8807. if (!tg3_flag(tp, USING_MSIX)) {
  8808. tp->irq_cnt = 1;
  8809. tp->napi[0].irq_vec = tp->pdev->irq;
  8810. }
  8811. if (tp->irq_cnt == 1) {
  8812. tp->txq_cnt = 1;
  8813. tp->rxq_cnt = 1;
  8814. netif_set_real_num_tx_queues(tp->dev, 1);
  8815. netif_set_real_num_rx_queues(tp->dev, 1);
  8816. }
  8817. }
  8818. static void tg3_ints_fini(struct tg3 *tp)
  8819. {
  8820. if (tg3_flag(tp, USING_MSIX))
  8821. pci_disable_msix(tp->pdev);
  8822. else if (tg3_flag(tp, USING_MSI))
  8823. pci_disable_msi(tp->pdev);
  8824. tg3_flag_clear(tp, USING_MSI);
  8825. tg3_flag_clear(tp, USING_MSIX);
  8826. tg3_flag_clear(tp, ENABLE_RSS);
  8827. tg3_flag_clear(tp, ENABLE_TSS);
  8828. }
  8829. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8830. bool init)
  8831. {
  8832. struct net_device *dev = tp->dev;
  8833. int i, err;
  8834. /*
  8835. * Setup interrupts first so we know how
  8836. * many NAPI resources to allocate
  8837. */
  8838. tg3_ints_init(tp);
  8839. tg3_rss_check_indir_tbl(tp);
  8840. /* The placement of this call is tied
  8841. * to the setup and use of Host TX descriptors.
  8842. */
  8843. err = tg3_alloc_consistent(tp);
  8844. if (err)
  8845. goto err_out1;
  8846. tg3_napi_init(tp);
  8847. tg3_napi_enable(tp);
  8848. for (i = 0; i < tp->irq_cnt; i++) {
  8849. struct tg3_napi *tnapi = &tp->napi[i];
  8850. err = tg3_request_irq(tp, i);
  8851. if (err) {
  8852. for (i--; i >= 0; i--) {
  8853. tnapi = &tp->napi[i];
  8854. free_irq(tnapi->irq_vec, tnapi);
  8855. }
  8856. goto err_out2;
  8857. }
  8858. }
  8859. tg3_full_lock(tp, 0);
  8860. err = tg3_init_hw(tp, reset_phy);
  8861. if (err) {
  8862. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8863. tg3_free_rings(tp);
  8864. }
  8865. tg3_full_unlock(tp);
  8866. if (err)
  8867. goto err_out3;
  8868. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8869. err = tg3_test_msi(tp);
  8870. if (err) {
  8871. tg3_full_lock(tp, 0);
  8872. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8873. tg3_free_rings(tp);
  8874. tg3_full_unlock(tp);
  8875. goto err_out2;
  8876. }
  8877. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8878. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8879. tw32(PCIE_TRANSACTION_CFG,
  8880. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8881. }
  8882. }
  8883. tg3_phy_start(tp);
  8884. tg3_hwmon_open(tp);
  8885. tg3_full_lock(tp, 0);
  8886. tg3_timer_start(tp);
  8887. tg3_flag_set(tp, INIT_COMPLETE);
  8888. tg3_enable_ints(tp);
  8889. if (init)
  8890. tg3_ptp_init(tp);
  8891. else
  8892. tg3_ptp_resume(tp);
  8893. tg3_full_unlock(tp);
  8894. netif_tx_start_all_queues(dev);
  8895. /*
  8896. * Reset loopback feature if it was turned on while the device was down
  8897. * make sure that it's installed properly now.
  8898. */
  8899. if (dev->features & NETIF_F_LOOPBACK)
  8900. tg3_set_loopback(dev, dev->features);
  8901. return 0;
  8902. err_out3:
  8903. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8904. struct tg3_napi *tnapi = &tp->napi[i];
  8905. free_irq(tnapi->irq_vec, tnapi);
  8906. }
  8907. err_out2:
  8908. tg3_napi_disable(tp);
  8909. tg3_napi_fini(tp);
  8910. tg3_free_consistent(tp);
  8911. err_out1:
  8912. tg3_ints_fini(tp);
  8913. return err;
  8914. }
  8915. static void tg3_stop(struct tg3 *tp)
  8916. {
  8917. int i;
  8918. tg3_reset_task_cancel(tp);
  8919. tg3_netif_stop(tp);
  8920. tg3_timer_stop(tp);
  8921. tg3_hwmon_close(tp);
  8922. tg3_phy_stop(tp);
  8923. tg3_full_lock(tp, 1);
  8924. tg3_disable_ints(tp);
  8925. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8926. tg3_free_rings(tp);
  8927. tg3_flag_clear(tp, INIT_COMPLETE);
  8928. tg3_full_unlock(tp);
  8929. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8930. struct tg3_napi *tnapi = &tp->napi[i];
  8931. free_irq(tnapi->irq_vec, tnapi);
  8932. }
  8933. tg3_ints_fini(tp);
  8934. tg3_napi_fini(tp);
  8935. tg3_free_consistent(tp);
  8936. }
  8937. static int tg3_open(struct net_device *dev)
  8938. {
  8939. struct tg3 *tp = netdev_priv(dev);
  8940. int err;
  8941. if (tp->fw_needed) {
  8942. err = tg3_request_firmware(tp);
  8943. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8944. if (err)
  8945. return err;
  8946. } else if (err) {
  8947. netdev_warn(tp->dev, "TSO capability disabled\n");
  8948. tg3_flag_clear(tp, TSO_CAPABLE);
  8949. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8950. netdev_notice(tp->dev, "TSO capability restored\n");
  8951. tg3_flag_set(tp, TSO_CAPABLE);
  8952. }
  8953. }
  8954. tg3_carrier_off(tp);
  8955. err = tg3_power_up(tp);
  8956. if (err)
  8957. return err;
  8958. tg3_full_lock(tp, 0);
  8959. tg3_disable_ints(tp);
  8960. tg3_flag_clear(tp, INIT_COMPLETE);
  8961. tg3_full_unlock(tp);
  8962. err = tg3_start(tp, true, true, true);
  8963. if (err) {
  8964. tg3_frob_aux_power(tp, false);
  8965. pci_set_power_state(tp->pdev, PCI_D3hot);
  8966. }
  8967. if (tg3_flag(tp, PTP_CAPABLE)) {
  8968. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8969. &tp->pdev->dev);
  8970. if (IS_ERR(tp->ptp_clock))
  8971. tp->ptp_clock = NULL;
  8972. }
  8973. return err;
  8974. }
  8975. static int tg3_close(struct net_device *dev)
  8976. {
  8977. struct tg3 *tp = netdev_priv(dev);
  8978. tg3_ptp_fini(tp);
  8979. tg3_stop(tp);
  8980. /* Clear stats across close / open calls */
  8981. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8982. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8983. tg3_power_down(tp);
  8984. tg3_carrier_off(tp);
  8985. return 0;
  8986. }
  8987. static inline u64 get_stat64(tg3_stat64_t *val)
  8988. {
  8989. return ((u64)val->high << 32) | ((u64)val->low);
  8990. }
  8991. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8992. {
  8993. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8994. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8995. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  8996. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  8997. u32 val;
  8998. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8999. tg3_writephy(tp, MII_TG3_TEST1,
  9000. val | MII_TG3_TEST1_CRC_EN);
  9001. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9002. } else
  9003. val = 0;
  9004. tp->phy_crc_errors += val;
  9005. return tp->phy_crc_errors;
  9006. }
  9007. return get_stat64(&hw_stats->rx_fcs_errors);
  9008. }
  9009. #define ESTAT_ADD(member) \
  9010. estats->member = old_estats->member + \
  9011. get_stat64(&hw_stats->member)
  9012. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9013. {
  9014. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9015. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9016. ESTAT_ADD(rx_octets);
  9017. ESTAT_ADD(rx_fragments);
  9018. ESTAT_ADD(rx_ucast_packets);
  9019. ESTAT_ADD(rx_mcast_packets);
  9020. ESTAT_ADD(rx_bcast_packets);
  9021. ESTAT_ADD(rx_fcs_errors);
  9022. ESTAT_ADD(rx_align_errors);
  9023. ESTAT_ADD(rx_xon_pause_rcvd);
  9024. ESTAT_ADD(rx_xoff_pause_rcvd);
  9025. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9026. ESTAT_ADD(rx_xoff_entered);
  9027. ESTAT_ADD(rx_frame_too_long_errors);
  9028. ESTAT_ADD(rx_jabbers);
  9029. ESTAT_ADD(rx_undersize_packets);
  9030. ESTAT_ADD(rx_in_length_errors);
  9031. ESTAT_ADD(rx_out_length_errors);
  9032. ESTAT_ADD(rx_64_or_less_octet_packets);
  9033. ESTAT_ADD(rx_65_to_127_octet_packets);
  9034. ESTAT_ADD(rx_128_to_255_octet_packets);
  9035. ESTAT_ADD(rx_256_to_511_octet_packets);
  9036. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9037. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9038. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9039. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9040. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9041. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9042. ESTAT_ADD(tx_octets);
  9043. ESTAT_ADD(tx_collisions);
  9044. ESTAT_ADD(tx_xon_sent);
  9045. ESTAT_ADD(tx_xoff_sent);
  9046. ESTAT_ADD(tx_flow_control);
  9047. ESTAT_ADD(tx_mac_errors);
  9048. ESTAT_ADD(tx_single_collisions);
  9049. ESTAT_ADD(tx_mult_collisions);
  9050. ESTAT_ADD(tx_deferred);
  9051. ESTAT_ADD(tx_excessive_collisions);
  9052. ESTAT_ADD(tx_late_collisions);
  9053. ESTAT_ADD(tx_collide_2times);
  9054. ESTAT_ADD(tx_collide_3times);
  9055. ESTAT_ADD(tx_collide_4times);
  9056. ESTAT_ADD(tx_collide_5times);
  9057. ESTAT_ADD(tx_collide_6times);
  9058. ESTAT_ADD(tx_collide_7times);
  9059. ESTAT_ADD(tx_collide_8times);
  9060. ESTAT_ADD(tx_collide_9times);
  9061. ESTAT_ADD(tx_collide_10times);
  9062. ESTAT_ADD(tx_collide_11times);
  9063. ESTAT_ADD(tx_collide_12times);
  9064. ESTAT_ADD(tx_collide_13times);
  9065. ESTAT_ADD(tx_collide_14times);
  9066. ESTAT_ADD(tx_collide_15times);
  9067. ESTAT_ADD(tx_ucast_packets);
  9068. ESTAT_ADD(tx_mcast_packets);
  9069. ESTAT_ADD(tx_bcast_packets);
  9070. ESTAT_ADD(tx_carrier_sense_errors);
  9071. ESTAT_ADD(tx_discards);
  9072. ESTAT_ADD(tx_errors);
  9073. ESTAT_ADD(dma_writeq_full);
  9074. ESTAT_ADD(dma_write_prioq_full);
  9075. ESTAT_ADD(rxbds_empty);
  9076. ESTAT_ADD(rx_discards);
  9077. ESTAT_ADD(rx_errors);
  9078. ESTAT_ADD(rx_threshold_hit);
  9079. ESTAT_ADD(dma_readq_full);
  9080. ESTAT_ADD(dma_read_prioq_full);
  9081. ESTAT_ADD(tx_comp_queue_full);
  9082. ESTAT_ADD(ring_set_send_prod_index);
  9083. ESTAT_ADD(ring_status_update);
  9084. ESTAT_ADD(nic_irqs);
  9085. ESTAT_ADD(nic_avoided_irqs);
  9086. ESTAT_ADD(nic_tx_threshold_hit);
  9087. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9088. }
  9089. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9090. {
  9091. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9092. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9093. stats->rx_packets = old_stats->rx_packets +
  9094. get_stat64(&hw_stats->rx_ucast_packets) +
  9095. get_stat64(&hw_stats->rx_mcast_packets) +
  9096. get_stat64(&hw_stats->rx_bcast_packets);
  9097. stats->tx_packets = old_stats->tx_packets +
  9098. get_stat64(&hw_stats->tx_ucast_packets) +
  9099. get_stat64(&hw_stats->tx_mcast_packets) +
  9100. get_stat64(&hw_stats->tx_bcast_packets);
  9101. stats->rx_bytes = old_stats->rx_bytes +
  9102. get_stat64(&hw_stats->rx_octets);
  9103. stats->tx_bytes = old_stats->tx_bytes +
  9104. get_stat64(&hw_stats->tx_octets);
  9105. stats->rx_errors = old_stats->rx_errors +
  9106. get_stat64(&hw_stats->rx_errors);
  9107. stats->tx_errors = old_stats->tx_errors +
  9108. get_stat64(&hw_stats->tx_errors) +
  9109. get_stat64(&hw_stats->tx_mac_errors) +
  9110. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9111. get_stat64(&hw_stats->tx_discards);
  9112. stats->multicast = old_stats->multicast +
  9113. get_stat64(&hw_stats->rx_mcast_packets);
  9114. stats->collisions = old_stats->collisions +
  9115. get_stat64(&hw_stats->tx_collisions);
  9116. stats->rx_length_errors = old_stats->rx_length_errors +
  9117. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9118. get_stat64(&hw_stats->rx_undersize_packets);
  9119. stats->rx_over_errors = old_stats->rx_over_errors +
  9120. get_stat64(&hw_stats->rxbds_empty);
  9121. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9122. get_stat64(&hw_stats->rx_align_errors);
  9123. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9124. get_stat64(&hw_stats->tx_discards);
  9125. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9126. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9127. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9128. tg3_calc_crc_errors(tp);
  9129. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9130. get_stat64(&hw_stats->rx_discards);
  9131. stats->rx_dropped = tp->rx_dropped;
  9132. stats->tx_dropped = tp->tx_dropped;
  9133. }
  9134. static int tg3_get_regs_len(struct net_device *dev)
  9135. {
  9136. return TG3_REG_BLK_SIZE;
  9137. }
  9138. static void tg3_get_regs(struct net_device *dev,
  9139. struct ethtool_regs *regs, void *_p)
  9140. {
  9141. struct tg3 *tp = netdev_priv(dev);
  9142. regs->version = 0;
  9143. memset(_p, 0, TG3_REG_BLK_SIZE);
  9144. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9145. return;
  9146. tg3_full_lock(tp, 0);
  9147. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9148. tg3_full_unlock(tp);
  9149. }
  9150. static int tg3_get_eeprom_len(struct net_device *dev)
  9151. {
  9152. struct tg3 *tp = netdev_priv(dev);
  9153. return tp->nvram_size;
  9154. }
  9155. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9156. {
  9157. struct tg3 *tp = netdev_priv(dev);
  9158. int ret;
  9159. u8 *pd;
  9160. u32 i, offset, len, b_offset, b_count;
  9161. __be32 val;
  9162. if (tg3_flag(tp, NO_NVRAM))
  9163. return -EINVAL;
  9164. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9165. return -EAGAIN;
  9166. offset = eeprom->offset;
  9167. len = eeprom->len;
  9168. eeprom->len = 0;
  9169. eeprom->magic = TG3_EEPROM_MAGIC;
  9170. if (offset & 3) {
  9171. /* adjustments to start on required 4 byte boundary */
  9172. b_offset = offset & 3;
  9173. b_count = 4 - b_offset;
  9174. if (b_count > len) {
  9175. /* i.e. offset=1 len=2 */
  9176. b_count = len;
  9177. }
  9178. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9179. if (ret)
  9180. return ret;
  9181. memcpy(data, ((char *)&val) + b_offset, b_count);
  9182. len -= b_count;
  9183. offset += b_count;
  9184. eeprom->len += b_count;
  9185. }
  9186. /* read bytes up to the last 4 byte boundary */
  9187. pd = &data[eeprom->len];
  9188. for (i = 0; i < (len - (len & 3)); i += 4) {
  9189. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9190. if (ret) {
  9191. eeprom->len += i;
  9192. return ret;
  9193. }
  9194. memcpy(pd + i, &val, 4);
  9195. }
  9196. eeprom->len += i;
  9197. if (len & 3) {
  9198. /* read last bytes not ending on 4 byte boundary */
  9199. pd = &data[eeprom->len];
  9200. b_count = len & 3;
  9201. b_offset = offset + len - b_count;
  9202. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9203. if (ret)
  9204. return ret;
  9205. memcpy(pd, &val, b_count);
  9206. eeprom->len += b_count;
  9207. }
  9208. return 0;
  9209. }
  9210. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9211. {
  9212. struct tg3 *tp = netdev_priv(dev);
  9213. int ret;
  9214. u32 offset, len, b_offset, odd_len;
  9215. u8 *buf;
  9216. __be32 start, end;
  9217. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9218. return -EAGAIN;
  9219. if (tg3_flag(tp, NO_NVRAM) ||
  9220. eeprom->magic != TG3_EEPROM_MAGIC)
  9221. return -EINVAL;
  9222. offset = eeprom->offset;
  9223. len = eeprom->len;
  9224. if ((b_offset = (offset & 3))) {
  9225. /* adjustments to start on required 4 byte boundary */
  9226. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9227. if (ret)
  9228. return ret;
  9229. len += b_offset;
  9230. offset &= ~3;
  9231. if (len < 4)
  9232. len = 4;
  9233. }
  9234. odd_len = 0;
  9235. if (len & 3) {
  9236. /* adjustments to end on required 4 byte boundary */
  9237. odd_len = 1;
  9238. len = (len + 3) & ~3;
  9239. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9240. if (ret)
  9241. return ret;
  9242. }
  9243. buf = data;
  9244. if (b_offset || odd_len) {
  9245. buf = kmalloc(len, GFP_KERNEL);
  9246. if (!buf)
  9247. return -ENOMEM;
  9248. if (b_offset)
  9249. memcpy(buf, &start, 4);
  9250. if (odd_len)
  9251. memcpy(buf+len-4, &end, 4);
  9252. memcpy(buf + b_offset, data, eeprom->len);
  9253. }
  9254. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9255. if (buf != data)
  9256. kfree(buf);
  9257. return ret;
  9258. }
  9259. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9260. {
  9261. struct tg3 *tp = netdev_priv(dev);
  9262. if (tg3_flag(tp, USE_PHYLIB)) {
  9263. struct phy_device *phydev;
  9264. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9265. return -EAGAIN;
  9266. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9267. return phy_ethtool_gset(phydev, cmd);
  9268. }
  9269. cmd->supported = (SUPPORTED_Autoneg);
  9270. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9271. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9272. SUPPORTED_1000baseT_Full);
  9273. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9274. cmd->supported |= (SUPPORTED_100baseT_Half |
  9275. SUPPORTED_100baseT_Full |
  9276. SUPPORTED_10baseT_Half |
  9277. SUPPORTED_10baseT_Full |
  9278. SUPPORTED_TP);
  9279. cmd->port = PORT_TP;
  9280. } else {
  9281. cmd->supported |= SUPPORTED_FIBRE;
  9282. cmd->port = PORT_FIBRE;
  9283. }
  9284. cmd->advertising = tp->link_config.advertising;
  9285. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9286. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9287. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9288. cmd->advertising |= ADVERTISED_Pause;
  9289. } else {
  9290. cmd->advertising |= ADVERTISED_Pause |
  9291. ADVERTISED_Asym_Pause;
  9292. }
  9293. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9294. cmd->advertising |= ADVERTISED_Asym_Pause;
  9295. }
  9296. }
  9297. if (netif_running(dev) && tp->link_up) {
  9298. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9299. cmd->duplex = tp->link_config.active_duplex;
  9300. cmd->lp_advertising = tp->link_config.rmt_adv;
  9301. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9302. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9303. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9304. else
  9305. cmd->eth_tp_mdix = ETH_TP_MDI;
  9306. }
  9307. } else {
  9308. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9309. cmd->duplex = DUPLEX_UNKNOWN;
  9310. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9311. }
  9312. cmd->phy_address = tp->phy_addr;
  9313. cmd->transceiver = XCVR_INTERNAL;
  9314. cmd->autoneg = tp->link_config.autoneg;
  9315. cmd->maxtxpkt = 0;
  9316. cmd->maxrxpkt = 0;
  9317. return 0;
  9318. }
  9319. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9320. {
  9321. struct tg3 *tp = netdev_priv(dev);
  9322. u32 speed = ethtool_cmd_speed(cmd);
  9323. if (tg3_flag(tp, USE_PHYLIB)) {
  9324. struct phy_device *phydev;
  9325. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9326. return -EAGAIN;
  9327. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9328. return phy_ethtool_sset(phydev, cmd);
  9329. }
  9330. if (cmd->autoneg != AUTONEG_ENABLE &&
  9331. cmd->autoneg != AUTONEG_DISABLE)
  9332. return -EINVAL;
  9333. if (cmd->autoneg == AUTONEG_DISABLE &&
  9334. cmd->duplex != DUPLEX_FULL &&
  9335. cmd->duplex != DUPLEX_HALF)
  9336. return -EINVAL;
  9337. if (cmd->autoneg == AUTONEG_ENABLE) {
  9338. u32 mask = ADVERTISED_Autoneg |
  9339. ADVERTISED_Pause |
  9340. ADVERTISED_Asym_Pause;
  9341. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9342. mask |= ADVERTISED_1000baseT_Half |
  9343. ADVERTISED_1000baseT_Full;
  9344. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9345. mask |= ADVERTISED_100baseT_Half |
  9346. ADVERTISED_100baseT_Full |
  9347. ADVERTISED_10baseT_Half |
  9348. ADVERTISED_10baseT_Full |
  9349. ADVERTISED_TP;
  9350. else
  9351. mask |= ADVERTISED_FIBRE;
  9352. if (cmd->advertising & ~mask)
  9353. return -EINVAL;
  9354. mask &= (ADVERTISED_1000baseT_Half |
  9355. ADVERTISED_1000baseT_Full |
  9356. ADVERTISED_100baseT_Half |
  9357. ADVERTISED_100baseT_Full |
  9358. ADVERTISED_10baseT_Half |
  9359. ADVERTISED_10baseT_Full);
  9360. cmd->advertising &= mask;
  9361. } else {
  9362. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9363. if (speed != SPEED_1000)
  9364. return -EINVAL;
  9365. if (cmd->duplex != DUPLEX_FULL)
  9366. return -EINVAL;
  9367. } else {
  9368. if (speed != SPEED_100 &&
  9369. speed != SPEED_10)
  9370. return -EINVAL;
  9371. }
  9372. }
  9373. tg3_full_lock(tp, 0);
  9374. tp->link_config.autoneg = cmd->autoneg;
  9375. if (cmd->autoneg == AUTONEG_ENABLE) {
  9376. tp->link_config.advertising = (cmd->advertising |
  9377. ADVERTISED_Autoneg);
  9378. tp->link_config.speed = SPEED_UNKNOWN;
  9379. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9380. } else {
  9381. tp->link_config.advertising = 0;
  9382. tp->link_config.speed = speed;
  9383. tp->link_config.duplex = cmd->duplex;
  9384. }
  9385. if (netif_running(dev))
  9386. tg3_setup_phy(tp, 1);
  9387. tg3_full_unlock(tp);
  9388. return 0;
  9389. }
  9390. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9391. {
  9392. struct tg3 *tp = netdev_priv(dev);
  9393. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9394. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9395. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9396. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9397. }
  9398. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9399. {
  9400. struct tg3 *tp = netdev_priv(dev);
  9401. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9402. wol->supported = WAKE_MAGIC;
  9403. else
  9404. wol->supported = 0;
  9405. wol->wolopts = 0;
  9406. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9407. wol->wolopts = WAKE_MAGIC;
  9408. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9409. }
  9410. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9411. {
  9412. struct tg3 *tp = netdev_priv(dev);
  9413. struct device *dp = &tp->pdev->dev;
  9414. if (wol->wolopts & ~WAKE_MAGIC)
  9415. return -EINVAL;
  9416. if ((wol->wolopts & WAKE_MAGIC) &&
  9417. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9418. return -EINVAL;
  9419. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9420. spin_lock_bh(&tp->lock);
  9421. if (device_may_wakeup(dp))
  9422. tg3_flag_set(tp, WOL_ENABLE);
  9423. else
  9424. tg3_flag_clear(tp, WOL_ENABLE);
  9425. spin_unlock_bh(&tp->lock);
  9426. return 0;
  9427. }
  9428. static u32 tg3_get_msglevel(struct net_device *dev)
  9429. {
  9430. struct tg3 *tp = netdev_priv(dev);
  9431. return tp->msg_enable;
  9432. }
  9433. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9434. {
  9435. struct tg3 *tp = netdev_priv(dev);
  9436. tp->msg_enable = value;
  9437. }
  9438. static int tg3_nway_reset(struct net_device *dev)
  9439. {
  9440. struct tg3 *tp = netdev_priv(dev);
  9441. int r;
  9442. if (!netif_running(dev))
  9443. return -EAGAIN;
  9444. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9445. return -EINVAL;
  9446. if (tg3_flag(tp, USE_PHYLIB)) {
  9447. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9448. return -EAGAIN;
  9449. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9450. } else {
  9451. u32 bmcr;
  9452. spin_lock_bh(&tp->lock);
  9453. r = -EINVAL;
  9454. tg3_readphy(tp, MII_BMCR, &bmcr);
  9455. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9456. ((bmcr & BMCR_ANENABLE) ||
  9457. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9458. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9459. BMCR_ANENABLE);
  9460. r = 0;
  9461. }
  9462. spin_unlock_bh(&tp->lock);
  9463. }
  9464. return r;
  9465. }
  9466. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9467. {
  9468. struct tg3 *tp = netdev_priv(dev);
  9469. ering->rx_max_pending = tp->rx_std_ring_mask;
  9470. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9471. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9472. else
  9473. ering->rx_jumbo_max_pending = 0;
  9474. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9475. ering->rx_pending = tp->rx_pending;
  9476. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9477. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9478. else
  9479. ering->rx_jumbo_pending = 0;
  9480. ering->tx_pending = tp->napi[0].tx_pending;
  9481. }
  9482. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9483. {
  9484. struct tg3 *tp = netdev_priv(dev);
  9485. int i, irq_sync = 0, err = 0;
  9486. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9487. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9488. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9489. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9490. (tg3_flag(tp, TSO_BUG) &&
  9491. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9492. return -EINVAL;
  9493. if (netif_running(dev)) {
  9494. tg3_phy_stop(tp);
  9495. tg3_netif_stop(tp);
  9496. irq_sync = 1;
  9497. }
  9498. tg3_full_lock(tp, irq_sync);
  9499. tp->rx_pending = ering->rx_pending;
  9500. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9501. tp->rx_pending > 63)
  9502. tp->rx_pending = 63;
  9503. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9504. for (i = 0; i < tp->irq_max; i++)
  9505. tp->napi[i].tx_pending = ering->tx_pending;
  9506. if (netif_running(dev)) {
  9507. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9508. err = tg3_restart_hw(tp, 1);
  9509. if (!err)
  9510. tg3_netif_start(tp);
  9511. }
  9512. tg3_full_unlock(tp);
  9513. if (irq_sync && !err)
  9514. tg3_phy_start(tp);
  9515. return err;
  9516. }
  9517. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9518. {
  9519. struct tg3 *tp = netdev_priv(dev);
  9520. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9521. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9522. epause->rx_pause = 1;
  9523. else
  9524. epause->rx_pause = 0;
  9525. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9526. epause->tx_pause = 1;
  9527. else
  9528. epause->tx_pause = 0;
  9529. }
  9530. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9531. {
  9532. struct tg3 *tp = netdev_priv(dev);
  9533. int err = 0;
  9534. if (tg3_flag(tp, USE_PHYLIB)) {
  9535. u32 newadv;
  9536. struct phy_device *phydev;
  9537. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9538. if (!(phydev->supported & SUPPORTED_Pause) ||
  9539. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9540. (epause->rx_pause != epause->tx_pause)))
  9541. return -EINVAL;
  9542. tp->link_config.flowctrl = 0;
  9543. if (epause->rx_pause) {
  9544. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9545. if (epause->tx_pause) {
  9546. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9547. newadv = ADVERTISED_Pause;
  9548. } else
  9549. newadv = ADVERTISED_Pause |
  9550. ADVERTISED_Asym_Pause;
  9551. } else if (epause->tx_pause) {
  9552. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9553. newadv = ADVERTISED_Asym_Pause;
  9554. } else
  9555. newadv = 0;
  9556. if (epause->autoneg)
  9557. tg3_flag_set(tp, PAUSE_AUTONEG);
  9558. else
  9559. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9560. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9561. u32 oldadv = phydev->advertising &
  9562. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9563. if (oldadv != newadv) {
  9564. phydev->advertising &=
  9565. ~(ADVERTISED_Pause |
  9566. ADVERTISED_Asym_Pause);
  9567. phydev->advertising |= newadv;
  9568. if (phydev->autoneg) {
  9569. /*
  9570. * Always renegotiate the link to
  9571. * inform our link partner of our
  9572. * flow control settings, even if the
  9573. * flow control is forced. Let
  9574. * tg3_adjust_link() do the final
  9575. * flow control setup.
  9576. */
  9577. return phy_start_aneg(phydev);
  9578. }
  9579. }
  9580. if (!epause->autoneg)
  9581. tg3_setup_flow_control(tp, 0, 0);
  9582. } else {
  9583. tp->link_config.advertising &=
  9584. ~(ADVERTISED_Pause |
  9585. ADVERTISED_Asym_Pause);
  9586. tp->link_config.advertising |= newadv;
  9587. }
  9588. } else {
  9589. int irq_sync = 0;
  9590. if (netif_running(dev)) {
  9591. tg3_netif_stop(tp);
  9592. irq_sync = 1;
  9593. }
  9594. tg3_full_lock(tp, irq_sync);
  9595. if (epause->autoneg)
  9596. tg3_flag_set(tp, PAUSE_AUTONEG);
  9597. else
  9598. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9599. if (epause->rx_pause)
  9600. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9601. else
  9602. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9603. if (epause->tx_pause)
  9604. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9605. else
  9606. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9607. if (netif_running(dev)) {
  9608. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9609. err = tg3_restart_hw(tp, 1);
  9610. if (!err)
  9611. tg3_netif_start(tp);
  9612. }
  9613. tg3_full_unlock(tp);
  9614. }
  9615. return err;
  9616. }
  9617. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9618. {
  9619. switch (sset) {
  9620. case ETH_SS_TEST:
  9621. return TG3_NUM_TEST;
  9622. case ETH_SS_STATS:
  9623. return TG3_NUM_STATS;
  9624. default:
  9625. return -EOPNOTSUPP;
  9626. }
  9627. }
  9628. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9629. u32 *rules __always_unused)
  9630. {
  9631. struct tg3 *tp = netdev_priv(dev);
  9632. if (!tg3_flag(tp, SUPPORT_MSIX))
  9633. return -EOPNOTSUPP;
  9634. switch (info->cmd) {
  9635. case ETHTOOL_GRXRINGS:
  9636. if (netif_running(tp->dev))
  9637. info->data = tp->rxq_cnt;
  9638. else {
  9639. info->data = num_online_cpus();
  9640. if (info->data > TG3_RSS_MAX_NUM_QS)
  9641. info->data = TG3_RSS_MAX_NUM_QS;
  9642. }
  9643. /* The first interrupt vector only
  9644. * handles link interrupts.
  9645. */
  9646. info->data -= 1;
  9647. return 0;
  9648. default:
  9649. return -EOPNOTSUPP;
  9650. }
  9651. }
  9652. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9653. {
  9654. u32 size = 0;
  9655. struct tg3 *tp = netdev_priv(dev);
  9656. if (tg3_flag(tp, SUPPORT_MSIX))
  9657. size = TG3_RSS_INDIR_TBL_SIZE;
  9658. return size;
  9659. }
  9660. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9661. {
  9662. struct tg3 *tp = netdev_priv(dev);
  9663. int i;
  9664. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9665. indir[i] = tp->rss_ind_tbl[i];
  9666. return 0;
  9667. }
  9668. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9669. {
  9670. struct tg3 *tp = netdev_priv(dev);
  9671. size_t i;
  9672. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9673. tp->rss_ind_tbl[i] = indir[i];
  9674. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9675. return 0;
  9676. /* It is legal to write the indirection
  9677. * table while the device is running.
  9678. */
  9679. tg3_full_lock(tp, 0);
  9680. tg3_rss_write_indir_tbl(tp);
  9681. tg3_full_unlock(tp);
  9682. return 0;
  9683. }
  9684. static void tg3_get_channels(struct net_device *dev,
  9685. struct ethtool_channels *channel)
  9686. {
  9687. struct tg3 *tp = netdev_priv(dev);
  9688. u32 deflt_qs = netif_get_num_default_rss_queues();
  9689. channel->max_rx = tp->rxq_max;
  9690. channel->max_tx = tp->txq_max;
  9691. if (netif_running(dev)) {
  9692. channel->rx_count = tp->rxq_cnt;
  9693. channel->tx_count = tp->txq_cnt;
  9694. } else {
  9695. if (tp->rxq_req)
  9696. channel->rx_count = tp->rxq_req;
  9697. else
  9698. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9699. if (tp->txq_req)
  9700. channel->tx_count = tp->txq_req;
  9701. else
  9702. channel->tx_count = min(deflt_qs, tp->txq_max);
  9703. }
  9704. }
  9705. static int tg3_set_channels(struct net_device *dev,
  9706. struct ethtool_channels *channel)
  9707. {
  9708. struct tg3 *tp = netdev_priv(dev);
  9709. if (!tg3_flag(tp, SUPPORT_MSIX))
  9710. return -EOPNOTSUPP;
  9711. if (channel->rx_count > tp->rxq_max ||
  9712. channel->tx_count > tp->txq_max)
  9713. return -EINVAL;
  9714. tp->rxq_req = channel->rx_count;
  9715. tp->txq_req = channel->tx_count;
  9716. if (!netif_running(dev))
  9717. return 0;
  9718. tg3_stop(tp);
  9719. tg3_carrier_off(tp);
  9720. tg3_start(tp, true, false, false);
  9721. return 0;
  9722. }
  9723. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9724. {
  9725. switch (stringset) {
  9726. case ETH_SS_STATS:
  9727. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9728. break;
  9729. case ETH_SS_TEST:
  9730. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9731. break;
  9732. default:
  9733. WARN_ON(1); /* we need a WARN() */
  9734. break;
  9735. }
  9736. }
  9737. static int tg3_set_phys_id(struct net_device *dev,
  9738. enum ethtool_phys_id_state state)
  9739. {
  9740. struct tg3 *tp = netdev_priv(dev);
  9741. if (!netif_running(tp->dev))
  9742. return -EAGAIN;
  9743. switch (state) {
  9744. case ETHTOOL_ID_ACTIVE:
  9745. return 1; /* cycle on/off once per second */
  9746. case ETHTOOL_ID_ON:
  9747. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9748. LED_CTRL_1000MBPS_ON |
  9749. LED_CTRL_100MBPS_ON |
  9750. LED_CTRL_10MBPS_ON |
  9751. LED_CTRL_TRAFFIC_OVERRIDE |
  9752. LED_CTRL_TRAFFIC_BLINK |
  9753. LED_CTRL_TRAFFIC_LED);
  9754. break;
  9755. case ETHTOOL_ID_OFF:
  9756. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9757. LED_CTRL_TRAFFIC_OVERRIDE);
  9758. break;
  9759. case ETHTOOL_ID_INACTIVE:
  9760. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9761. break;
  9762. }
  9763. return 0;
  9764. }
  9765. static void tg3_get_ethtool_stats(struct net_device *dev,
  9766. struct ethtool_stats *estats, u64 *tmp_stats)
  9767. {
  9768. struct tg3 *tp = netdev_priv(dev);
  9769. if (tp->hw_stats)
  9770. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9771. else
  9772. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9773. }
  9774. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9775. {
  9776. int i;
  9777. __be32 *buf;
  9778. u32 offset = 0, len = 0;
  9779. u32 magic, val;
  9780. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9781. return NULL;
  9782. if (magic == TG3_EEPROM_MAGIC) {
  9783. for (offset = TG3_NVM_DIR_START;
  9784. offset < TG3_NVM_DIR_END;
  9785. offset += TG3_NVM_DIRENT_SIZE) {
  9786. if (tg3_nvram_read(tp, offset, &val))
  9787. return NULL;
  9788. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9789. TG3_NVM_DIRTYPE_EXTVPD)
  9790. break;
  9791. }
  9792. if (offset != TG3_NVM_DIR_END) {
  9793. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9794. if (tg3_nvram_read(tp, offset + 4, &offset))
  9795. return NULL;
  9796. offset = tg3_nvram_logical_addr(tp, offset);
  9797. }
  9798. }
  9799. if (!offset || !len) {
  9800. offset = TG3_NVM_VPD_OFF;
  9801. len = TG3_NVM_VPD_LEN;
  9802. }
  9803. buf = kmalloc(len, GFP_KERNEL);
  9804. if (buf == NULL)
  9805. return NULL;
  9806. if (magic == TG3_EEPROM_MAGIC) {
  9807. for (i = 0; i < len; i += 4) {
  9808. /* The data is in little-endian format in NVRAM.
  9809. * Use the big-endian read routines to preserve
  9810. * the byte order as it exists in NVRAM.
  9811. */
  9812. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9813. goto error;
  9814. }
  9815. } else {
  9816. u8 *ptr;
  9817. ssize_t cnt;
  9818. unsigned int pos = 0;
  9819. ptr = (u8 *)&buf[0];
  9820. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9821. cnt = pci_read_vpd(tp->pdev, pos,
  9822. len - pos, ptr);
  9823. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9824. cnt = 0;
  9825. else if (cnt < 0)
  9826. goto error;
  9827. }
  9828. if (pos != len)
  9829. goto error;
  9830. }
  9831. *vpdlen = len;
  9832. return buf;
  9833. error:
  9834. kfree(buf);
  9835. return NULL;
  9836. }
  9837. #define NVRAM_TEST_SIZE 0x100
  9838. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9839. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9840. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9841. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9842. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9843. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9844. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9845. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9846. static int tg3_test_nvram(struct tg3 *tp)
  9847. {
  9848. u32 csum, magic, len;
  9849. __be32 *buf;
  9850. int i, j, k, err = 0, size;
  9851. if (tg3_flag(tp, NO_NVRAM))
  9852. return 0;
  9853. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9854. return -EIO;
  9855. if (magic == TG3_EEPROM_MAGIC)
  9856. size = NVRAM_TEST_SIZE;
  9857. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9858. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9859. TG3_EEPROM_SB_FORMAT_1) {
  9860. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9861. case TG3_EEPROM_SB_REVISION_0:
  9862. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9863. break;
  9864. case TG3_EEPROM_SB_REVISION_2:
  9865. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9866. break;
  9867. case TG3_EEPROM_SB_REVISION_3:
  9868. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9869. break;
  9870. case TG3_EEPROM_SB_REVISION_4:
  9871. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9872. break;
  9873. case TG3_EEPROM_SB_REVISION_5:
  9874. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9875. break;
  9876. case TG3_EEPROM_SB_REVISION_6:
  9877. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9878. break;
  9879. default:
  9880. return -EIO;
  9881. }
  9882. } else
  9883. return 0;
  9884. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9885. size = NVRAM_SELFBOOT_HW_SIZE;
  9886. else
  9887. return -EIO;
  9888. buf = kmalloc(size, GFP_KERNEL);
  9889. if (buf == NULL)
  9890. return -ENOMEM;
  9891. err = -EIO;
  9892. for (i = 0, j = 0; i < size; i += 4, j++) {
  9893. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9894. if (err)
  9895. break;
  9896. }
  9897. if (i < size)
  9898. goto out;
  9899. /* Selfboot format */
  9900. magic = be32_to_cpu(buf[0]);
  9901. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9902. TG3_EEPROM_MAGIC_FW) {
  9903. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9904. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9905. TG3_EEPROM_SB_REVISION_2) {
  9906. /* For rev 2, the csum doesn't include the MBA. */
  9907. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9908. csum8 += buf8[i];
  9909. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9910. csum8 += buf8[i];
  9911. } else {
  9912. for (i = 0; i < size; i++)
  9913. csum8 += buf8[i];
  9914. }
  9915. if (csum8 == 0) {
  9916. err = 0;
  9917. goto out;
  9918. }
  9919. err = -EIO;
  9920. goto out;
  9921. }
  9922. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9923. TG3_EEPROM_MAGIC_HW) {
  9924. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9925. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9926. u8 *buf8 = (u8 *) buf;
  9927. /* Separate the parity bits and the data bytes. */
  9928. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9929. if ((i == 0) || (i == 8)) {
  9930. int l;
  9931. u8 msk;
  9932. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9933. parity[k++] = buf8[i] & msk;
  9934. i++;
  9935. } else if (i == 16) {
  9936. int l;
  9937. u8 msk;
  9938. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9939. parity[k++] = buf8[i] & msk;
  9940. i++;
  9941. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9942. parity[k++] = buf8[i] & msk;
  9943. i++;
  9944. }
  9945. data[j++] = buf8[i];
  9946. }
  9947. err = -EIO;
  9948. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9949. u8 hw8 = hweight8(data[i]);
  9950. if ((hw8 & 0x1) && parity[i])
  9951. goto out;
  9952. else if (!(hw8 & 0x1) && !parity[i])
  9953. goto out;
  9954. }
  9955. err = 0;
  9956. goto out;
  9957. }
  9958. err = -EIO;
  9959. /* Bootstrap checksum at offset 0x10 */
  9960. csum = calc_crc((unsigned char *) buf, 0x10);
  9961. if (csum != le32_to_cpu(buf[0x10/4]))
  9962. goto out;
  9963. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9964. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9965. if (csum != le32_to_cpu(buf[0xfc/4]))
  9966. goto out;
  9967. kfree(buf);
  9968. buf = tg3_vpd_readblock(tp, &len);
  9969. if (!buf)
  9970. return -ENOMEM;
  9971. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9972. if (i > 0) {
  9973. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9974. if (j < 0)
  9975. goto out;
  9976. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9977. goto out;
  9978. i += PCI_VPD_LRDT_TAG_SIZE;
  9979. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9980. PCI_VPD_RO_KEYWORD_CHKSUM);
  9981. if (j > 0) {
  9982. u8 csum8 = 0;
  9983. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9984. for (i = 0; i <= j; i++)
  9985. csum8 += ((u8 *)buf)[i];
  9986. if (csum8)
  9987. goto out;
  9988. }
  9989. }
  9990. err = 0;
  9991. out:
  9992. kfree(buf);
  9993. return err;
  9994. }
  9995. #define TG3_SERDES_TIMEOUT_SEC 2
  9996. #define TG3_COPPER_TIMEOUT_SEC 6
  9997. static int tg3_test_link(struct tg3 *tp)
  9998. {
  9999. int i, max;
  10000. if (!netif_running(tp->dev))
  10001. return -ENODEV;
  10002. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10003. max = TG3_SERDES_TIMEOUT_SEC;
  10004. else
  10005. max = TG3_COPPER_TIMEOUT_SEC;
  10006. for (i = 0; i < max; i++) {
  10007. if (tp->link_up)
  10008. return 0;
  10009. if (msleep_interruptible(1000))
  10010. break;
  10011. }
  10012. return -EIO;
  10013. }
  10014. /* Only test the commonly used registers */
  10015. static int tg3_test_registers(struct tg3 *tp)
  10016. {
  10017. int i, is_5705, is_5750;
  10018. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10019. static struct {
  10020. u16 offset;
  10021. u16 flags;
  10022. #define TG3_FL_5705 0x1
  10023. #define TG3_FL_NOT_5705 0x2
  10024. #define TG3_FL_NOT_5788 0x4
  10025. #define TG3_FL_NOT_5750 0x8
  10026. u32 read_mask;
  10027. u32 write_mask;
  10028. } reg_tbl[] = {
  10029. /* MAC Control Registers */
  10030. { MAC_MODE, TG3_FL_NOT_5705,
  10031. 0x00000000, 0x00ef6f8c },
  10032. { MAC_MODE, TG3_FL_5705,
  10033. 0x00000000, 0x01ef6b8c },
  10034. { MAC_STATUS, TG3_FL_NOT_5705,
  10035. 0x03800107, 0x00000000 },
  10036. { MAC_STATUS, TG3_FL_5705,
  10037. 0x03800100, 0x00000000 },
  10038. { MAC_ADDR_0_HIGH, 0x0000,
  10039. 0x00000000, 0x0000ffff },
  10040. { MAC_ADDR_0_LOW, 0x0000,
  10041. 0x00000000, 0xffffffff },
  10042. { MAC_RX_MTU_SIZE, 0x0000,
  10043. 0x00000000, 0x0000ffff },
  10044. { MAC_TX_MODE, 0x0000,
  10045. 0x00000000, 0x00000070 },
  10046. { MAC_TX_LENGTHS, 0x0000,
  10047. 0x00000000, 0x00003fff },
  10048. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10049. 0x00000000, 0x000007fc },
  10050. { MAC_RX_MODE, TG3_FL_5705,
  10051. 0x00000000, 0x000007dc },
  10052. { MAC_HASH_REG_0, 0x0000,
  10053. 0x00000000, 0xffffffff },
  10054. { MAC_HASH_REG_1, 0x0000,
  10055. 0x00000000, 0xffffffff },
  10056. { MAC_HASH_REG_2, 0x0000,
  10057. 0x00000000, 0xffffffff },
  10058. { MAC_HASH_REG_3, 0x0000,
  10059. 0x00000000, 0xffffffff },
  10060. /* Receive Data and Receive BD Initiator Control Registers. */
  10061. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10062. 0x00000000, 0xffffffff },
  10063. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10064. 0x00000000, 0xffffffff },
  10065. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10066. 0x00000000, 0x00000003 },
  10067. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10068. 0x00000000, 0xffffffff },
  10069. { RCVDBDI_STD_BD+0, 0x0000,
  10070. 0x00000000, 0xffffffff },
  10071. { RCVDBDI_STD_BD+4, 0x0000,
  10072. 0x00000000, 0xffffffff },
  10073. { RCVDBDI_STD_BD+8, 0x0000,
  10074. 0x00000000, 0xffff0002 },
  10075. { RCVDBDI_STD_BD+0xc, 0x0000,
  10076. 0x00000000, 0xffffffff },
  10077. /* Receive BD Initiator Control Registers. */
  10078. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10079. 0x00000000, 0xffffffff },
  10080. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10081. 0x00000000, 0x000003ff },
  10082. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10083. 0x00000000, 0xffffffff },
  10084. /* Host Coalescing Control Registers. */
  10085. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10086. 0x00000000, 0x00000004 },
  10087. { HOSTCC_MODE, TG3_FL_5705,
  10088. 0x00000000, 0x000000f6 },
  10089. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10090. 0x00000000, 0xffffffff },
  10091. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10092. 0x00000000, 0x000003ff },
  10093. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10094. 0x00000000, 0xffffffff },
  10095. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10096. 0x00000000, 0x000003ff },
  10097. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10098. 0x00000000, 0xffffffff },
  10099. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10100. 0x00000000, 0x000000ff },
  10101. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10102. 0x00000000, 0xffffffff },
  10103. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10104. 0x00000000, 0x000000ff },
  10105. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10106. 0x00000000, 0xffffffff },
  10107. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10108. 0x00000000, 0xffffffff },
  10109. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10110. 0x00000000, 0xffffffff },
  10111. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10112. 0x00000000, 0x000000ff },
  10113. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10114. 0x00000000, 0xffffffff },
  10115. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10116. 0x00000000, 0x000000ff },
  10117. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10118. 0x00000000, 0xffffffff },
  10119. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10120. 0x00000000, 0xffffffff },
  10121. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10122. 0x00000000, 0xffffffff },
  10123. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10124. 0x00000000, 0xffffffff },
  10125. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10126. 0x00000000, 0xffffffff },
  10127. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10128. 0xffffffff, 0x00000000 },
  10129. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10130. 0xffffffff, 0x00000000 },
  10131. /* Buffer Manager Control Registers. */
  10132. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10133. 0x00000000, 0x007fff80 },
  10134. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10135. 0x00000000, 0x007fffff },
  10136. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10137. 0x00000000, 0x0000003f },
  10138. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10139. 0x00000000, 0x000001ff },
  10140. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10141. 0x00000000, 0x000001ff },
  10142. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10143. 0xffffffff, 0x00000000 },
  10144. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10145. 0xffffffff, 0x00000000 },
  10146. /* Mailbox Registers */
  10147. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10148. 0x00000000, 0x000001ff },
  10149. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10150. 0x00000000, 0x000001ff },
  10151. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10152. 0x00000000, 0x000007ff },
  10153. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10154. 0x00000000, 0x000001ff },
  10155. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10156. };
  10157. is_5705 = is_5750 = 0;
  10158. if (tg3_flag(tp, 5705_PLUS)) {
  10159. is_5705 = 1;
  10160. if (tg3_flag(tp, 5750_PLUS))
  10161. is_5750 = 1;
  10162. }
  10163. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10164. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10165. continue;
  10166. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10167. continue;
  10168. if (tg3_flag(tp, IS_5788) &&
  10169. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10170. continue;
  10171. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10172. continue;
  10173. offset = (u32) reg_tbl[i].offset;
  10174. read_mask = reg_tbl[i].read_mask;
  10175. write_mask = reg_tbl[i].write_mask;
  10176. /* Save the original register content */
  10177. save_val = tr32(offset);
  10178. /* Determine the read-only value. */
  10179. read_val = save_val & read_mask;
  10180. /* Write zero to the register, then make sure the read-only bits
  10181. * are not changed and the read/write bits are all zeros.
  10182. */
  10183. tw32(offset, 0);
  10184. val = tr32(offset);
  10185. /* Test the read-only and read/write bits. */
  10186. if (((val & read_mask) != read_val) || (val & write_mask))
  10187. goto out;
  10188. /* Write ones to all the bits defined by RdMask and WrMask, then
  10189. * make sure the read-only bits are not changed and the
  10190. * read/write bits are all ones.
  10191. */
  10192. tw32(offset, read_mask | write_mask);
  10193. val = tr32(offset);
  10194. /* Test the read-only bits. */
  10195. if ((val & read_mask) != read_val)
  10196. goto out;
  10197. /* Test the read/write bits. */
  10198. if ((val & write_mask) != write_mask)
  10199. goto out;
  10200. tw32(offset, save_val);
  10201. }
  10202. return 0;
  10203. out:
  10204. if (netif_msg_hw(tp))
  10205. netdev_err(tp->dev,
  10206. "Register test failed at offset %x\n", offset);
  10207. tw32(offset, save_val);
  10208. return -EIO;
  10209. }
  10210. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10211. {
  10212. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10213. int i;
  10214. u32 j;
  10215. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10216. for (j = 0; j < len; j += 4) {
  10217. u32 val;
  10218. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10219. tg3_read_mem(tp, offset + j, &val);
  10220. if (val != test_pattern[i])
  10221. return -EIO;
  10222. }
  10223. }
  10224. return 0;
  10225. }
  10226. static int tg3_test_memory(struct tg3 *tp)
  10227. {
  10228. static struct mem_entry {
  10229. u32 offset;
  10230. u32 len;
  10231. } mem_tbl_570x[] = {
  10232. { 0x00000000, 0x00b50},
  10233. { 0x00002000, 0x1c000},
  10234. { 0xffffffff, 0x00000}
  10235. }, mem_tbl_5705[] = {
  10236. { 0x00000100, 0x0000c},
  10237. { 0x00000200, 0x00008},
  10238. { 0x00004000, 0x00800},
  10239. { 0x00006000, 0x01000},
  10240. { 0x00008000, 0x02000},
  10241. { 0x00010000, 0x0e000},
  10242. { 0xffffffff, 0x00000}
  10243. }, mem_tbl_5755[] = {
  10244. { 0x00000200, 0x00008},
  10245. { 0x00004000, 0x00800},
  10246. { 0x00006000, 0x00800},
  10247. { 0x00008000, 0x02000},
  10248. { 0x00010000, 0x0c000},
  10249. { 0xffffffff, 0x00000}
  10250. }, mem_tbl_5906[] = {
  10251. { 0x00000200, 0x00008},
  10252. { 0x00004000, 0x00400},
  10253. { 0x00006000, 0x00400},
  10254. { 0x00008000, 0x01000},
  10255. { 0x00010000, 0x01000},
  10256. { 0xffffffff, 0x00000}
  10257. }, mem_tbl_5717[] = {
  10258. { 0x00000200, 0x00008},
  10259. { 0x00010000, 0x0a000},
  10260. { 0x00020000, 0x13c00},
  10261. { 0xffffffff, 0x00000}
  10262. }, mem_tbl_57765[] = {
  10263. { 0x00000200, 0x00008},
  10264. { 0x00004000, 0x00800},
  10265. { 0x00006000, 0x09800},
  10266. { 0x00010000, 0x0a000},
  10267. { 0xffffffff, 0x00000}
  10268. };
  10269. struct mem_entry *mem_tbl;
  10270. int err = 0;
  10271. int i;
  10272. if (tg3_flag(tp, 5717_PLUS))
  10273. mem_tbl = mem_tbl_5717;
  10274. else if (tg3_flag(tp, 57765_CLASS) ||
  10275. tg3_asic_rev(tp) == ASIC_REV_5762)
  10276. mem_tbl = mem_tbl_57765;
  10277. else if (tg3_flag(tp, 5755_PLUS))
  10278. mem_tbl = mem_tbl_5755;
  10279. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10280. mem_tbl = mem_tbl_5906;
  10281. else if (tg3_flag(tp, 5705_PLUS))
  10282. mem_tbl = mem_tbl_5705;
  10283. else
  10284. mem_tbl = mem_tbl_570x;
  10285. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10286. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10287. if (err)
  10288. break;
  10289. }
  10290. return err;
  10291. }
  10292. #define TG3_TSO_MSS 500
  10293. #define TG3_TSO_IP_HDR_LEN 20
  10294. #define TG3_TSO_TCP_HDR_LEN 20
  10295. #define TG3_TSO_TCP_OPT_LEN 12
  10296. static const u8 tg3_tso_header[] = {
  10297. 0x08, 0x00,
  10298. 0x45, 0x00, 0x00, 0x00,
  10299. 0x00, 0x00, 0x40, 0x00,
  10300. 0x40, 0x06, 0x00, 0x00,
  10301. 0x0a, 0x00, 0x00, 0x01,
  10302. 0x0a, 0x00, 0x00, 0x02,
  10303. 0x0d, 0x00, 0xe0, 0x00,
  10304. 0x00, 0x00, 0x01, 0x00,
  10305. 0x00, 0x00, 0x02, 0x00,
  10306. 0x80, 0x10, 0x10, 0x00,
  10307. 0x14, 0x09, 0x00, 0x00,
  10308. 0x01, 0x01, 0x08, 0x0a,
  10309. 0x11, 0x11, 0x11, 0x11,
  10310. 0x11, 0x11, 0x11, 0x11,
  10311. };
  10312. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10313. {
  10314. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10315. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10316. u32 budget;
  10317. struct sk_buff *skb;
  10318. u8 *tx_data, *rx_data;
  10319. dma_addr_t map;
  10320. int num_pkts, tx_len, rx_len, i, err;
  10321. struct tg3_rx_buffer_desc *desc;
  10322. struct tg3_napi *tnapi, *rnapi;
  10323. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10324. tnapi = &tp->napi[0];
  10325. rnapi = &tp->napi[0];
  10326. if (tp->irq_cnt > 1) {
  10327. if (tg3_flag(tp, ENABLE_RSS))
  10328. rnapi = &tp->napi[1];
  10329. if (tg3_flag(tp, ENABLE_TSS))
  10330. tnapi = &tp->napi[1];
  10331. }
  10332. coal_now = tnapi->coal_now | rnapi->coal_now;
  10333. err = -EIO;
  10334. tx_len = pktsz;
  10335. skb = netdev_alloc_skb(tp->dev, tx_len);
  10336. if (!skb)
  10337. return -ENOMEM;
  10338. tx_data = skb_put(skb, tx_len);
  10339. memcpy(tx_data, tp->dev->dev_addr, 6);
  10340. memset(tx_data + 6, 0x0, 8);
  10341. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10342. if (tso_loopback) {
  10343. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10344. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10345. TG3_TSO_TCP_OPT_LEN;
  10346. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10347. sizeof(tg3_tso_header));
  10348. mss = TG3_TSO_MSS;
  10349. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10350. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10351. /* Set the total length field in the IP header */
  10352. iph->tot_len = htons((u16)(mss + hdr_len));
  10353. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10354. TXD_FLAG_CPU_POST_DMA);
  10355. if (tg3_flag(tp, HW_TSO_1) ||
  10356. tg3_flag(tp, HW_TSO_2) ||
  10357. tg3_flag(tp, HW_TSO_3)) {
  10358. struct tcphdr *th;
  10359. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10360. th = (struct tcphdr *)&tx_data[val];
  10361. th->check = 0;
  10362. } else
  10363. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10364. if (tg3_flag(tp, HW_TSO_3)) {
  10365. mss |= (hdr_len & 0xc) << 12;
  10366. if (hdr_len & 0x10)
  10367. base_flags |= 0x00000010;
  10368. base_flags |= (hdr_len & 0x3e0) << 5;
  10369. } else if (tg3_flag(tp, HW_TSO_2))
  10370. mss |= hdr_len << 9;
  10371. else if (tg3_flag(tp, HW_TSO_1) ||
  10372. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10373. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10374. } else {
  10375. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10376. }
  10377. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10378. } else {
  10379. num_pkts = 1;
  10380. data_off = ETH_HLEN;
  10381. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10382. tx_len > VLAN_ETH_FRAME_LEN)
  10383. base_flags |= TXD_FLAG_JMB_PKT;
  10384. }
  10385. for (i = data_off; i < tx_len; i++)
  10386. tx_data[i] = (u8) (i & 0xff);
  10387. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10388. if (pci_dma_mapping_error(tp->pdev, map)) {
  10389. dev_kfree_skb(skb);
  10390. return -EIO;
  10391. }
  10392. val = tnapi->tx_prod;
  10393. tnapi->tx_buffers[val].skb = skb;
  10394. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10395. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10396. rnapi->coal_now);
  10397. udelay(10);
  10398. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10399. budget = tg3_tx_avail(tnapi);
  10400. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10401. base_flags | TXD_FLAG_END, mss, 0)) {
  10402. tnapi->tx_buffers[val].skb = NULL;
  10403. dev_kfree_skb(skb);
  10404. return -EIO;
  10405. }
  10406. tnapi->tx_prod++;
  10407. /* Sync BD data before updating mailbox */
  10408. wmb();
  10409. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10410. tr32_mailbox(tnapi->prodmbox);
  10411. udelay(10);
  10412. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10413. for (i = 0; i < 35; i++) {
  10414. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10415. coal_now);
  10416. udelay(10);
  10417. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10418. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10419. if ((tx_idx == tnapi->tx_prod) &&
  10420. (rx_idx == (rx_start_idx + num_pkts)))
  10421. break;
  10422. }
  10423. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10424. dev_kfree_skb(skb);
  10425. if (tx_idx != tnapi->tx_prod)
  10426. goto out;
  10427. if (rx_idx != rx_start_idx + num_pkts)
  10428. goto out;
  10429. val = data_off;
  10430. while (rx_idx != rx_start_idx) {
  10431. desc = &rnapi->rx_rcb[rx_start_idx++];
  10432. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10433. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10434. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10435. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10436. goto out;
  10437. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10438. - ETH_FCS_LEN;
  10439. if (!tso_loopback) {
  10440. if (rx_len != tx_len)
  10441. goto out;
  10442. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10443. if (opaque_key != RXD_OPAQUE_RING_STD)
  10444. goto out;
  10445. } else {
  10446. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10447. goto out;
  10448. }
  10449. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10450. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10451. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10452. goto out;
  10453. }
  10454. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10455. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10456. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10457. mapping);
  10458. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10459. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10460. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10461. mapping);
  10462. } else
  10463. goto out;
  10464. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10465. PCI_DMA_FROMDEVICE);
  10466. rx_data += TG3_RX_OFFSET(tp);
  10467. for (i = data_off; i < rx_len; i++, val++) {
  10468. if (*(rx_data + i) != (u8) (val & 0xff))
  10469. goto out;
  10470. }
  10471. }
  10472. err = 0;
  10473. /* tg3_free_rings will unmap and free the rx_data */
  10474. out:
  10475. return err;
  10476. }
  10477. #define TG3_STD_LOOPBACK_FAILED 1
  10478. #define TG3_JMB_LOOPBACK_FAILED 2
  10479. #define TG3_TSO_LOOPBACK_FAILED 4
  10480. #define TG3_LOOPBACK_FAILED \
  10481. (TG3_STD_LOOPBACK_FAILED | \
  10482. TG3_JMB_LOOPBACK_FAILED | \
  10483. TG3_TSO_LOOPBACK_FAILED)
  10484. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10485. {
  10486. int err = -EIO;
  10487. u32 eee_cap;
  10488. u32 jmb_pkt_sz = 9000;
  10489. if (tp->dma_limit)
  10490. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10491. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10492. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10493. if (!netif_running(tp->dev)) {
  10494. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10495. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10496. if (do_extlpbk)
  10497. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10498. goto done;
  10499. }
  10500. err = tg3_reset_hw(tp, 1);
  10501. if (err) {
  10502. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10503. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10504. if (do_extlpbk)
  10505. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10506. goto done;
  10507. }
  10508. if (tg3_flag(tp, ENABLE_RSS)) {
  10509. int i;
  10510. /* Reroute all rx packets to the 1st queue */
  10511. for (i = MAC_RSS_INDIR_TBL_0;
  10512. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10513. tw32(i, 0x0);
  10514. }
  10515. /* HW errata - mac loopback fails in some cases on 5780.
  10516. * Normal traffic and PHY loopback are not affected by
  10517. * errata. Also, the MAC loopback test is deprecated for
  10518. * all newer ASIC revisions.
  10519. */
  10520. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10521. !tg3_flag(tp, CPMU_PRESENT)) {
  10522. tg3_mac_loopback(tp, true);
  10523. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10524. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10525. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10526. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10527. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10528. tg3_mac_loopback(tp, false);
  10529. }
  10530. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10531. !tg3_flag(tp, USE_PHYLIB)) {
  10532. int i;
  10533. tg3_phy_lpbk_set(tp, 0, false);
  10534. /* Wait for link */
  10535. for (i = 0; i < 100; i++) {
  10536. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10537. break;
  10538. mdelay(1);
  10539. }
  10540. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10541. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10542. if (tg3_flag(tp, TSO_CAPABLE) &&
  10543. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10544. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10545. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10546. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10547. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10548. if (do_extlpbk) {
  10549. tg3_phy_lpbk_set(tp, 0, true);
  10550. /* All link indications report up, but the hardware
  10551. * isn't really ready for about 20 msec. Double it
  10552. * to be sure.
  10553. */
  10554. mdelay(40);
  10555. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10556. data[TG3_EXT_LOOPB_TEST] |=
  10557. TG3_STD_LOOPBACK_FAILED;
  10558. if (tg3_flag(tp, TSO_CAPABLE) &&
  10559. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10560. data[TG3_EXT_LOOPB_TEST] |=
  10561. TG3_TSO_LOOPBACK_FAILED;
  10562. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10563. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10564. data[TG3_EXT_LOOPB_TEST] |=
  10565. TG3_JMB_LOOPBACK_FAILED;
  10566. }
  10567. /* Re-enable gphy autopowerdown. */
  10568. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10569. tg3_phy_toggle_apd(tp, true);
  10570. }
  10571. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10572. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10573. done:
  10574. tp->phy_flags |= eee_cap;
  10575. return err;
  10576. }
  10577. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10578. u64 *data)
  10579. {
  10580. struct tg3 *tp = netdev_priv(dev);
  10581. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10582. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10583. tg3_power_up(tp)) {
  10584. etest->flags |= ETH_TEST_FL_FAILED;
  10585. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10586. return;
  10587. }
  10588. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10589. if (tg3_test_nvram(tp) != 0) {
  10590. etest->flags |= ETH_TEST_FL_FAILED;
  10591. data[TG3_NVRAM_TEST] = 1;
  10592. }
  10593. if (!doextlpbk && tg3_test_link(tp)) {
  10594. etest->flags |= ETH_TEST_FL_FAILED;
  10595. data[TG3_LINK_TEST] = 1;
  10596. }
  10597. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10598. int err, err2 = 0, irq_sync = 0;
  10599. if (netif_running(dev)) {
  10600. tg3_phy_stop(tp);
  10601. tg3_netif_stop(tp);
  10602. irq_sync = 1;
  10603. }
  10604. tg3_full_lock(tp, irq_sync);
  10605. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10606. err = tg3_nvram_lock(tp);
  10607. tg3_halt_cpu(tp, RX_CPU_BASE);
  10608. if (!tg3_flag(tp, 5705_PLUS))
  10609. tg3_halt_cpu(tp, TX_CPU_BASE);
  10610. if (!err)
  10611. tg3_nvram_unlock(tp);
  10612. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10613. tg3_phy_reset(tp);
  10614. if (tg3_test_registers(tp) != 0) {
  10615. etest->flags |= ETH_TEST_FL_FAILED;
  10616. data[TG3_REGISTER_TEST] = 1;
  10617. }
  10618. if (tg3_test_memory(tp) != 0) {
  10619. etest->flags |= ETH_TEST_FL_FAILED;
  10620. data[TG3_MEMORY_TEST] = 1;
  10621. }
  10622. if (doextlpbk)
  10623. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10624. if (tg3_test_loopback(tp, data, doextlpbk))
  10625. etest->flags |= ETH_TEST_FL_FAILED;
  10626. tg3_full_unlock(tp);
  10627. if (tg3_test_interrupt(tp) != 0) {
  10628. etest->flags |= ETH_TEST_FL_FAILED;
  10629. data[TG3_INTERRUPT_TEST] = 1;
  10630. }
  10631. tg3_full_lock(tp, 0);
  10632. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10633. if (netif_running(dev)) {
  10634. tg3_flag_set(tp, INIT_COMPLETE);
  10635. err2 = tg3_restart_hw(tp, 1);
  10636. if (!err2)
  10637. tg3_netif_start(tp);
  10638. }
  10639. tg3_full_unlock(tp);
  10640. if (irq_sync && !err2)
  10641. tg3_phy_start(tp);
  10642. }
  10643. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10644. tg3_power_down(tp);
  10645. }
  10646. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10647. struct ifreq *ifr, int cmd)
  10648. {
  10649. struct tg3 *tp = netdev_priv(dev);
  10650. struct hwtstamp_config stmpconf;
  10651. if (!tg3_flag(tp, PTP_CAPABLE))
  10652. return -EINVAL;
  10653. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10654. return -EFAULT;
  10655. if (stmpconf.flags)
  10656. return -EINVAL;
  10657. switch (stmpconf.tx_type) {
  10658. case HWTSTAMP_TX_ON:
  10659. tg3_flag_set(tp, TX_TSTAMP_EN);
  10660. break;
  10661. case HWTSTAMP_TX_OFF:
  10662. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10663. break;
  10664. default:
  10665. return -ERANGE;
  10666. }
  10667. switch (stmpconf.rx_filter) {
  10668. case HWTSTAMP_FILTER_NONE:
  10669. tp->rxptpctl = 0;
  10670. break;
  10671. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10672. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10673. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10674. break;
  10675. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10676. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10677. TG3_RX_PTP_CTL_SYNC_EVNT;
  10678. break;
  10679. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10680. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10681. TG3_RX_PTP_CTL_DELAY_REQ;
  10682. break;
  10683. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10684. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10685. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10686. break;
  10687. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10688. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10689. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10690. break;
  10691. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10692. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10693. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10694. break;
  10695. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10696. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10697. TG3_RX_PTP_CTL_SYNC_EVNT;
  10698. break;
  10699. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10700. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10701. TG3_RX_PTP_CTL_SYNC_EVNT;
  10702. break;
  10703. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10704. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10705. TG3_RX_PTP_CTL_SYNC_EVNT;
  10706. break;
  10707. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10708. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10709. TG3_RX_PTP_CTL_DELAY_REQ;
  10710. break;
  10711. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10712. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10713. TG3_RX_PTP_CTL_DELAY_REQ;
  10714. break;
  10715. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10716. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10717. TG3_RX_PTP_CTL_DELAY_REQ;
  10718. break;
  10719. default:
  10720. return -ERANGE;
  10721. }
  10722. if (netif_running(dev) && tp->rxptpctl)
  10723. tw32(TG3_RX_PTP_CTL,
  10724. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10725. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10726. -EFAULT : 0;
  10727. }
  10728. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10729. {
  10730. struct mii_ioctl_data *data = if_mii(ifr);
  10731. struct tg3 *tp = netdev_priv(dev);
  10732. int err;
  10733. if (tg3_flag(tp, USE_PHYLIB)) {
  10734. struct phy_device *phydev;
  10735. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10736. return -EAGAIN;
  10737. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10738. return phy_mii_ioctl(phydev, ifr, cmd);
  10739. }
  10740. switch (cmd) {
  10741. case SIOCGMIIPHY:
  10742. data->phy_id = tp->phy_addr;
  10743. /* fallthru */
  10744. case SIOCGMIIREG: {
  10745. u32 mii_regval;
  10746. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10747. break; /* We have no PHY */
  10748. if (!netif_running(dev))
  10749. return -EAGAIN;
  10750. spin_lock_bh(&tp->lock);
  10751. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  10752. data->reg_num & 0x1f, &mii_regval);
  10753. spin_unlock_bh(&tp->lock);
  10754. data->val_out = mii_regval;
  10755. return err;
  10756. }
  10757. case SIOCSMIIREG:
  10758. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10759. break; /* We have no PHY */
  10760. if (!netif_running(dev))
  10761. return -EAGAIN;
  10762. spin_lock_bh(&tp->lock);
  10763. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  10764. data->reg_num & 0x1f, data->val_in);
  10765. spin_unlock_bh(&tp->lock);
  10766. return err;
  10767. case SIOCSHWTSTAMP:
  10768. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10769. default:
  10770. /* do nothing */
  10771. break;
  10772. }
  10773. return -EOPNOTSUPP;
  10774. }
  10775. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10776. {
  10777. struct tg3 *tp = netdev_priv(dev);
  10778. memcpy(ec, &tp->coal, sizeof(*ec));
  10779. return 0;
  10780. }
  10781. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10782. {
  10783. struct tg3 *tp = netdev_priv(dev);
  10784. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10785. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10786. if (!tg3_flag(tp, 5705_PLUS)) {
  10787. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10788. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10789. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10790. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10791. }
  10792. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10793. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10794. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10795. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10796. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10797. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10798. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10799. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10800. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10801. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10802. return -EINVAL;
  10803. /* No rx interrupts will be generated if both are zero */
  10804. if ((ec->rx_coalesce_usecs == 0) &&
  10805. (ec->rx_max_coalesced_frames == 0))
  10806. return -EINVAL;
  10807. /* No tx interrupts will be generated if both are zero */
  10808. if ((ec->tx_coalesce_usecs == 0) &&
  10809. (ec->tx_max_coalesced_frames == 0))
  10810. return -EINVAL;
  10811. /* Only copy relevant parameters, ignore all others. */
  10812. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10813. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10814. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10815. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10816. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10817. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10818. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10819. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10820. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10821. if (netif_running(dev)) {
  10822. tg3_full_lock(tp, 0);
  10823. __tg3_set_coalesce(tp, &tp->coal);
  10824. tg3_full_unlock(tp);
  10825. }
  10826. return 0;
  10827. }
  10828. static const struct ethtool_ops tg3_ethtool_ops = {
  10829. .get_settings = tg3_get_settings,
  10830. .set_settings = tg3_set_settings,
  10831. .get_drvinfo = tg3_get_drvinfo,
  10832. .get_regs_len = tg3_get_regs_len,
  10833. .get_regs = tg3_get_regs,
  10834. .get_wol = tg3_get_wol,
  10835. .set_wol = tg3_set_wol,
  10836. .get_msglevel = tg3_get_msglevel,
  10837. .set_msglevel = tg3_set_msglevel,
  10838. .nway_reset = tg3_nway_reset,
  10839. .get_link = ethtool_op_get_link,
  10840. .get_eeprom_len = tg3_get_eeprom_len,
  10841. .get_eeprom = tg3_get_eeprom,
  10842. .set_eeprom = tg3_set_eeprom,
  10843. .get_ringparam = tg3_get_ringparam,
  10844. .set_ringparam = tg3_set_ringparam,
  10845. .get_pauseparam = tg3_get_pauseparam,
  10846. .set_pauseparam = tg3_set_pauseparam,
  10847. .self_test = tg3_self_test,
  10848. .get_strings = tg3_get_strings,
  10849. .set_phys_id = tg3_set_phys_id,
  10850. .get_ethtool_stats = tg3_get_ethtool_stats,
  10851. .get_coalesce = tg3_get_coalesce,
  10852. .set_coalesce = tg3_set_coalesce,
  10853. .get_sset_count = tg3_get_sset_count,
  10854. .get_rxnfc = tg3_get_rxnfc,
  10855. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10856. .get_rxfh_indir = tg3_get_rxfh_indir,
  10857. .set_rxfh_indir = tg3_set_rxfh_indir,
  10858. .get_channels = tg3_get_channels,
  10859. .set_channels = tg3_set_channels,
  10860. .get_ts_info = tg3_get_ts_info,
  10861. };
  10862. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10863. struct rtnl_link_stats64 *stats)
  10864. {
  10865. struct tg3 *tp = netdev_priv(dev);
  10866. spin_lock_bh(&tp->lock);
  10867. if (!tp->hw_stats) {
  10868. spin_unlock_bh(&tp->lock);
  10869. return &tp->net_stats_prev;
  10870. }
  10871. tg3_get_nstats(tp, stats);
  10872. spin_unlock_bh(&tp->lock);
  10873. return stats;
  10874. }
  10875. static void tg3_set_rx_mode(struct net_device *dev)
  10876. {
  10877. struct tg3 *tp = netdev_priv(dev);
  10878. if (!netif_running(dev))
  10879. return;
  10880. tg3_full_lock(tp, 0);
  10881. __tg3_set_rx_mode(dev);
  10882. tg3_full_unlock(tp);
  10883. }
  10884. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10885. int new_mtu)
  10886. {
  10887. dev->mtu = new_mtu;
  10888. if (new_mtu > ETH_DATA_LEN) {
  10889. if (tg3_flag(tp, 5780_CLASS)) {
  10890. netdev_update_features(dev);
  10891. tg3_flag_clear(tp, TSO_CAPABLE);
  10892. } else {
  10893. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10894. }
  10895. } else {
  10896. if (tg3_flag(tp, 5780_CLASS)) {
  10897. tg3_flag_set(tp, TSO_CAPABLE);
  10898. netdev_update_features(dev);
  10899. }
  10900. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10901. }
  10902. }
  10903. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10904. {
  10905. struct tg3 *tp = netdev_priv(dev);
  10906. int err, reset_phy = 0;
  10907. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10908. return -EINVAL;
  10909. if (!netif_running(dev)) {
  10910. /* We'll just catch it later when the
  10911. * device is up'd.
  10912. */
  10913. tg3_set_mtu(dev, tp, new_mtu);
  10914. return 0;
  10915. }
  10916. tg3_phy_stop(tp);
  10917. tg3_netif_stop(tp);
  10918. tg3_full_lock(tp, 1);
  10919. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10920. tg3_set_mtu(dev, tp, new_mtu);
  10921. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10922. * breaks all requests to 256 bytes.
  10923. */
  10924. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  10925. reset_phy = 1;
  10926. err = tg3_restart_hw(tp, reset_phy);
  10927. if (!err)
  10928. tg3_netif_start(tp);
  10929. tg3_full_unlock(tp);
  10930. if (!err)
  10931. tg3_phy_start(tp);
  10932. return err;
  10933. }
  10934. static const struct net_device_ops tg3_netdev_ops = {
  10935. .ndo_open = tg3_open,
  10936. .ndo_stop = tg3_close,
  10937. .ndo_start_xmit = tg3_start_xmit,
  10938. .ndo_get_stats64 = tg3_get_stats64,
  10939. .ndo_validate_addr = eth_validate_addr,
  10940. .ndo_set_rx_mode = tg3_set_rx_mode,
  10941. .ndo_set_mac_address = tg3_set_mac_addr,
  10942. .ndo_do_ioctl = tg3_ioctl,
  10943. .ndo_tx_timeout = tg3_tx_timeout,
  10944. .ndo_change_mtu = tg3_change_mtu,
  10945. .ndo_fix_features = tg3_fix_features,
  10946. .ndo_set_features = tg3_set_features,
  10947. #ifdef CONFIG_NET_POLL_CONTROLLER
  10948. .ndo_poll_controller = tg3_poll_controller,
  10949. #endif
  10950. };
  10951. static void tg3_get_eeprom_size(struct tg3 *tp)
  10952. {
  10953. u32 cursize, val, magic;
  10954. tp->nvram_size = EEPROM_CHIP_SIZE;
  10955. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10956. return;
  10957. if ((magic != TG3_EEPROM_MAGIC) &&
  10958. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10959. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10960. return;
  10961. /*
  10962. * Size the chip by reading offsets at increasing powers of two.
  10963. * When we encounter our validation signature, we know the addressing
  10964. * has wrapped around, and thus have our chip size.
  10965. */
  10966. cursize = 0x10;
  10967. while (cursize < tp->nvram_size) {
  10968. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10969. return;
  10970. if (val == magic)
  10971. break;
  10972. cursize <<= 1;
  10973. }
  10974. tp->nvram_size = cursize;
  10975. }
  10976. static void tg3_get_nvram_size(struct tg3 *tp)
  10977. {
  10978. u32 val;
  10979. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10980. return;
  10981. /* Selfboot format */
  10982. if (val != TG3_EEPROM_MAGIC) {
  10983. tg3_get_eeprom_size(tp);
  10984. return;
  10985. }
  10986. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10987. if (val != 0) {
  10988. /* This is confusing. We want to operate on the
  10989. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10990. * call will read from NVRAM and byteswap the data
  10991. * according to the byteswapping settings for all
  10992. * other register accesses. This ensures the data we
  10993. * want will always reside in the lower 16-bits.
  10994. * However, the data in NVRAM is in LE format, which
  10995. * means the data from the NVRAM read will always be
  10996. * opposite the endianness of the CPU. The 16-bit
  10997. * byteswap then brings the data to CPU endianness.
  10998. */
  10999. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11000. return;
  11001. }
  11002. }
  11003. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11004. }
  11005. static void tg3_get_nvram_info(struct tg3 *tp)
  11006. {
  11007. u32 nvcfg1;
  11008. nvcfg1 = tr32(NVRAM_CFG1);
  11009. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11010. tg3_flag_set(tp, FLASH);
  11011. } else {
  11012. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11013. tw32(NVRAM_CFG1, nvcfg1);
  11014. }
  11015. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11016. tg3_flag(tp, 5780_CLASS)) {
  11017. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11018. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11019. tp->nvram_jedecnum = JEDEC_ATMEL;
  11020. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11021. tg3_flag_set(tp, NVRAM_BUFFERED);
  11022. break;
  11023. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11024. tp->nvram_jedecnum = JEDEC_ATMEL;
  11025. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11026. break;
  11027. case FLASH_VENDOR_ATMEL_EEPROM:
  11028. tp->nvram_jedecnum = JEDEC_ATMEL;
  11029. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11030. tg3_flag_set(tp, NVRAM_BUFFERED);
  11031. break;
  11032. case FLASH_VENDOR_ST:
  11033. tp->nvram_jedecnum = JEDEC_ST;
  11034. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11035. tg3_flag_set(tp, NVRAM_BUFFERED);
  11036. break;
  11037. case FLASH_VENDOR_SAIFUN:
  11038. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11039. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11040. break;
  11041. case FLASH_VENDOR_SST_SMALL:
  11042. case FLASH_VENDOR_SST_LARGE:
  11043. tp->nvram_jedecnum = JEDEC_SST;
  11044. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11045. break;
  11046. }
  11047. } else {
  11048. tp->nvram_jedecnum = JEDEC_ATMEL;
  11049. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11050. tg3_flag_set(tp, NVRAM_BUFFERED);
  11051. }
  11052. }
  11053. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11054. {
  11055. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11056. case FLASH_5752PAGE_SIZE_256:
  11057. tp->nvram_pagesize = 256;
  11058. break;
  11059. case FLASH_5752PAGE_SIZE_512:
  11060. tp->nvram_pagesize = 512;
  11061. break;
  11062. case FLASH_5752PAGE_SIZE_1K:
  11063. tp->nvram_pagesize = 1024;
  11064. break;
  11065. case FLASH_5752PAGE_SIZE_2K:
  11066. tp->nvram_pagesize = 2048;
  11067. break;
  11068. case FLASH_5752PAGE_SIZE_4K:
  11069. tp->nvram_pagesize = 4096;
  11070. break;
  11071. case FLASH_5752PAGE_SIZE_264:
  11072. tp->nvram_pagesize = 264;
  11073. break;
  11074. case FLASH_5752PAGE_SIZE_528:
  11075. tp->nvram_pagesize = 528;
  11076. break;
  11077. }
  11078. }
  11079. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11080. {
  11081. u32 nvcfg1;
  11082. nvcfg1 = tr32(NVRAM_CFG1);
  11083. /* NVRAM protection for TPM */
  11084. if (nvcfg1 & (1 << 27))
  11085. tg3_flag_set(tp, PROTECTED_NVRAM);
  11086. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11087. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11088. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11089. tp->nvram_jedecnum = JEDEC_ATMEL;
  11090. tg3_flag_set(tp, NVRAM_BUFFERED);
  11091. break;
  11092. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11093. tp->nvram_jedecnum = JEDEC_ATMEL;
  11094. tg3_flag_set(tp, NVRAM_BUFFERED);
  11095. tg3_flag_set(tp, FLASH);
  11096. break;
  11097. case FLASH_5752VENDOR_ST_M45PE10:
  11098. case FLASH_5752VENDOR_ST_M45PE20:
  11099. case FLASH_5752VENDOR_ST_M45PE40:
  11100. tp->nvram_jedecnum = JEDEC_ST;
  11101. tg3_flag_set(tp, NVRAM_BUFFERED);
  11102. tg3_flag_set(tp, FLASH);
  11103. break;
  11104. }
  11105. if (tg3_flag(tp, FLASH)) {
  11106. tg3_nvram_get_pagesize(tp, nvcfg1);
  11107. } else {
  11108. /* For eeprom, set pagesize to maximum eeprom size */
  11109. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11110. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11111. tw32(NVRAM_CFG1, nvcfg1);
  11112. }
  11113. }
  11114. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11115. {
  11116. u32 nvcfg1, protect = 0;
  11117. nvcfg1 = tr32(NVRAM_CFG1);
  11118. /* NVRAM protection for TPM */
  11119. if (nvcfg1 & (1 << 27)) {
  11120. tg3_flag_set(tp, PROTECTED_NVRAM);
  11121. protect = 1;
  11122. }
  11123. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11124. switch (nvcfg1) {
  11125. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11126. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11127. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11128. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11129. tp->nvram_jedecnum = JEDEC_ATMEL;
  11130. tg3_flag_set(tp, NVRAM_BUFFERED);
  11131. tg3_flag_set(tp, FLASH);
  11132. tp->nvram_pagesize = 264;
  11133. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11134. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11135. tp->nvram_size = (protect ? 0x3e200 :
  11136. TG3_NVRAM_SIZE_512KB);
  11137. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11138. tp->nvram_size = (protect ? 0x1f200 :
  11139. TG3_NVRAM_SIZE_256KB);
  11140. else
  11141. tp->nvram_size = (protect ? 0x1f200 :
  11142. TG3_NVRAM_SIZE_128KB);
  11143. break;
  11144. case FLASH_5752VENDOR_ST_M45PE10:
  11145. case FLASH_5752VENDOR_ST_M45PE20:
  11146. case FLASH_5752VENDOR_ST_M45PE40:
  11147. tp->nvram_jedecnum = JEDEC_ST;
  11148. tg3_flag_set(tp, NVRAM_BUFFERED);
  11149. tg3_flag_set(tp, FLASH);
  11150. tp->nvram_pagesize = 256;
  11151. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11152. tp->nvram_size = (protect ?
  11153. TG3_NVRAM_SIZE_64KB :
  11154. TG3_NVRAM_SIZE_128KB);
  11155. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11156. tp->nvram_size = (protect ?
  11157. TG3_NVRAM_SIZE_64KB :
  11158. TG3_NVRAM_SIZE_256KB);
  11159. else
  11160. tp->nvram_size = (protect ?
  11161. TG3_NVRAM_SIZE_128KB :
  11162. TG3_NVRAM_SIZE_512KB);
  11163. break;
  11164. }
  11165. }
  11166. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11167. {
  11168. u32 nvcfg1;
  11169. nvcfg1 = tr32(NVRAM_CFG1);
  11170. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11171. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11172. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11173. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11174. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11175. tp->nvram_jedecnum = JEDEC_ATMEL;
  11176. tg3_flag_set(tp, NVRAM_BUFFERED);
  11177. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11178. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11179. tw32(NVRAM_CFG1, nvcfg1);
  11180. break;
  11181. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11182. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11183. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11184. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11185. tp->nvram_jedecnum = JEDEC_ATMEL;
  11186. tg3_flag_set(tp, NVRAM_BUFFERED);
  11187. tg3_flag_set(tp, FLASH);
  11188. tp->nvram_pagesize = 264;
  11189. break;
  11190. case FLASH_5752VENDOR_ST_M45PE10:
  11191. case FLASH_5752VENDOR_ST_M45PE20:
  11192. case FLASH_5752VENDOR_ST_M45PE40:
  11193. tp->nvram_jedecnum = JEDEC_ST;
  11194. tg3_flag_set(tp, NVRAM_BUFFERED);
  11195. tg3_flag_set(tp, FLASH);
  11196. tp->nvram_pagesize = 256;
  11197. break;
  11198. }
  11199. }
  11200. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11201. {
  11202. u32 nvcfg1, protect = 0;
  11203. nvcfg1 = tr32(NVRAM_CFG1);
  11204. /* NVRAM protection for TPM */
  11205. if (nvcfg1 & (1 << 27)) {
  11206. tg3_flag_set(tp, PROTECTED_NVRAM);
  11207. protect = 1;
  11208. }
  11209. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11210. switch (nvcfg1) {
  11211. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11212. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11213. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11214. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11215. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11216. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11217. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11218. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11219. tp->nvram_jedecnum = JEDEC_ATMEL;
  11220. tg3_flag_set(tp, NVRAM_BUFFERED);
  11221. tg3_flag_set(tp, FLASH);
  11222. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11223. tp->nvram_pagesize = 256;
  11224. break;
  11225. case FLASH_5761VENDOR_ST_A_M45PE20:
  11226. case FLASH_5761VENDOR_ST_A_M45PE40:
  11227. case FLASH_5761VENDOR_ST_A_M45PE80:
  11228. case FLASH_5761VENDOR_ST_A_M45PE16:
  11229. case FLASH_5761VENDOR_ST_M_M45PE20:
  11230. case FLASH_5761VENDOR_ST_M_M45PE40:
  11231. case FLASH_5761VENDOR_ST_M_M45PE80:
  11232. case FLASH_5761VENDOR_ST_M_M45PE16:
  11233. tp->nvram_jedecnum = JEDEC_ST;
  11234. tg3_flag_set(tp, NVRAM_BUFFERED);
  11235. tg3_flag_set(tp, FLASH);
  11236. tp->nvram_pagesize = 256;
  11237. break;
  11238. }
  11239. if (protect) {
  11240. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11241. } else {
  11242. switch (nvcfg1) {
  11243. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11244. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11245. case FLASH_5761VENDOR_ST_A_M45PE16:
  11246. case FLASH_5761VENDOR_ST_M_M45PE16:
  11247. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11248. break;
  11249. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11250. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11251. case FLASH_5761VENDOR_ST_A_M45PE80:
  11252. case FLASH_5761VENDOR_ST_M_M45PE80:
  11253. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11254. break;
  11255. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11256. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11257. case FLASH_5761VENDOR_ST_A_M45PE40:
  11258. case FLASH_5761VENDOR_ST_M_M45PE40:
  11259. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11260. break;
  11261. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11262. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11263. case FLASH_5761VENDOR_ST_A_M45PE20:
  11264. case FLASH_5761VENDOR_ST_M_M45PE20:
  11265. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11266. break;
  11267. }
  11268. }
  11269. }
  11270. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11271. {
  11272. tp->nvram_jedecnum = JEDEC_ATMEL;
  11273. tg3_flag_set(tp, NVRAM_BUFFERED);
  11274. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11275. }
  11276. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11277. {
  11278. u32 nvcfg1;
  11279. nvcfg1 = tr32(NVRAM_CFG1);
  11280. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11281. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11282. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11283. tp->nvram_jedecnum = JEDEC_ATMEL;
  11284. tg3_flag_set(tp, NVRAM_BUFFERED);
  11285. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11286. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11287. tw32(NVRAM_CFG1, nvcfg1);
  11288. return;
  11289. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11290. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11291. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11292. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11293. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11294. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11295. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11296. tp->nvram_jedecnum = JEDEC_ATMEL;
  11297. tg3_flag_set(tp, NVRAM_BUFFERED);
  11298. tg3_flag_set(tp, FLASH);
  11299. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11300. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11301. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11302. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11303. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11304. break;
  11305. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11306. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11307. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11308. break;
  11309. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11310. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11311. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11312. break;
  11313. }
  11314. break;
  11315. case FLASH_5752VENDOR_ST_M45PE10:
  11316. case FLASH_5752VENDOR_ST_M45PE20:
  11317. case FLASH_5752VENDOR_ST_M45PE40:
  11318. tp->nvram_jedecnum = JEDEC_ST;
  11319. tg3_flag_set(tp, NVRAM_BUFFERED);
  11320. tg3_flag_set(tp, FLASH);
  11321. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11322. case FLASH_5752VENDOR_ST_M45PE10:
  11323. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11324. break;
  11325. case FLASH_5752VENDOR_ST_M45PE20:
  11326. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11327. break;
  11328. case FLASH_5752VENDOR_ST_M45PE40:
  11329. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11330. break;
  11331. }
  11332. break;
  11333. default:
  11334. tg3_flag_set(tp, NO_NVRAM);
  11335. return;
  11336. }
  11337. tg3_nvram_get_pagesize(tp, nvcfg1);
  11338. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11339. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11340. }
  11341. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11342. {
  11343. u32 nvcfg1;
  11344. nvcfg1 = tr32(NVRAM_CFG1);
  11345. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11346. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11347. case FLASH_5717VENDOR_MICRO_EEPROM:
  11348. tp->nvram_jedecnum = JEDEC_ATMEL;
  11349. tg3_flag_set(tp, NVRAM_BUFFERED);
  11350. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11351. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11352. tw32(NVRAM_CFG1, nvcfg1);
  11353. return;
  11354. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11355. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11356. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11357. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11358. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11359. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11360. case FLASH_5717VENDOR_ATMEL_45USPT:
  11361. tp->nvram_jedecnum = JEDEC_ATMEL;
  11362. tg3_flag_set(tp, NVRAM_BUFFERED);
  11363. tg3_flag_set(tp, FLASH);
  11364. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11365. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11366. /* Detect size with tg3_nvram_get_size() */
  11367. break;
  11368. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11369. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11370. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11371. break;
  11372. default:
  11373. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11374. break;
  11375. }
  11376. break;
  11377. case FLASH_5717VENDOR_ST_M_M25PE10:
  11378. case FLASH_5717VENDOR_ST_A_M25PE10:
  11379. case FLASH_5717VENDOR_ST_M_M45PE10:
  11380. case FLASH_5717VENDOR_ST_A_M45PE10:
  11381. case FLASH_5717VENDOR_ST_M_M25PE20:
  11382. case FLASH_5717VENDOR_ST_A_M25PE20:
  11383. case FLASH_5717VENDOR_ST_M_M45PE20:
  11384. case FLASH_5717VENDOR_ST_A_M45PE20:
  11385. case FLASH_5717VENDOR_ST_25USPT:
  11386. case FLASH_5717VENDOR_ST_45USPT:
  11387. tp->nvram_jedecnum = JEDEC_ST;
  11388. tg3_flag_set(tp, NVRAM_BUFFERED);
  11389. tg3_flag_set(tp, FLASH);
  11390. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11391. case FLASH_5717VENDOR_ST_M_M25PE20:
  11392. case FLASH_5717VENDOR_ST_M_M45PE20:
  11393. /* Detect size with tg3_nvram_get_size() */
  11394. break;
  11395. case FLASH_5717VENDOR_ST_A_M25PE20:
  11396. case FLASH_5717VENDOR_ST_A_M45PE20:
  11397. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11398. break;
  11399. default:
  11400. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11401. break;
  11402. }
  11403. break;
  11404. default:
  11405. tg3_flag_set(tp, NO_NVRAM);
  11406. return;
  11407. }
  11408. tg3_nvram_get_pagesize(tp, nvcfg1);
  11409. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11410. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11411. }
  11412. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11413. {
  11414. u32 nvcfg1, nvmpinstrp;
  11415. nvcfg1 = tr32(NVRAM_CFG1);
  11416. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11417. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11418. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11419. tg3_flag_set(tp, NO_NVRAM);
  11420. return;
  11421. }
  11422. switch (nvmpinstrp) {
  11423. case FLASH_5762_EEPROM_HD:
  11424. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11425. break;
  11426. case FLASH_5762_EEPROM_LD:
  11427. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11428. break;
  11429. }
  11430. }
  11431. switch (nvmpinstrp) {
  11432. case FLASH_5720_EEPROM_HD:
  11433. case FLASH_5720_EEPROM_LD:
  11434. tp->nvram_jedecnum = JEDEC_ATMEL;
  11435. tg3_flag_set(tp, NVRAM_BUFFERED);
  11436. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11437. tw32(NVRAM_CFG1, nvcfg1);
  11438. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11439. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11440. else
  11441. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11442. return;
  11443. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11444. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11445. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11446. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11447. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11448. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11449. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11450. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11451. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11452. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11453. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11454. case FLASH_5720VENDOR_ATMEL_45USPT:
  11455. tp->nvram_jedecnum = JEDEC_ATMEL;
  11456. tg3_flag_set(tp, NVRAM_BUFFERED);
  11457. tg3_flag_set(tp, FLASH);
  11458. switch (nvmpinstrp) {
  11459. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11460. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11461. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11462. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11463. break;
  11464. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11465. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11466. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11467. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11468. break;
  11469. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11470. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11471. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11472. break;
  11473. default:
  11474. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11475. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11476. break;
  11477. }
  11478. break;
  11479. case FLASH_5720VENDOR_M_ST_M25PE10:
  11480. case FLASH_5720VENDOR_M_ST_M45PE10:
  11481. case FLASH_5720VENDOR_A_ST_M25PE10:
  11482. case FLASH_5720VENDOR_A_ST_M45PE10:
  11483. case FLASH_5720VENDOR_M_ST_M25PE20:
  11484. case FLASH_5720VENDOR_M_ST_M45PE20:
  11485. case FLASH_5720VENDOR_A_ST_M25PE20:
  11486. case FLASH_5720VENDOR_A_ST_M45PE20:
  11487. case FLASH_5720VENDOR_M_ST_M25PE40:
  11488. case FLASH_5720VENDOR_M_ST_M45PE40:
  11489. case FLASH_5720VENDOR_A_ST_M25PE40:
  11490. case FLASH_5720VENDOR_A_ST_M45PE40:
  11491. case FLASH_5720VENDOR_M_ST_M25PE80:
  11492. case FLASH_5720VENDOR_M_ST_M45PE80:
  11493. case FLASH_5720VENDOR_A_ST_M25PE80:
  11494. case FLASH_5720VENDOR_A_ST_M45PE80:
  11495. case FLASH_5720VENDOR_ST_25USPT:
  11496. case FLASH_5720VENDOR_ST_45USPT:
  11497. tp->nvram_jedecnum = JEDEC_ST;
  11498. tg3_flag_set(tp, NVRAM_BUFFERED);
  11499. tg3_flag_set(tp, FLASH);
  11500. switch (nvmpinstrp) {
  11501. case FLASH_5720VENDOR_M_ST_M25PE20:
  11502. case FLASH_5720VENDOR_M_ST_M45PE20:
  11503. case FLASH_5720VENDOR_A_ST_M25PE20:
  11504. case FLASH_5720VENDOR_A_ST_M45PE20:
  11505. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11506. break;
  11507. case FLASH_5720VENDOR_M_ST_M25PE40:
  11508. case FLASH_5720VENDOR_M_ST_M45PE40:
  11509. case FLASH_5720VENDOR_A_ST_M25PE40:
  11510. case FLASH_5720VENDOR_A_ST_M45PE40:
  11511. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11512. break;
  11513. case FLASH_5720VENDOR_M_ST_M25PE80:
  11514. case FLASH_5720VENDOR_M_ST_M45PE80:
  11515. case FLASH_5720VENDOR_A_ST_M25PE80:
  11516. case FLASH_5720VENDOR_A_ST_M45PE80:
  11517. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11518. break;
  11519. default:
  11520. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11521. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11522. break;
  11523. }
  11524. break;
  11525. default:
  11526. tg3_flag_set(tp, NO_NVRAM);
  11527. return;
  11528. }
  11529. tg3_nvram_get_pagesize(tp, nvcfg1);
  11530. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11531. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11532. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11533. u32 val;
  11534. if (tg3_nvram_read(tp, 0, &val))
  11535. return;
  11536. if (val != TG3_EEPROM_MAGIC &&
  11537. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11538. tg3_flag_set(tp, NO_NVRAM);
  11539. }
  11540. }
  11541. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11542. static void tg3_nvram_init(struct tg3 *tp)
  11543. {
  11544. if (tg3_flag(tp, IS_SSB_CORE)) {
  11545. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11546. tg3_flag_clear(tp, NVRAM);
  11547. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11548. tg3_flag_set(tp, NO_NVRAM);
  11549. return;
  11550. }
  11551. tw32_f(GRC_EEPROM_ADDR,
  11552. (EEPROM_ADDR_FSM_RESET |
  11553. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11554. EEPROM_ADDR_CLKPERD_SHIFT)));
  11555. msleep(1);
  11556. /* Enable seeprom accesses. */
  11557. tw32_f(GRC_LOCAL_CTRL,
  11558. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11559. udelay(100);
  11560. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11561. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11562. tg3_flag_set(tp, NVRAM);
  11563. if (tg3_nvram_lock(tp)) {
  11564. netdev_warn(tp->dev,
  11565. "Cannot get nvram lock, %s failed\n",
  11566. __func__);
  11567. return;
  11568. }
  11569. tg3_enable_nvram_access(tp);
  11570. tp->nvram_size = 0;
  11571. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11572. tg3_get_5752_nvram_info(tp);
  11573. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11574. tg3_get_5755_nvram_info(tp);
  11575. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11576. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11577. tg3_asic_rev(tp) == ASIC_REV_5785)
  11578. tg3_get_5787_nvram_info(tp);
  11579. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11580. tg3_get_5761_nvram_info(tp);
  11581. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11582. tg3_get_5906_nvram_info(tp);
  11583. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11584. tg3_flag(tp, 57765_CLASS))
  11585. tg3_get_57780_nvram_info(tp);
  11586. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11587. tg3_asic_rev(tp) == ASIC_REV_5719)
  11588. tg3_get_5717_nvram_info(tp);
  11589. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11590. tg3_asic_rev(tp) == ASIC_REV_5762)
  11591. tg3_get_5720_nvram_info(tp);
  11592. else
  11593. tg3_get_nvram_info(tp);
  11594. if (tp->nvram_size == 0)
  11595. tg3_get_nvram_size(tp);
  11596. tg3_disable_nvram_access(tp);
  11597. tg3_nvram_unlock(tp);
  11598. } else {
  11599. tg3_flag_clear(tp, NVRAM);
  11600. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11601. tg3_get_eeprom_size(tp);
  11602. }
  11603. }
  11604. struct subsys_tbl_ent {
  11605. u16 subsys_vendor, subsys_devid;
  11606. u32 phy_id;
  11607. };
  11608. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11609. /* Broadcom boards. */
  11610. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11611. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11612. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11613. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11614. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11615. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11616. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11617. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11618. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11619. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11620. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11621. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11622. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11623. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11624. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11625. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11626. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11627. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11628. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11629. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11630. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11631. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11632. /* 3com boards. */
  11633. { TG3PCI_SUBVENDOR_ID_3COM,
  11634. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11635. { TG3PCI_SUBVENDOR_ID_3COM,
  11636. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11637. { TG3PCI_SUBVENDOR_ID_3COM,
  11638. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11639. { TG3PCI_SUBVENDOR_ID_3COM,
  11640. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11641. { TG3PCI_SUBVENDOR_ID_3COM,
  11642. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11643. /* DELL boards. */
  11644. { TG3PCI_SUBVENDOR_ID_DELL,
  11645. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11646. { TG3PCI_SUBVENDOR_ID_DELL,
  11647. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11648. { TG3PCI_SUBVENDOR_ID_DELL,
  11649. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11650. { TG3PCI_SUBVENDOR_ID_DELL,
  11651. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11652. /* Compaq boards. */
  11653. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11654. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11655. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11656. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11657. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11658. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11659. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11660. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11661. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11662. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11663. /* IBM boards. */
  11664. { TG3PCI_SUBVENDOR_ID_IBM,
  11665. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11666. };
  11667. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11668. {
  11669. int i;
  11670. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11671. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11672. tp->pdev->subsystem_vendor) &&
  11673. (subsys_id_to_phy_id[i].subsys_devid ==
  11674. tp->pdev->subsystem_device))
  11675. return &subsys_id_to_phy_id[i];
  11676. }
  11677. return NULL;
  11678. }
  11679. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11680. {
  11681. u32 val;
  11682. tp->phy_id = TG3_PHY_ID_INVALID;
  11683. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11684. /* Assume an onboard device and WOL capable by default. */
  11685. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11686. tg3_flag_set(tp, WOL_CAP);
  11687. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  11688. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11689. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11690. tg3_flag_set(tp, IS_NIC);
  11691. }
  11692. val = tr32(VCPU_CFGSHDW);
  11693. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11694. tg3_flag_set(tp, ASPM_WORKAROUND);
  11695. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11696. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11697. tg3_flag_set(tp, WOL_ENABLE);
  11698. device_set_wakeup_enable(&tp->pdev->dev, true);
  11699. }
  11700. goto done;
  11701. }
  11702. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11703. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11704. u32 nic_cfg, led_cfg;
  11705. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11706. int eeprom_phy_serdes = 0;
  11707. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11708. tp->nic_sram_data_cfg = nic_cfg;
  11709. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11710. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11711. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11712. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  11713. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  11714. (ver > 0) && (ver < 0x100))
  11715. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11716. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  11717. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11718. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11719. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11720. eeprom_phy_serdes = 1;
  11721. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11722. if (nic_phy_id != 0) {
  11723. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11724. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11725. eeprom_phy_id = (id1 >> 16) << 10;
  11726. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11727. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11728. } else
  11729. eeprom_phy_id = 0;
  11730. tp->phy_id = eeprom_phy_id;
  11731. if (eeprom_phy_serdes) {
  11732. if (!tg3_flag(tp, 5705_PLUS))
  11733. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11734. else
  11735. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11736. }
  11737. if (tg3_flag(tp, 5750_PLUS))
  11738. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11739. SHASTA_EXT_LED_MODE_MASK);
  11740. else
  11741. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11742. switch (led_cfg) {
  11743. default:
  11744. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11745. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11746. break;
  11747. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11748. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11749. break;
  11750. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11751. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11752. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11753. * read on some older 5700/5701 bootcode.
  11754. */
  11755. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11756. tg3_asic_rev(tp) == ASIC_REV_5701)
  11757. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11758. break;
  11759. case SHASTA_EXT_LED_SHARED:
  11760. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11761. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  11762. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  11763. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11764. LED_CTRL_MODE_PHY_2);
  11765. break;
  11766. case SHASTA_EXT_LED_MAC:
  11767. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11768. break;
  11769. case SHASTA_EXT_LED_COMBO:
  11770. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11771. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  11772. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11773. LED_CTRL_MODE_PHY_2);
  11774. break;
  11775. }
  11776. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11777. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  11778. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11779. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11780. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  11781. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11782. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11783. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11784. if ((tp->pdev->subsystem_vendor ==
  11785. PCI_VENDOR_ID_ARIMA) &&
  11786. (tp->pdev->subsystem_device == 0x205a ||
  11787. tp->pdev->subsystem_device == 0x2063))
  11788. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11789. } else {
  11790. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11791. tg3_flag_set(tp, IS_NIC);
  11792. }
  11793. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11794. tg3_flag_set(tp, ENABLE_ASF);
  11795. if (tg3_flag(tp, 5750_PLUS))
  11796. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11797. }
  11798. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11799. tg3_flag(tp, 5750_PLUS))
  11800. tg3_flag_set(tp, ENABLE_APE);
  11801. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11802. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11803. tg3_flag_clear(tp, WOL_CAP);
  11804. if (tg3_flag(tp, WOL_CAP) &&
  11805. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11806. tg3_flag_set(tp, WOL_ENABLE);
  11807. device_set_wakeup_enable(&tp->pdev->dev, true);
  11808. }
  11809. if (cfg2 & (1 << 17))
  11810. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11811. /* serdes signal pre-emphasis in register 0x590 set by */
  11812. /* bootcode if bit 18 is set */
  11813. if (cfg2 & (1 << 18))
  11814. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11815. if ((tg3_flag(tp, 57765_PLUS) ||
  11816. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  11817. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  11818. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11819. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11820. if (tg3_flag(tp, PCI_EXPRESS) &&
  11821. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  11822. !tg3_flag(tp, 57765_PLUS)) {
  11823. u32 cfg3;
  11824. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11825. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11826. tg3_flag_set(tp, ASPM_WORKAROUND);
  11827. }
  11828. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11829. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11830. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11831. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11832. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11833. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11834. }
  11835. done:
  11836. if (tg3_flag(tp, WOL_CAP))
  11837. device_set_wakeup_enable(&tp->pdev->dev,
  11838. tg3_flag(tp, WOL_ENABLE));
  11839. else
  11840. device_set_wakeup_capable(&tp->pdev->dev, false);
  11841. }
  11842. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11843. {
  11844. int i, err;
  11845. u32 val2, off = offset * 8;
  11846. err = tg3_nvram_lock(tp);
  11847. if (err)
  11848. return err;
  11849. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11850. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11851. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11852. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11853. udelay(10);
  11854. for (i = 0; i < 100; i++) {
  11855. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11856. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11857. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11858. break;
  11859. }
  11860. udelay(10);
  11861. }
  11862. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11863. tg3_nvram_unlock(tp);
  11864. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11865. return 0;
  11866. return -EBUSY;
  11867. }
  11868. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11869. {
  11870. int i;
  11871. u32 val;
  11872. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11873. tw32(OTP_CTRL, cmd);
  11874. /* Wait for up to 1 ms for command to execute. */
  11875. for (i = 0; i < 100; i++) {
  11876. val = tr32(OTP_STATUS);
  11877. if (val & OTP_STATUS_CMD_DONE)
  11878. break;
  11879. udelay(10);
  11880. }
  11881. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11882. }
  11883. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11884. * configuration is a 32-bit value that straddles the alignment boundary.
  11885. * We do two 32-bit reads and then shift and merge the results.
  11886. */
  11887. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11888. {
  11889. u32 bhalf_otp, thalf_otp;
  11890. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11891. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11892. return 0;
  11893. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11894. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11895. return 0;
  11896. thalf_otp = tr32(OTP_READ_DATA);
  11897. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11898. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11899. return 0;
  11900. bhalf_otp = tr32(OTP_READ_DATA);
  11901. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11902. }
  11903. static void tg3_phy_init_link_config(struct tg3 *tp)
  11904. {
  11905. u32 adv = ADVERTISED_Autoneg;
  11906. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11907. adv |= ADVERTISED_1000baseT_Half |
  11908. ADVERTISED_1000baseT_Full;
  11909. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11910. adv |= ADVERTISED_100baseT_Half |
  11911. ADVERTISED_100baseT_Full |
  11912. ADVERTISED_10baseT_Half |
  11913. ADVERTISED_10baseT_Full |
  11914. ADVERTISED_TP;
  11915. else
  11916. adv |= ADVERTISED_FIBRE;
  11917. tp->link_config.advertising = adv;
  11918. tp->link_config.speed = SPEED_UNKNOWN;
  11919. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11920. tp->link_config.autoneg = AUTONEG_ENABLE;
  11921. tp->link_config.active_speed = SPEED_UNKNOWN;
  11922. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11923. tp->old_link = -1;
  11924. }
  11925. static int tg3_phy_probe(struct tg3 *tp)
  11926. {
  11927. u32 hw_phy_id_1, hw_phy_id_2;
  11928. u32 hw_phy_id, hw_phy_id_masked;
  11929. int err;
  11930. /* flow control autonegotiation is default behavior */
  11931. tg3_flag_set(tp, PAUSE_AUTONEG);
  11932. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11933. if (tg3_flag(tp, ENABLE_APE)) {
  11934. switch (tp->pci_fn) {
  11935. case 0:
  11936. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11937. break;
  11938. case 1:
  11939. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11940. break;
  11941. case 2:
  11942. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11943. break;
  11944. case 3:
  11945. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11946. break;
  11947. }
  11948. }
  11949. if (tg3_flag(tp, USE_PHYLIB))
  11950. return tg3_phy_init(tp);
  11951. /* Reading the PHY ID register can conflict with ASF
  11952. * firmware access to the PHY hardware.
  11953. */
  11954. err = 0;
  11955. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11956. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11957. } else {
  11958. /* Now read the physical PHY_ID from the chip and verify
  11959. * that it is sane. If it doesn't look good, we fall back
  11960. * to either the hard-coded table based PHY_ID and failing
  11961. * that the value found in the eeprom area.
  11962. */
  11963. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11964. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11965. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11966. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11967. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11968. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11969. }
  11970. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11971. tp->phy_id = hw_phy_id;
  11972. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11973. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11974. else
  11975. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11976. } else {
  11977. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11978. /* Do nothing, phy ID already set up in
  11979. * tg3_get_eeprom_hw_cfg().
  11980. */
  11981. } else {
  11982. struct subsys_tbl_ent *p;
  11983. /* No eeprom signature? Try the hardcoded
  11984. * subsys device table.
  11985. */
  11986. p = tg3_lookup_by_subsys(tp);
  11987. if (p) {
  11988. tp->phy_id = p->phy_id;
  11989. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  11990. /* For now we saw the IDs 0xbc050cd0,
  11991. * 0xbc050f80 and 0xbc050c30 on devices
  11992. * connected to an BCM4785 and there are
  11993. * probably more. Just assume that the phy is
  11994. * supported when it is connected to a SSB core
  11995. * for now.
  11996. */
  11997. return -ENODEV;
  11998. }
  11999. if (!tp->phy_id ||
  12000. tp->phy_id == TG3_PHY_ID_BCM8002)
  12001. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12002. }
  12003. }
  12004. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12005. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12006. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12007. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12008. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12009. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12010. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12011. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12012. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12013. tg3_phy_init_link_config(tp);
  12014. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12015. !tg3_flag(tp, ENABLE_APE) &&
  12016. !tg3_flag(tp, ENABLE_ASF)) {
  12017. u32 bmsr, dummy;
  12018. tg3_readphy(tp, MII_BMSR, &bmsr);
  12019. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12020. (bmsr & BMSR_LSTATUS))
  12021. goto skip_phy_reset;
  12022. err = tg3_phy_reset(tp);
  12023. if (err)
  12024. return err;
  12025. tg3_phy_set_wirespeed(tp);
  12026. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12027. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12028. tp->link_config.flowctrl);
  12029. tg3_writephy(tp, MII_BMCR,
  12030. BMCR_ANENABLE | BMCR_ANRESTART);
  12031. }
  12032. }
  12033. skip_phy_reset:
  12034. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12035. err = tg3_init_5401phy_dsp(tp);
  12036. if (err)
  12037. return err;
  12038. err = tg3_init_5401phy_dsp(tp);
  12039. }
  12040. return err;
  12041. }
  12042. static void tg3_read_vpd(struct tg3 *tp)
  12043. {
  12044. u8 *vpd_data;
  12045. unsigned int block_end, rosize, len;
  12046. u32 vpdlen;
  12047. int j, i = 0;
  12048. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12049. if (!vpd_data)
  12050. goto out_no_vpd;
  12051. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12052. if (i < 0)
  12053. goto out_not_found;
  12054. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12055. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12056. i += PCI_VPD_LRDT_TAG_SIZE;
  12057. if (block_end > vpdlen)
  12058. goto out_not_found;
  12059. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12060. PCI_VPD_RO_KEYWORD_MFR_ID);
  12061. if (j > 0) {
  12062. len = pci_vpd_info_field_size(&vpd_data[j]);
  12063. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12064. if (j + len > block_end || len != 4 ||
  12065. memcmp(&vpd_data[j], "1028", 4))
  12066. goto partno;
  12067. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12068. PCI_VPD_RO_KEYWORD_VENDOR0);
  12069. if (j < 0)
  12070. goto partno;
  12071. len = pci_vpd_info_field_size(&vpd_data[j]);
  12072. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12073. if (j + len > block_end)
  12074. goto partno;
  12075. memcpy(tp->fw_ver, &vpd_data[j], len);
  12076. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  12077. }
  12078. partno:
  12079. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12080. PCI_VPD_RO_KEYWORD_PARTNO);
  12081. if (i < 0)
  12082. goto out_not_found;
  12083. len = pci_vpd_info_field_size(&vpd_data[i]);
  12084. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12085. if (len > TG3_BPN_SIZE ||
  12086. (len + i) > vpdlen)
  12087. goto out_not_found;
  12088. memcpy(tp->board_part_number, &vpd_data[i], len);
  12089. out_not_found:
  12090. kfree(vpd_data);
  12091. if (tp->board_part_number[0])
  12092. return;
  12093. out_no_vpd:
  12094. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12095. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12096. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12097. strcpy(tp->board_part_number, "BCM5717");
  12098. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12099. strcpy(tp->board_part_number, "BCM5718");
  12100. else
  12101. goto nomatch;
  12102. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12103. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12104. strcpy(tp->board_part_number, "BCM57780");
  12105. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12106. strcpy(tp->board_part_number, "BCM57760");
  12107. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12108. strcpy(tp->board_part_number, "BCM57790");
  12109. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12110. strcpy(tp->board_part_number, "BCM57788");
  12111. else
  12112. goto nomatch;
  12113. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12114. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12115. strcpy(tp->board_part_number, "BCM57761");
  12116. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12117. strcpy(tp->board_part_number, "BCM57765");
  12118. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12119. strcpy(tp->board_part_number, "BCM57781");
  12120. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12121. strcpy(tp->board_part_number, "BCM57785");
  12122. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12123. strcpy(tp->board_part_number, "BCM57791");
  12124. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12125. strcpy(tp->board_part_number, "BCM57795");
  12126. else
  12127. goto nomatch;
  12128. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12129. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12130. strcpy(tp->board_part_number, "BCM57762");
  12131. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12132. strcpy(tp->board_part_number, "BCM57766");
  12133. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12134. strcpy(tp->board_part_number, "BCM57782");
  12135. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12136. strcpy(tp->board_part_number, "BCM57786");
  12137. else
  12138. goto nomatch;
  12139. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12140. strcpy(tp->board_part_number, "BCM95906");
  12141. } else {
  12142. nomatch:
  12143. strcpy(tp->board_part_number, "none");
  12144. }
  12145. }
  12146. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12147. {
  12148. u32 val;
  12149. if (tg3_nvram_read(tp, offset, &val) ||
  12150. (val & 0xfc000000) != 0x0c000000 ||
  12151. tg3_nvram_read(tp, offset + 4, &val) ||
  12152. val != 0)
  12153. return 0;
  12154. return 1;
  12155. }
  12156. static void tg3_read_bc_ver(struct tg3 *tp)
  12157. {
  12158. u32 val, offset, start, ver_offset;
  12159. int i, dst_off;
  12160. bool newver = false;
  12161. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12162. tg3_nvram_read(tp, 0x4, &start))
  12163. return;
  12164. offset = tg3_nvram_logical_addr(tp, offset);
  12165. if (tg3_nvram_read(tp, offset, &val))
  12166. return;
  12167. if ((val & 0xfc000000) == 0x0c000000) {
  12168. if (tg3_nvram_read(tp, offset + 4, &val))
  12169. return;
  12170. if (val == 0)
  12171. newver = true;
  12172. }
  12173. dst_off = strlen(tp->fw_ver);
  12174. if (newver) {
  12175. if (TG3_VER_SIZE - dst_off < 16 ||
  12176. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12177. return;
  12178. offset = offset + ver_offset - start;
  12179. for (i = 0; i < 16; i += 4) {
  12180. __be32 v;
  12181. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12182. return;
  12183. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12184. }
  12185. } else {
  12186. u32 major, minor;
  12187. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12188. return;
  12189. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12190. TG3_NVM_BCVER_MAJSFT;
  12191. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12192. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12193. "v%d.%02d", major, minor);
  12194. }
  12195. }
  12196. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12197. {
  12198. u32 val, major, minor;
  12199. /* Use native endian representation */
  12200. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12201. return;
  12202. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12203. TG3_NVM_HWSB_CFG1_MAJSFT;
  12204. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12205. TG3_NVM_HWSB_CFG1_MINSFT;
  12206. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12207. }
  12208. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12209. {
  12210. u32 offset, major, minor, build;
  12211. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12212. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12213. return;
  12214. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12215. case TG3_EEPROM_SB_REVISION_0:
  12216. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12217. break;
  12218. case TG3_EEPROM_SB_REVISION_2:
  12219. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12220. break;
  12221. case TG3_EEPROM_SB_REVISION_3:
  12222. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12223. break;
  12224. case TG3_EEPROM_SB_REVISION_4:
  12225. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12226. break;
  12227. case TG3_EEPROM_SB_REVISION_5:
  12228. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12229. break;
  12230. case TG3_EEPROM_SB_REVISION_6:
  12231. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12232. break;
  12233. default:
  12234. return;
  12235. }
  12236. if (tg3_nvram_read(tp, offset, &val))
  12237. return;
  12238. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12239. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12240. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12241. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12242. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12243. if (minor > 99 || build > 26)
  12244. return;
  12245. offset = strlen(tp->fw_ver);
  12246. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12247. " v%d.%02d", major, minor);
  12248. if (build > 0) {
  12249. offset = strlen(tp->fw_ver);
  12250. if (offset < TG3_VER_SIZE - 1)
  12251. tp->fw_ver[offset] = 'a' + build - 1;
  12252. }
  12253. }
  12254. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12255. {
  12256. u32 val, offset, start;
  12257. int i, vlen;
  12258. for (offset = TG3_NVM_DIR_START;
  12259. offset < TG3_NVM_DIR_END;
  12260. offset += TG3_NVM_DIRENT_SIZE) {
  12261. if (tg3_nvram_read(tp, offset, &val))
  12262. return;
  12263. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12264. break;
  12265. }
  12266. if (offset == TG3_NVM_DIR_END)
  12267. return;
  12268. if (!tg3_flag(tp, 5705_PLUS))
  12269. start = 0x08000000;
  12270. else if (tg3_nvram_read(tp, offset - 4, &start))
  12271. return;
  12272. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12273. !tg3_fw_img_is_valid(tp, offset) ||
  12274. tg3_nvram_read(tp, offset + 8, &val))
  12275. return;
  12276. offset += val - start;
  12277. vlen = strlen(tp->fw_ver);
  12278. tp->fw_ver[vlen++] = ',';
  12279. tp->fw_ver[vlen++] = ' ';
  12280. for (i = 0; i < 4; i++) {
  12281. __be32 v;
  12282. if (tg3_nvram_read_be32(tp, offset, &v))
  12283. return;
  12284. offset += sizeof(v);
  12285. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12286. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12287. break;
  12288. }
  12289. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12290. vlen += sizeof(v);
  12291. }
  12292. }
  12293. static void tg3_probe_ncsi(struct tg3 *tp)
  12294. {
  12295. u32 apedata;
  12296. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12297. if (apedata != APE_SEG_SIG_MAGIC)
  12298. return;
  12299. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12300. if (!(apedata & APE_FW_STATUS_READY))
  12301. return;
  12302. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12303. tg3_flag_set(tp, APE_HAS_NCSI);
  12304. }
  12305. static void tg3_read_dash_ver(struct tg3 *tp)
  12306. {
  12307. int vlen;
  12308. u32 apedata;
  12309. char *fwtype;
  12310. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12311. if (tg3_flag(tp, APE_HAS_NCSI))
  12312. fwtype = "NCSI";
  12313. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12314. fwtype = "SMASH";
  12315. else
  12316. fwtype = "DASH";
  12317. vlen = strlen(tp->fw_ver);
  12318. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12319. fwtype,
  12320. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12321. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12322. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12323. (apedata & APE_FW_VERSION_BLDMSK));
  12324. }
  12325. static void tg3_read_otp_ver(struct tg3 *tp)
  12326. {
  12327. u32 val, val2;
  12328. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12329. return;
  12330. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12331. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12332. TG3_OTP_MAGIC0_VALID(val)) {
  12333. u64 val64 = (u64) val << 32 | val2;
  12334. u32 ver = 0;
  12335. int i, vlen;
  12336. for (i = 0; i < 7; i++) {
  12337. if ((val64 & 0xff) == 0)
  12338. break;
  12339. ver = val64 & 0xff;
  12340. val64 >>= 8;
  12341. }
  12342. vlen = strlen(tp->fw_ver);
  12343. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12344. }
  12345. }
  12346. static void tg3_read_fw_ver(struct tg3 *tp)
  12347. {
  12348. u32 val;
  12349. bool vpd_vers = false;
  12350. if (tp->fw_ver[0] != 0)
  12351. vpd_vers = true;
  12352. if (tg3_flag(tp, NO_NVRAM)) {
  12353. strcat(tp->fw_ver, "sb");
  12354. tg3_read_otp_ver(tp);
  12355. return;
  12356. }
  12357. if (tg3_nvram_read(tp, 0, &val))
  12358. return;
  12359. if (val == TG3_EEPROM_MAGIC)
  12360. tg3_read_bc_ver(tp);
  12361. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12362. tg3_read_sb_ver(tp, val);
  12363. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12364. tg3_read_hwsb_ver(tp);
  12365. if (tg3_flag(tp, ENABLE_ASF)) {
  12366. if (tg3_flag(tp, ENABLE_APE)) {
  12367. tg3_probe_ncsi(tp);
  12368. if (!vpd_vers)
  12369. tg3_read_dash_ver(tp);
  12370. } else if (!vpd_vers) {
  12371. tg3_read_mgmtfw_ver(tp);
  12372. }
  12373. }
  12374. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12375. }
  12376. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12377. {
  12378. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12379. return TG3_RX_RET_MAX_SIZE_5717;
  12380. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12381. return TG3_RX_RET_MAX_SIZE_5700;
  12382. else
  12383. return TG3_RX_RET_MAX_SIZE_5705;
  12384. }
  12385. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12386. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12387. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12388. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12389. { },
  12390. };
  12391. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12392. {
  12393. struct pci_dev *peer;
  12394. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12395. for (func = 0; func < 8; func++) {
  12396. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12397. if (peer && peer != tp->pdev)
  12398. break;
  12399. pci_dev_put(peer);
  12400. }
  12401. /* 5704 can be configured in single-port mode, set peer to
  12402. * tp->pdev in that case.
  12403. */
  12404. if (!peer) {
  12405. peer = tp->pdev;
  12406. return peer;
  12407. }
  12408. /*
  12409. * We don't need to keep the refcount elevated; there's no way
  12410. * to remove one half of this device without removing the other
  12411. */
  12412. pci_dev_put(peer);
  12413. return peer;
  12414. }
  12415. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12416. {
  12417. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12418. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12419. u32 reg;
  12420. /* All devices that use the alternate
  12421. * ASIC REV location have a CPMU.
  12422. */
  12423. tg3_flag_set(tp, CPMU_PRESENT);
  12424. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12425. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12426. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12429. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12430. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12432. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12433. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12434. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12435. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12436. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12437. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12439. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12440. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12441. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12442. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12443. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12444. else
  12445. reg = TG3PCI_PRODID_ASICREV;
  12446. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12447. }
  12448. /* Wrong chip ID in 5752 A0. This code can be removed later
  12449. * as A0 is not in production.
  12450. */
  12451. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12452. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12453. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12454. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12455. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12456. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12457. tg3_asic_rev(tp) == ASIC_REV_5720)
  12458. tg3_flag_set(tp, 5717_PLUS);
  12459. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12460. tg3_asic_rev(tp) == ASIC_REV_57766)
  12461. tg3_flag_set(tp, 57765_CLASS);
  12462. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12463. tg3_asic_rev(tp) == ASIC_REV_5762)
  12464. tg3_flag_set(tp, 57765_PLUS);
  12465. /* Intentionally exclude ASIC_REV_5906 */
  12466. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12467. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12468. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12469. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12470. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12471. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12472. tg3_flag(tp, 57765_PLUS))
  12473. tg3_flag_set(tp, 5755_PLUS);
  12474. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12475. tg3_asic_rev(tp) == ASIC_REV_5714)
  12476. tg3_flag_set(tp, 5780_CLASS);
  12477. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12478. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12479. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12480. tg3_flag(tp, 5755_PLUS) ||
  12481. tg3_flag(tp, 5780_CLASS))
  12482. tg3_flag_set(tp, 5750_PLUS);
  12483. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12484. tg3_flag(tp, 5750_PLUS))
  12485. tg3_flag_set(tp, 5705_PLUS);
  12486. }
  12487. static bool tg3_10_100_only_device(struct tg3 *tp,
  12488. const struct pci_device_id *ent)
  12489. {
  12490. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12491. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12492. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12493. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12494. return true;
  12495. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12496. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12497. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12498. return true;
  12499. } else {
  12500. return true;
  12501. }
  12502. }
  12503. return false;
  12504. }
  12505. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12506. {
  12507. u32 misc_ctrl_reg;
  12508. u32 pci_state_reg, grc_misc_cfg;
  12509. u32 val;
  12510. u16 pci_cmd;
  12511. int err;
  12512. /* Force memory write invalidate off. If we leave it on,
  12513. * then on 5700_BX chips we have to enable a workaround.
  12514. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12515. * to match the cacheline size. The Broadcom driver have this
  12516. * workaround but turns MWI off all the times so never uses
  12517. * it. This seems to suggest that the workaround is insufficient.
  12518. */
  12519. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12520. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12521. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12522. /* Important! -- Make sure register accesses are byteswapped
  12523. * correctly. Also, for those chips that require it, make
  12524. * sure that indirect register accesses are enabled before
  12525. * the first operation.
  12526. */
  12527. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12528. &misc_ctrl_reg);
  12529. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12530. MISC_HOST_CTRL_CHIPREV);
  12531. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12532. tp->misc_host_ctrl);
  12533. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12534. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12535. * we need to disable memory and use config. cycles
  12536. * only to access all registers. The 5702/03 chips
  12537. * can mistakenly decode the special cycles from the
  12538. * ICH chipsets as memory write cycles, causing corruption
  12539. * of register and memory space. Only certain ICH bridges
  12540. * will drive special cycles with non-zero data during the
  12541. * address phase which can fall within the 5703's address
  12542. * range. This is not an ICH bug as the PCI spec allows
  12543. * non-zero address during special cycles. However, only
  12544. * these ICH bridges are known to drive non-zero addresses
  12545. * during special cycles.
  12546. *
  12547. * Since special cycles do not cross PCI bridges, we only
  12548. * enable this workaround if the 5703 is on the secondary
  12549. * bus of these ICH bridges.
  12550. */
  12551. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12552. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12553. static struct tg3_dev_id {
  12554. u32 vendor;
  12555. u32 device;
  12556. u32 rev;
  12557. } ich_chipsets[] = {
  12558. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12559. PCI_ANY_ID },
  12560. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12561. PCI_ANY_ID },
  12562. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12563. 0xa },
  12564. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12565. PCI_ANY_ID },
  12566. { },
  12567. };
  12568. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12569. struct pci_dev *bridge = NULL;
  12570. while (pci_id->vendor != 0) {
  12571. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12572. bridge);
  12573. if (!bridge) {
  12574. pci_id++;
  12575. continue;
  12576. }
  12577. if (pci_id->rev != PCI_ANY_ID) {
  12578. if (bridge->revision > pci_id->rev)
  12579. continue;
  12580. }
  12581. if (bridge->subordinate &&
  12582. (bridge->subordinate->number ==
  12583. tp->pdev->bus->number)) {
  12584. tg3_flag_set(tp, ICH_WORKAROUND);
  12585. pci_dev_put(bridge);
  12586. break;
  12587. }
  12588. }
  12589. }
  12590. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12591. static struct tg3_dev_id {
  12592. u32 vendor;
  12593. u32 device;
  12594. } bridge_chipsets[] = {
  12595. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12596. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12597. { },
  12598. };
  12599. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12600. struct pci_dev *bridge = NULL;
  12601. while (pci_id->vendor != 0) {
  12602. bridge = pci_get_device(pci_id->vendor,
  12603. pci_id->device,
  12604. bridge);
  12605. if (!bridge) {
  12606. pci_id++;
  12607. continue;
  12608. }
  12609. if (bridge->subordinate &&
  12610. (bridge->subordinate->number <=
  12611. tp->pdev->bus->number) &&
  12612. (bridge->subordinate->busn_res.end >=
  12613. tp->pdev->bus->number)) {
  12614. tg3_flag_set(tp, 5701_DMA_BUG);
  12615. pci_dev_put(bridge);
  12616. break;
  12617. }
  12618. }
  12619. }
  12620. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12621. * DMA addresses > 40-bit. This bridge may have other additional
  12622. * 57xx devices behind it in some 4-port NIC designs for example.
  12623. * Any tg3 device found behind the bridge will also need the 40-bit
  12624. * DMA workaround.
  12625. */
  12626. if (tg3_flag(tp, 5780_CLASS)) {
  12627. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12628. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12629. } else {
  12630. struct pci_dev *bridge = NULL;
  12631. do {
  12632. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12633. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12634. bridge);
  12635. if (bridge && bridge->subordinate &&
  12636. (bridge->subordinate->number <=
  12637. tp->pdev->bus->number) &&
  12638. (bridge->subordinate->busn_res.end >=
  12639. tp->pdev->bus->number)) {
  12640. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12641. pci_dev_put(bridge);
  12642. break;
  12643. }
  12644. } while (bridge);
  12645. }
  12646. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12647. tg3_asic_rev(tp) == ASIC_REV_5714)
  12648. tp->pdev_peer = tg3_find_peer(tp);
  12649. /* Determine TSO capabilities */
  12650. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  12651. ; /* Do nothing. HW bug. */
  12652. else if (tg3_flag(tp, 57765_PLUS))
  12653. tg3_flag_set(tp, HW_TSO_3);
  12654. else if (tg3_flag(tp, 5755_PLUS) ||
  12655. tg3_asic_rev(tp) == ASIC_REV_5906)
  12656. tg3_flag_set(tp, HW_TSO_2);
  12657. else if (tg3_flag(tp, 5750_PLUS)) {
  12658. tg3_flag_set(tp, HW_TSO_1);
  12659. tg3_flag_set(tp, TSO_BUG);
  12660. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  12661. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  12662. tg3_flag_clear(tp, TSO_BUG);
  12663. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12664. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12665. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  12666. tg3_flag_set(tp, TSO_BUG);
  12667. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  12668. tp->fw_needed = FIRMWARE_TG3TSO5;
  12669. else
  12670. tp->fw_needed = FIRMWARE_TG3TSO;
  12671. }
  12672. /* Selectively allow TSO based on operating conditions */
  12673. if (tg3_flag(tp, HW_TSO_1) ||
  12674. tg3_flag(tp, HW_TSO_2) ||
  12675. tg3_flag(tp, HW_TSO_3) ||
  12676. tp->fw_needed) {
  12677. /* For firmware TSO, assume ASF is disabled.
  12678. * We'll disable TSO later if we discover ASF
  12679. * is enabled in tg3_get_eeprom_hw_cfg().
  12680. */
  12681. tg3_flag_set(tp, TSO_CAPABLE);
  12682. } else {
  12683. tg3_flag_clear(tp, TSO_CAPABLE);
  12684. tg3_flag_clear(tp, TSO_BUG);
  12685. tp->fw_needed = NULL;
  12686. }
  12687. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  12688. tp->fw_needed = FIRMWARE_TG3;
  12689. tp->irq_max = 1;
  12690. if (tg3_flag(tp, 5750_PLUS)) {
  12691. tg3_flag_set(tp, SUPPORT_MSI);
  12692. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  12693. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  12694. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  12695. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  12696. tp->pdev_peer == tp->pdev))
  12697. tg3_flag_clear(tp, SUPPORT_MSI);
  12698. if (tg3_flag(tp, 5755_PLUS) ||
  12699. tg3_asic_rev(tp) == ASIC_REV_5906) {
  12700. tg3_flag_set(tp, 1SHOT_MSI);
  12701. }
  12702. if (tg3_flag(tp, 57765_PLUS)) {
  12703. tg3_flag_set(tp, SUPPORT_MSIX);
  12704. tp->irq_max = TG3_IRQ_MAX_VECS;
  12705. }
  12706. }
  12707. tp->txq_max = 1;
  12708. tp->rxq_max = 1;
  12709. if (tp->irq_max > 1) {
  12710. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12711. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12712. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12713. tg3_asic_rev(tp) == ASIC_REV_5720)
  12714. tp->txq_max = tp->irq_max - 1;
  12715. }
  12716. if (tg3_flag(tp, 5755_PLUS) ||
  12717. tg3_asic_rev(tp) == ASIC_REV_5906)
  12718. tg3_flag_set(tp, SHORT_DMA_BUG);
  12719. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  12720. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12721. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12722. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12723. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12724. tg3_asic_rev(tp) == ASIC_REV_5762)
  12725. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12726. if (tg3_flag(tp, 57765_PLUS) &&
  12727. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  12728. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12729. if (!tg3_flag(tp, 5705_PLUS) ||
  12730. tg3_flag(tp, 5780_CLASS) ||
  12731. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12732. tg3_flag_set(tp, JUMBO_CAPABLE);
  12733. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12734. &pci_state_reg);
  12735. if (pci_is_pcie(tp->pdev)) {
  12736. u16 lnkctl;
  12737. tg3_flag_set(tp, PCI_EXPRESS);
  12738. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12739. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12740. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12741. tg3_flag_clear(tp, HW_TSO_2);
  12742. tg3_flag_clear(tp, TSO_CAPABLE);
  12743. }
  12744. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12745. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12746. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  12747. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  12748. tg3_flag_set(tp, CLKREQ_BUG);
  12749. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  12750. tg3_flag_set(tp, L1PLLPD_EN);
  12751. }
  12752. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  12753. /* BCM5785 devices are effectively PCIe devices, and should
  12754. * follow PCIe codepaths, but do not have a PCIe capabilities
  12755. * section.
  12756. */
  12757. tg3_flag_set(tp, PCI_EXPRESS);
  12758. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12759. tg3_flag(tp, 5780_CLASS)) {
  12760. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12761. if (!tp->pcix_cap) {
  12762. dev_err(&tp->pdev->dev,
  12763. "Cannot find PCI-X capability, aborting\n");
  12764. return -EIO;
  12765. }
  12766. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12767. tg3_flag_set(tp, PCIX_MODE);
  12768. }
  12769. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12770. * reordering to the mailbox registers done by the host
  12771. * controller can cause major troubles. We read back from
  12772. * every mailbox register write to force the writes to be
  12773. * posted to the chip in order.
  12774. */
  12775. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12776. !tg3_flag(tp, PCI_EXPRESS))
  12777. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12778. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12779. &tp->pci_cacheline_sz);
  12780. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12781. &tp->pci_lat_timer);
  12782. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12783. tp->pci_lat_timer < 64) {
  12784. tp->pci_lat_timer = 64;
  12785. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12786. tp->pci_lat_timer);
  12787. }
  12788. /* Important! -- It is critical that the PCI-X hw workaround
  12789. * situation is decided before the first MMIO register access.
  12790. */
  12791. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  12792. /* 5700 BX chips need to have their TX producer index
  12793. * mailboxes written twice to workaround a bug.
  12794. */
  12795. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12796. /* If we are in PCI-X mode, enable register write workaround.
  12797. *
  12798. * The workaround is to use indirect register accesses
  12799. * for all chip writes not to mailbox registers.
  12800. */
  12801. if (tg3_flag(tp, PCIX_MODE)) {
  12802. u32 pm_reg;
  12803. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12804. /* The chip can have it's power management PCI config
  12805. * space registers clobbered due to this bug.
  12806. * So explicitly force the chip into D0 here.
  12807. */
  12808. pci_read_config_dword(tp->pdev,
  12809. tp->pm_cap + PCI_PM_CTRL,
  12810. &pm_reg);
  12811. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12812. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12813. pci_write_config_dword(tp->pdev,
  12814. tp->pm_cap + PCI_PM_CTRL,
  12815. pm_reg);
  12816. /* Also, force SERR#/PERR# in PCI command. */
  12817. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12818. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12819. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12820. }
  12821. }
  12822. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12823. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12824. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12825. tg3_flag_set(tp, PCI_32BIT);
  12826. /* Chip-specific fixup from Broadcom driver */
  12827. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  12828. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12829. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12830. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12831. }
  12832. /* Default fast path register access methods */
  12833. tp->read32 = tg3_read32;
  12834. tp->write32 = tg3_write32;
  12835. tp->read32_mbox = tg3_read32;
  12836. tp->write32_mbox = tg3_write32;
  12837. tp->write32_tx_mbox = tg3_write32;
  12838. tp->write32_rx_mbox = tg3_write32;
  12839. /* Various workaround register access methods */
  12840. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12841. tp->write32 = tg3_write_indirect_reg32;
  12842. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  12843. (tg3_flag(tp, PCI_EXPRESS) &&
  12844. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  12845. /*
  12846. * Back to back register writes can cause problems on these
  12847. * chips, the workaround is to read back all reg writes
  12848. * except those to mailbox regs.
  12849. *
  12850. * See tg3_write_indirect_reg32().
  12851. */
  12852. tp->write32 = tg3_write_flush_reg32;
  12853. }
  12854. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12855. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12856. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12857. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12858. }
  12859. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12860. tp->read32 = tg3_read_indirect_reg32;
  12861. tp->write32 = tg3_write_indirect_reg32;
  12862. tp->read32_mbox = tg3_read_indirect_mbox;
  12863. tp->write32_mbox = tg3_write_indirect_mbox;
  12864. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12865. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12866. iounmap(tp->regs);
  12867. tp->regs = NULL;
  12868. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12869. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12870. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12871. }
  12872. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12873. tp->read32_mbox = tg3_read32_mbox_5906;
  12874. tp->write32_mbox = tg3_write32_mbox_5906;
  12875. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12876. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12877. }
  12878. if (tp->write32 == tg3_write_indirect_reg32 ||
  12879. (tg3_flag(tp, PCIX_MODE) &&
  12880. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12881. tg3_asic_rev(tp) == ASIC_REV_5701)))
  12882. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12883. /* The memory arbiter has to be enabled in order for SRAM accesses
  12884. * to succeed. Normally on powerup the tg3 chip firmware will make
  12885. * sure it is enabled, but other entities such as system netboot
  12886. * code might disable it.
  12887. */
  12888. val = tr32(MEMARB_MODE);
  12889. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12890. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12891. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12892. tg3_flag(tp, 5780_CLASS)) {
  12893. if (tg3_flag(tp, PCIX_MODE)) {
  12894. pci_read_config_dword(tp->pdev,
  12895. tp->pcix_cap + PCI_X_STATUS,
  12896. &val);
  12897. tp->pci_fn = val & 0x7;
  12898. }
  12899. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12900. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12901. tg3_asic_rev(tp) == ASIC_REV_5720) {
  12902. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12903. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12904. val = tr32(TG3_CPMU_STATUS);
  12905. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  12906. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12907. else
  12908. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12909. TG3_CPMU_STATUS_FSHFT_5719;
  12910. }
  12911. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  12912. tp->write32_tx_mbox = tg3_write_flush_reg32;
  12913. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12914. }
  12915. /* Get eeprom hw config before calling tg3_set_power_state().
  12916. * In particular, the TG3_FLAG_IS_NIC flag must be
  12917. * determined before calling tg3_set_power_state() so that
  12918. * we know whether or not to switch out of Vaux power.
  12919. * When the flag is set, it means that GPIO1 is used for eeprom
  12920. * write protect and also implies that it is a LOM where GPIOs
  12921. * are not used to switch power.
  12922. */
  12923. tg3_get_eeprom_hw_cfg(tp);
  12924. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12925. tg3_flag_clear(tp, TSO_CAPABLE);
  12926. tg3_flag_clear(tp, TSO_BUG);
  12927. tp->fw_needed = NULL;
  12928. }
  12929. if (tg3_flag(tp, ENABLE_APE)) {
  12930. /* Allow reads and writes to the
  12931. * APE register and memory space.
  12932. */
  12933. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12934. PCISTATE_ALLOW_APE_SHMEM_WR |
  12935. PCISTATE_ALLOW_APE_PSPACE_WR;
  12936. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12937. pci_state_reg);
  12938. tg3_ape_lock_init(tp);
  12939. }
  12940. /* Set up tp->grc_local_ctrl before calling
  12941. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12942. * will bring 5700's external PHY out of reset.
  12943. * It is also used as eeprom write protect on LOMs.
  12944. */
  12945. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12946. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12947. tg3_flag(tp, EEPROM_WRITE_PROT))
  12948. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12949. GRC_LCLCTRL_GPIO_OUTPUT1);
  12950. /* Unused GPIO3 must be driven as output on 5752 because there
  12951. * are no pull-up resistors on unused GPIO pins.
  12952. */
  12953. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12954. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12955. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12956. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12957. tg3_flag(tp, 57765_CLASS))
  12958. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12959. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12960. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12961. /* Turn off the debug UART. */
  12962. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12963. if (tg3_flag(tp, IS_NIC))
  12964. /* Keep VMain power. */
  12965. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12966. GRC_LCLCTRL_GPIO_OUTPUT0;
  12967. }
  12968. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  12969. tp->grc_local_ctrl |=
  12970. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12971. /* Switch out of Vaux if it is a NIC */
  12972. tg3_pwrsrc_switch_to_vmain(tp);
  12973. /* Derive initial jumbo mode from MTU assigned in
  12974. * ether_setup() via the alloc_etherdev() call
  12975. */
  12976. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12977. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12978. /* Determine WakeOnLan speed to use. */
  12979. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12980. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  12981. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  12982. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  12983. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12984. } else {
  12985. tg3_flag_set(tp, WOL_SPEED_100MB);
  12986. }
  12987. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12988. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12989. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12990. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12991. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  12992. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  12993. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  12994. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12995. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12996. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12997. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  12998. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  12999. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13000. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13001. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13002. if (tg3_flag(tp, 5705_PLUS) &&
  13003. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13004. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13005. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13006. !tg3_flag(tp, 57765_PLUS)) {
  13007. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13008. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13009. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13010. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13011. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13012. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13013. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13014. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13015. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13016. } else
  13017. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13018. }
  13019. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13020. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13021. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13022. if (tp->phy_otp == 0)
  13023. tp->phy_otp = TG3_OTP_DEFAULT;
  13024. }
  13025. if (tg3_flag(tp, CPMU_PRESENT))
  13026. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13027. else
  13028. tp->mi_mode = MAC_MI_MODE_BASE;
  13029. tp->coalesce_mode = 0;
  13030. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13031. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13032. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13033. /* Set these bits to enable statistics workaround. */
  13034. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13035. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13036. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13037. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13038. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13039. }
  13040. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13041. tg3_asic_rev(tp) == ASIC_REV_57780)
  13042. tg3_flag_set(tp, USE_PHYLIB);
  13043. err = tg3_mdio_init(tp);
  13044. if (err)
  13045. return err;
  13046. /* Initialize data/descriptor byte/word swapping. */
  13047. val = tr32(GRC_MODE);
  13048. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13049. tg3_asic_rev(tp) == ASIC_REV_5762)
  13050. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13051. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13052. GRC_MODE_B2HRX_ENABLE |
  13053. GRC_MODE_HTX2B_ENABLE |
  13054. GRC_MODE_HOST_STACKUP);
  13055. else
  13056. val &= GRC_MODE_HOST_STACKUP;
  13057. tw32(GRC_MODE, val | tp->grc_mode);
  13058. tg3_switch_clocks(tp);
  13059. /* Clear this out for sanity. */
  13060. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13061. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13062. &pci_state_reg);
  13063. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13064. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13065. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13066. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13067. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13068. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13069. void __iomem *sram_base;
  13070. /* Write some dummy words into the SRAM status block
  13071. * area, see if it reads back correctly. If the return
  13072. * value is bad, force enable the PCIX workaround.
  13073. */
  13074. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13075. writel(0x00000000, sram_base);
  13076. writel(0x00000000, sram_base + 4);
  13077. writel(0xffffffff, sram_base + 4);
  13078. if (readl(sram_base) != 0x00000000)
  13079. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13080. }
  13081. }
  13082. udelay(50);
  13083. tg3_nvram_init(tp);
  13084. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13085. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13086. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13087. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13088. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13089. tg3_flag_set(tp, IS_5788);
  13090. if (!tg3_flag(tp, IS_5788) &&
  13091. tg3_asic_rev(tp) != ASIC_REV_5700)
  13092. tg3_flag_set(tp, TAGGED_STATUS);
  13093. if (tg3_flag(tp, TAGGED_STATUS)) {
  13094. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13095. HOSTCC_MODE_CLRTICK_TXBD);
  13096. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13097. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13098. tp->misc_host_ctrl);
  13099. }
  13100. /* Preserve the APE MAC_MODE bits */
  13101. if (tg3_flag(tp, ENABLE_APE))
  13102. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13103. else
  13104. tp->mac_mode = 0;
  13105. if (tg3_10_100_only_device(tp, ent))
  13106. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13107. err = tg3_phy_probe(tp);
  13108. if (err) {
  13109. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13110. /* ... but do not return immediately ... */
  13111. tg3_mdio_fini(tp);
  13112. }
  13113. tg3_read_vpd(tp);
  13114. tg3_read_fw_ver(tp);
  13115. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13116. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13117. } else {
  13118. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13119. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13120. else
  13121. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13122. }
  13123. /* 5700 {AX,BX} chips have a broken status block link
  13124. * change bit implementation, so we must use the
  13125. * status register in those cases.
  13126. */
  13127. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13128. tg3_flag_set(tp, USE_LINKCHG_REG);
  13129. else
  13130. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13131. /* The led_ctrl is set during tg3_phy_probe, here we might
  13132. * have to force the link status polling mechanism based
  13133. * upon subsystem IDs.
  13134. */
  13135. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13136. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13137. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13138. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13139. tg3_flag_set(tp, USE_LINKCHG_REG);
  13140. }
  13141. /* For all SERDES we poll the MAC status register. */
  13142. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13143. tg3_flag_set(tp, POLL_SERDES);
  13144. else
  13145. tg3_flag_clear(tp, POLL_SERDES);
  13146. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13147. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13148. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13149. tg3_flag(tp, PCIX_MODE)) {
  13150. tp->rx_offset = NET_SKB_PAD;
  13151. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13152. tp->rx_copy_thresh = ~(u16)0;
  13153. #endif
  13154. }
  13155. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13156. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13157. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13158. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13159. /* Increment the rx prod index on the rx std ring by at most
  13160. * 8 for these chips to workaround hw errata.
  13161. */
  13162. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13163. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13164. tg3_asic_rev(tp) == ASIC_REV_5755)
  13165. tp->rx_std_max_post = 8;
  13166. if (tg3_flag(tp, ASPM_WORKAROUND))
  13167. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13168. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13169. return err;
  13170. }
  13171. #ifdef CONFIG_SPARC
  13172. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13173. {
  13174. struct net_device *dev = tp->dev;
  13175. struct pci_dev *pdev = tp->pdev;
  13176. struct device_node *dp = pci_device_to_OF_node(pdev);
  13177. const unsigned char *addr;
  13178. int len;
  13179. addr = of_get_property(dp, "local-mac-address", &len);
  13180. if (addr && len == 6) {
  13181. memcpy(dev->dev_addr, addr, 6);
  13182. return 0;
  13183. }
  13184. return -ENODEV;
  13185. }
  13186. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13187. {
  13188. struct net_device *dev = tp->dev;
  13189. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13190. return 0;
  13191. }
  13192. #endif
  13193. static int tg3_get_device_address(struct tg3 *tp)
  13194. {
  13195. struct net_device *dev = tp->dev;
  13196. u32 hi, lo, mac_offset;
  13197. int addr_ok = 0;
  13198. int err;
  13199. #ifdef CONFIG_SPARC
  13200. if (!tg3_get_macaddr_sparc(tp))
  13201. return 0;
  13202. #endif
  13203. if (tg3_flag(tp, IS_SSB_CORE)) {
  13204. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13205. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13206. return 0;
  13207. }
  13208. mac_offset = 0x7c;
  13209. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13210. tg3_flag(tp, 5780_CLASS)) {
  13211. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13212. mac_offset = 0xcc;
  13213. if (tg3_nvram_lock(tp))
  13214. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13215. else
  13216. tg3_nvram_unlock(tp);
  13217. } else if (tg3_flag(tp, 5717_PLUS)) {
  13218. if (tp->pci_fn & 1)
  13219. mac_offset = 0xcc;
  13220. if (tp->pci_fn > 1)
  13221. mac_offset += 0x18c;
  13222. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13223. mac_offset = 0x10;
  13224. /* First try to get it from MAC address mailbox. */
  13225. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13226. if ((hi >> 16) == 0x484b) {
  13227. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13228. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13229. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13230. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13231. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13232. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13233. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13234. /* Some old bootcode may report a 0 MAC address in SRAM */
  13235. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13236. }
  13237. if (!addr_ok) {
  13238. /* Next, try NVRAM. */
  13239. if (!tg3_flag(tp, NO_NVRAM) &&
  13240. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13241. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13242. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13243. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13244. }
  13245. /* Finally just fetch it out of the MAC control regs. */
  13246. else {
  13247. hi = tr32(MAC_ADDR_0_HIGH);
  13248. lo = tr32(MAC_ADDR_0_LOW);
  13249. dev->dev_addr[5] = lo & 0xff;
  13250. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13251. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13252. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13253. dev->dev_addr[1] = hi & 0xff;
  13254. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13255. }
  13256. }
  13257. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13258. #ifdef CONFIG_SPARC
  13259. if (!tg3_get_default_macaddr_sparc(tp))
  13260. return 0;
  13261. #endif
  13262. return -EINVAL;
  13263. }
  13264. return 0;
  13265. }
  13266. #define BOUNDARY_SINGLE_CACHELINE 1
  13267. #define BOUNDARY_MULTI_CACHELINE 2
  13268. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13269. {
  13270. int cacheline_size;
  13271. u8 byte;
  13272. int goal;
  13273. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13274. if (byte == 0)
  13275. cacheline_size = 1024;
  13276. else
  13277. cacheline_size = (int) byte * 4;
  13278. /* On 5703 and later chips, the boundary bits have no
  13279. * effect.
  13280. */
  13281. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13282. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13283. !tg3_flag(tp, PCI_EXPRESS))
  13284. goto out;
  13285. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13286. goal = BOUNDARY_MULTI_CACHELINE;
  13287. #else
  13288. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13289. goal = BOUNDARY_SINGLE_CACHELINE;
  13290. #else
  13291. goal = 0;
  13292. #endif
  13293. #endif
  13294. if (tg3_flag(tp, 57765_PLUS)) {
  13295. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13296. goto out;
  13297. }
  13298. if (!goal)
  13299. goto out;
  13300. /* PCI controllers on most RISC systems tend to disconnect
  13301. * when a device tries to burst across a cache-line boundary.
  13302. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13303. *
  13304. * Unfortunately, for PCI-E there are only limited
  13305. * write-side controls for this, and thus for reads
  13306. * we will still get the disconnects. We'll also waste
  13307. * these PCI cycles for both read and write for chips
  13308. * other than 5700 and 5701 which do not implement the
  13309. * boundary bits.
  13310. */
  13311. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13312. switch (cacheline_size) {
  13313. case 16:
  13314. case 32:
  13315. case 64:
  13316. case 128:
  13317. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13318. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13319. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13320. } else {
  13321. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13322. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13323. }
  13324. break;
  13325. case 256:
  13326. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13327. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13328. break;
  13329. default:
  13330. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13331. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13332. break;
  13333. }
  13334. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13335. switch (cacheline_size) {
  13336. case 16:
  13337. case 32:
  13338. case 64:
  13339. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13340. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13341. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13342. break;
  13343. }
  13344. /* fallthrough */
  13345. case 128:
  13346. default:
  13347. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13348. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13349. break;
  13350. }
  13351. } else {
  13352. switch (cacheline_size) {
  13353. case 16:
  13354. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13355. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13356. DMA_RWCTRL_WRITE_BNDRY_16);
  13357. break;
  13358. }
  13359. /* fallthrough */
  13360. case 32:
  13361. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13362. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13363. DMA_RWCTRL_WRITE_BNDRY_32);
  13364. break;
  13365. }
  13366. /* fallthrough */
  13367. case 64:
  13368. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13369. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13370. DMA_RWCTRL_WRITE_BNDRY_64);
  13371. break;
  13372. }
  13373. /* fallthrough */
  13374. case 128:
  13375. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13376. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13377. DMA_RWCTRL_WRITE_BNDRY_128);
  13378. break;
  13379. }
  13380. /* fallthrough */
  13381. case 256:
  13382. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13383. DMA_RWCTRL_WRITE_BNDRY_256);
  13384. break;
  13385. case 512:
  13386. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13387. DMA_RWCTRL_WRITE_BNDRY_512);
  13388. break;
  13389. case 1024:
  13390. default:
  13391. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13392. DMA_RWCTRL_WRITE_BNDRY_1024);
  13393. break;
  13394. }
  13395. }
  13396. out:
  13397. return val;
  13398. }
  13399. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13400. int size, int to_device)
  13401. {
  13402. struct tg3_internal_buffer_desc test_desc;
  13403. u32 sram_dma_descs;
  13404. int i, ret;
  13405. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13406. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13407. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13408. tw32(RDMAC_STATUS, 0);
  13409. tw32(WDMAC_STATUS, 0);
  13410. tw32(BUFMGR_MODE, 0);
  13411. tw32(FTQ_RESET, 0);
  13412. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13413. test_desc.addr_lo = buf_dma & 0xffffffff;
  13414. test_desc.nic_mbuf = 0x00002100;
  13415. test_desc.len = size;
  13416. /*
  13417. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13418. * the *second* time the tg3 driver was getting loaded after an
  13419. * initial scan.
  13420. *
  13421. * Broadcom tells me:
  13422. * ...the DMA engine is connected to the GRC block and a DMA
  13423. * reset may affect the GRC block in some unpredictable way...
  13424. * The behavior of resets to individual blocks has not been tested.
  13425. *
  13426. * Broadcom noted the GRC reset will also reset all sub-components.
  13427. */
  13428. if (to_device) {
  13429. test_desc.cqid_sqid = (13 << 8) | 2;
  13430. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13431. udelay(40);
  13432. } else {
  13433. test_desc.cqid_sqid = (16 << 8) | 7;
  13434. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13435. udelay(40);
  13436. }
  13437. test_desc.flags = 0x00000005;
  13438. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13439. u32 val;
  13440. val = *(((u32 *)&test_desc) + i);
  13441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13442. sram_dma_descs + (i * sizeof(u32)));
  13443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13444. }
  13445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13446. if (to_device)
  13447. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13448. else
  13449. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13450. ret = -ENODEV;
  13451. for (i = 0; i < 40; i++) {
  13452. u32 val;
  13453. if (to_device)
  13454. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13455. else
  13456. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13457. if ((val & 0xffff) == sram_dma_descs) {
  13458. ret = 0;
  13459. break;
  13460. }
  13461. udelay(100);
  13462. }
  13463. return ret;
  13464. }
  13465. #define TEST_BUFFER_SIZE 0x2000
  13466. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13467. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13468. { },
  13469. };
  13470. static int tg3_test_dma(struct tg3 *tp)
  13471. {
  13472. dma_addr_t buf_dma;
  13473. u32 *buf, saved_dma_rwctrl;
  13474. int ret = 0;
  13475. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13476. &buf_dma, GFP_KERNEL);
  13477. if (!buf) {
  13478. ret = -ENOMEM;
  13479. goto out_nofree;
  13480. }
  13481. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13482. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13483. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13484. if (tg3_flag(tp, 57765_PLUS))
  13485. goto out;
  13486. if (tg3_flag(tp, PCI_EXPRESS)) {
  13487. /* DMA read watermark not used on PCIE */
  13488. tp->dma_rwctrl |= 0x00180000;
  13489. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13490. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13491. tg3_asic_rev(tp) == ASIC_REV_5750)
  13492. tp->dma_rwctrl |= 0x003f0000;
  13493. else
  13494. tp->dma_rwctrl |= 0x003f000f;
  13495. } else {
  13496. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13497. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13498. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13499. u32 read_water = 0x7;
  13500. /* If the 5704 is behind the EPB bridge, we can
  13501. * do the less restrictive ONE_DMA workaround for
  13502. * better performance.
  13503. */
  13504. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13505. tg3_asic_rev(tp) == ASIC_REV_5704)
  13506. tp->dma_rwctrl |= 0x8000;
  13507. else if (ccval == 0x6 || ccval == 0x7)
  13508. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13509. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13510. read_water = 4;
  13511. /* Set bit 23 to enable PCIX hw bug fix */
  13512. tp->dma_rwctrl |=
  13513. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13514. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13515. (1 << 23);
  13516. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13517. /* 5780 always in PCIX mode */
  13518. tp->dma_rwctrl |= 0x00144000;
  13519. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13520. /* 5714 always in PCIX mode */
  13521. tp->dma_rwctrl |= 0x00148000;
  13522. } else {
  13523. tp->dma_rwctrl |= 0x001b000f;
  13524. }
  13525. }
  13526. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13527. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13528. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13529. tg3_asic_rev(tp) == ASIC_REV_5704)
  13530. tp->dma_rwctrl &= 0xfffffff0;
  13531. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13532. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13533. /* Remove this if it causes problems for some boards. */
  13534. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13535. /* On 5700/5701 chips, we need to set this bit.
  13536. * Otherwise the chip will issue cacheline transactions
  13537. * to streamable DMA memory with not all the byte
  13538. * enables turned on. This is an error on several
  13539. * RISC PCI controllers, in particular sparc64.
  13540. *
  13541. * On 5703/5704 chips, this bit has been reassigned
  13542. * a different meaning. In particular, it is used
  13543. * on those chips to enable a PCI-X workaround.
  13544. */
  13545. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13546. }
  13547. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13548. #if 0
  13549. /* Unneeded, already done by tg3_get_invariants. */
  13550. tg3_switch_clocks(tp);
  13551. #endif
  13552. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13553. tg3_asic_rev(tp) != ASIC_REV_5701)
  13554. goto out;
  13555. /* It is best to perform DMA test with maximum write burst size
  13556. * to expose the 5700/5701 write DMA bug.
  13557. */
  13558. saved_dma_rwctrl = tp->dma_rwctrl;
  13559. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13560. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13561. while (1) {
  13562. u32 *p = buf, i;
  13563. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13564. p[i] = i;
  13565. /* Send the buffer to the chip. */
  13566. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13567. if (ret) {
  13568. dev_err(&tp->pdev->dev,
  13569. "%s: Buffer write failed. err = %d\n",
  13570. __func__, ret);
  13571. break;
  13572. }
  13573. #if 0
  13574. /* validate data reached card RAM correctly. */
  13575. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13576. u32 val;
  13577. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13578. if (le32_to_cpu(val) != p[i]) {
  13579. dev_err(&tp->pdev->dev,
  13580. "%s: Buffer corrupted on device! "
  13581. "(%d != %d)\n", __func__, val, i);
  13582. /* ret = -ENODEV here? */
  13583. }
  13584. p[i] = 0;
  13585. }
  13586. #endif
  13587. /* Now read it back. */
  13588. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13589. if (ret) {
  13590. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13591. "err = %d\n", __func__, ret);
  13592. break;
  13593. }
  13594. /* Verify it. */
  13595. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13596. if (p[i] == i)
  13597. continue;
  13598. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13599. DMA_RWCTRL_WRITE_BNDRY_16) {
  13600. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13601. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13602. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13603. break;
  13604. } else {
  13605. dev_err(&tp->pdev->dev,
  13606. "%s: Buffer corrupted on read back! "
  13607. "(%d != %d)\n", __func__, p[i], i);
  13608. ret = -ENODEV;
  13609. goto out;
  13610. }
  13611. }
  13612. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13613. /* Success. */
  13614. ret = 0;
  13615. break;
  13616. }
  13617. }
  13618. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13619. DMA_RWCTRL_WRITE_BNDRY_16) {
  13620. /* DMA test passed without adjusting DMA boundary,
  13621. * now look for chipsets that are known to expose the
  13622. * DMA bug without failing the test.
  13623. */
  13624. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13625. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13626. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13627. } else {
  13628. /* Safe to use the calculated DMA boundary. */
  13629. tp->dma_rwctrl = saved_dma_rwctrl;
  13630. }
  13631. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13632. }
  13633. out:
  13634. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13635. out_nofree:
  13636. return ret;
  13637. }
  13638. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13639. {
  13640. if (tg3_flag(tp, 57765_PLUS)) {
  13641. tp->bufmgr_config.mbuf_read_dma_low_water =
  13642. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13643. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13644. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13645. tp->bufmgr_config.mbuf_high_water =
  13646. DEFAULT_MB_HIGH_WATER_57765;
  13647. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13648. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13649. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13650. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13651. tp->bufmgr_config.mbuf_high_water_jumbo =
  13652. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13653. } else if (tg3_flag(tp, 5705_PLUS)) {
  13654. tp->bufmgr_config.mbuf_read_dma_low_water =
  13655. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13656. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13657. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13658. tp->bufmgr_config.mbuf_high_water =
  13659. DEFAULT_MB_HIGH_WATER_5705;
  13660. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13661. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13662. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13663. tp->bufmgr_config.mbuf_high_water =
  13664. DEFAULT_MB_HIGH_WATER_5906;
  13665. }
  13666. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13667. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13668. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13669. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13670. tp->bufmgr_config.mbuf_high_water_jumbo =
  13671. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13672. } else {
  13673. tp->bufmgr_config.mbuf_read_dma_low_water =
  13674. DEFAULT_MB_RDMA_LOW_WATER;
  13675. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13676. DEFAULT_MB_MACRX_LOW_WATER;
  13677. tp->bufmgr_config.mbuf_high_water =
  13678. DEFAULT_MB_HIGH_WATER;
  13679. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13680. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13681. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13682. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13683. tp->bufmgr_config.mbuf_high_water_jumbo =
  13684. DEFAULT_MB_HIGH_WATER_JUMBO;
  13685. }
  13686. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13687. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13688. }
  13689. static char *tg3_phy_string(struct tg3 *tp)
  13690. {
  13691. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13692. case TG3_PHY_ID_BCM5400: return "5400";
  13693. case TG3_PHY_ID_BCM5401: return "5401";
  13694. case TG3_PHY_ID_BCM5411: return "5411";
  13695. case TG3_PHY_ID_BCM5701: return "5701";
  13696. case TG3_PHY_ID_BCM5703: return "5703";
  13697. case TG3_PHY_ID_BCM5704: return "5704";
  13698. case TG3_PHY_ID_BCM5705: return "5705";
  13699. case TG3_PHY_ID_BCM5750: return "5750";
  13700. case TG3_PHY_ID_BCM5752: return "5752";
  13701. case TG3_PHY_ID_BCM5714: return "5714";
  13702. case TG3_PHY_ID_BCM5780: return "5780";
  13703. case TG3_PHY_ID_BCM5755: return "5755";
  13704. case TG3_PHY_ID_BCM5787: return "5787";
  13705. case TG3_PHY_ID_BCM5784: return "5784";
  13706. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13707. case TG3_PHY_ID_BCM5906: return "5906";
  13708. case TG3_PHY_ID_BCM5761: return "5761";
  13709. case TG3_PHY_ID_BCM5718C: return "5718C";
  13710. case TG3_PHY_ID_BCM5718S: return "5718S";
  13711. case TG3_PHY_ID_BCM57765: return "57765";
  13712. case TG3_PHY_ID_BCM5719C: return "5719C";
  13713. case TG3_PHY_ID_BCM5720C: return "5720C";
  13714. case TG3_PHY_ID_BCM5762: return "5762C";
  13715. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13716. case 0: return "serdes";
  13717. default: return "unknown";
  13718. }
  13719. }
  13720. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13721. {
  13722. if (tg3_flag(tp, PCI_EXPRESS)) {
  13723. strcpy(str, "PCI Express");
  13724. return str;
  13725. } else if (tg3_flag(tp, PCIX_MODE)) {
  13726. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13727. strcpy(str, "PCIX:");
  13728. if ((clock_ctrl == 7) ||
  13729. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13730. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13731. strcat(str, "133MHz");
  13732. else if (clock_ctrl == 0)
  13733. strcat(str, "33MHz");
  13734. else if (clock_ctrl == 2)
  13735. strcat(str, "50MHz");
  13736. else if (clock_ctrl == 4)
  13737. strcat(str, "66MHz");
  13738. else if (clock_ctrl == 6)
  13739. strcat(str, "100MHz");
  13740. } else {
  13741. strcpy(str, "PCI:");
  13742. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13743. strcat(str, "66MHz");
  13744. else
  13745. strcat(str, "33MHz");
  13746. }
  13747. if (tg3_flag(tp, PCI_32BIT))
  13748. strcat(str, ":32-bit");
  13749. else
  13750. strcat(str, ":64-bit");
  13751. return str;
  13752. }
  13753. static void tg3_init_coal(struct tg3 *tp)
  13754. {
  13755. struct ethtool_coalesce *ec = &tp->coal;
  13756. memset(ec, 0, sizeof(*ec));
  13757. ec->cmd = ETHTOOL_GCOALESCE;
  13758. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13759. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13760. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13761. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13762. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13763. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13764. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13765. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13766. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13767. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13768. HOSTCC_MODE_CLRTICK_TXBD)) {
  13769. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13770. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13771. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13772. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13773. }
  13774. if (tg3_flag(tp, 5705_PLUS)) {
  13775. ec->rx_coalesce_usecs_irq = 0;
  13776. ec->tx_coalesce_usecs_irq = 0;
  13777. ec->stats_block_coalesce_usecs = 0;
  13778. }
  13779. }
  13780. static int tg3_init_one(struct pci_dev *pdev,
  13781. const struct pci_device_id *ent)
  13782. {
  13783. struct net_device *dev;
  13784. struct tg3 *tp;
  13785. int i, err, pm_cap;
  13786. u32 sndmbx, rcvmbx, intmbx;
  13787. char str[40];
  13788. u64 dma_mask, persist_dma_mask;
  13789. netdev_features_t features = 0;
  13790. printk_once(KERN_INFO "%s\n", version);
  13791. err = pci_enable_device(pdev);
  13792. if (err) {
  13793. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13794. return err;
  13795. }
  13796. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13797. if (err) {
  13798. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13799. goto err_out_disable_pdev;
  13800. }
  13801. pci_set_master(pdev);
  13802. /* Find power-management capability. */
  13803. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13804. if (pm_cap == 0) {
  13805. dev_err(&pdev->dev,
  13806. "Cannot find Power Management capability, aborting\n");
  13807. err = -EIO;
  13808. goto err_out_free_res;
  13809. }
  13810. err = pci_set_power_state(pdev, PCI_D0);
  13811. if (err) {
  13812. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13813. goto err_out_free_res;
  13814. }
  13815. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13816. if (!dev) {
  13817. err = -ENOMEM;
  13818. goto err_out_power_down;
  13819. }
  13820. SET_NETDEV_DEV(dev, &pdev->dev);
  13821. tp = netdev_priv(dev);
  13822. tp->pdev = pdev;
  13823. tp->dev = dev;
  13824. tp->pm_cap = pm_cap;
  13825. tp->rx_mode = TG3_DEF_RX_MODE;
  13826. tp->tx_mode = TG3_DEF_TX_MODE;
  13827. tp->irq_sync = 1;
  13828. if (tg3_debug > 0)
  13829. tp->msg_enable = tg3_debug;
  13830. else
  13831. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13832. if (pdev_is_ssb_gige_core(pdev)) {
  13833. tg3_flag_set(tp, IS_SSB_CORE);
  13834. if (ssb_gige_must_flush_posted_writes(pdev))
  13835. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  13836. if (ssb_gige_one_dma_at_once(pdev))
  13837. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  13838. if (ssb_gige_have_roboswitch(pdev))
  13839. tg3_flag_set(tp, ROBOSWITCH);
  13840. if (ssb_gige_is_rgmii(pdev))
  13841. tg3_flag_set(tp, RGMII_MODE);
  13842. }
  13843. /* The word/byte swap controls here control register access byte
  13844. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13845. * setting below.
  13846. */
  13847. tp->misc_host_ctrl =
  13848. MISC_HOST_CTRL_MASK_PCI_INT |
  13849. MISC_HOST_CTRL_WORD_SWAP |
  13850. MISC_HOST_CTRL_INDIR_ACCESS |
  13851. MISC_HOST_CTRL_PCISTATE_RW;
  13852. /* The NONFRM (non-frame) byte/word swap controls take effect
  13853. * on descriptor entries, anything which isn't packet data.
  13854. *
  13855. * The StrongARM chips on the board (one for tx, one for rx)
  13856. * are running in big-endian mode.
  13857. */
  13858. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13859. GRC_MODE_WSWAP_NONFRM_DATA);
  13860. #ifdef __BIG_ENDIAN
  13861. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13862. #endif
  13863. spin_lock_init(&tp->lock);
  13864. spin_lock_init(&tp->indirect_lock);
  13865. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13866. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13867. if (!tp->regs) {
  13868. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13869. err = -ENOMEM;
  13870. goto err_out_free_dev;
  13871. }
  13872. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13873. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13874. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13875. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13876. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13877. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13878. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13879. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13880. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13881. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13882. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13883. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13884. tg3_flag_set(tp, ENABLE_APE);
  13885. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13886. if (!tp->aperegs) {
  13887. dev_err(&pdev->dev,
  13888. "Cannot map APE registers, aborting\n");
  13889. err = -ENOMEM;
  13890. goto err_out_iounmap;
  13891. }
  13892. }
  13893. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13894. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13895. dev->ethtool_ops = &tg3_ethtool_ops;
  13896. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13897. dev->netdev_ops = &tg3_netdev_ops;
  13898. dev->irq = pdev->irq;
  13899. err = tg3_get_invariants(tp, ent);
  13900. if (err) {
  13901. dev_err(&pdev->dev,
  13902. "Problem fetching invariants of chip, aborting\n");
  13903. goto err_out_apeunmap;
  13904. }
  13905. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13906. * device behind the EPB cannot support DMA addresses > 40-bit.
  13907. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13908. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13909. * do DMA address check in tg3_start_xmit().
  13910. */
  13911. if (tg3_flag(tp, IS_5788))
  13912. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13913. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13914. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13915. #ifdef CONFIG_HIGHMEM
  13916. dma_mask = DMA_BIT_MASK(64);
  13917. #endif
  13918. } else
  13919. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13920. /* Configure DMA attributes. */
  13921. if (dma_mask > DMA_BIT_MASK(32)) {
  13922. err = pci_set_dma_mask(pdev, dma_mask);
  13923. if (!err) {
  13924. features |= NETIF_F_HIGHDMA;
  13925. err = pci_set_consistent_dma_mask(pdev,
  13926. persist_dma_mask);
  13927. if (err < 0) {
  13928. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13929. "DMA for consistent allocations\n");
  13930. goto err_out_apeunmap;
  13931. }
  13932. }
  13933. }
  13934. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13935. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13936. if (err) {
  13937. dev_err(&pdev->dev,
  13938. "No usable DMA configuration, aborting\n");
  13939. goto err_out_apeunmap;
  13940. }
  13941. }
  13942. tg3_init_bufmgr_config(tp);
  13943. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13944. /* 5700 B0 chips do not support checksumming correctly due
  13945. * to hardware bugs.
  13946. */
  13947. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  13948. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13949. if (tg3_flag(tp, 5755_PLUS))
  13950. features |= NETIF_F_IPV6_CSUM;
  13951. }
  13952. /* TSO is on by default on chips that support hardware TSO.
  13953. * Firmware TSO on older chips gives lower performance, so it
  13954. * is off by default, but can be enabled using ethtool.
  13955. */
  13956. if ((tg3_flag(tp, HW_TSO_1) ||
  13957. tg3_flag(tp, HW_TSO_2) ||
  13958. tg3_flag(tp, HW_TSO_3)) &&
  13959. (features & NETIF_F_IP_CSUM))
  13960. features |= NETIF_F_TSO;
  13961. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13962. if (features & NETIF_F_IPV6_CSUM)
  13963. features |= NETIF_F_TSO6;
  13964. if (tg3_flag(tp, HW_TSO_3) ||
  13965. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13966. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13967. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  13968. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13969. tg3_asic_rev(tp) == ASIC_REV_57780)
  13970. features |= NETIF_F_TSO_ECN;
  13971. }
  13972. dev->features |= features;
  13973. dev->vlan_features |= features;
  13974. /*
  13975. * Add loopback capability only for a subset of devices that support
  13976. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13977. * loopback for the remaining devices.
  13978. */
  13979. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  13980. !tg3_flag(tp, CPMU_PRESENT))
  13981. /* Add the loopback capability */
  13982. features |= NETIF_F_LOOPBACK;
  13983. dev->hw_features |= features;
  13984. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  13985. !tg3_flag(tp, TSO_CAPABLE) &&
  13986. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13987. tg3_flag_set(tp, MAX_RXPEND_64);
  13988. tp->rx_pending = 63;
  13989. }
  13990. err = tg3_get_device_address(tp);
  13991. if (err) {
  13992. dev_err(&pdev->dev,
  13993. "Could not obtain valid ethernet address, aborting\n");
  13994. goto err_out_apeunmap;
  13995. }
  13996. /*
  13997. * Reset chip in case UNDI or EFI driver did not shutdown
  13998. * DMA self test will enable WDMAC and we'll see (spurious)
  13999. * pending DMA on the PCI bus at that point.
  14000. */
  14001. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14002. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14003. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14004. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14005. }
  14006. err = tg3_test_dma(tp);
  14007. if (err) {
  14008. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14009. goto err_out_apeunmap;
  14010. }
  14011. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14012. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14013. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14014. for (i = 0; i < tp->irq_max; i++) {
  14015. struct tg3_napi *tnapi = &tp->napi[i];
  14016. tnapi->tp = tp;
  14017. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14018. tnapi->int_mbox = intmbx;
  14019. if (i <= 4)
  14020. intmbx += 0x8;
  14021. else
  14022. intmbx += 0x4;
  14023. tnapi->consmbox = rcvmbx;
  14024. tnapi->prodmbox = sndmbx;
  14025. if (i)
  14026. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14027. else
  14028. tnapi->coal_now = HOSTCC_MODE_NOW;
  14029. if (!tg3_flag(tp, SUPPORT_MSIX))
  14030. break;
  14031. /*
  14032. * If we support MSIX, we'll be using RSS. If we're using
  14033. * RSS, the first vector only handles link interrupts and the
  14034. * remaining vectors handle rx and tx interrupts. Reuse the
  14035. * mailbox values for the next iteration. The values we setup
  14036. * above are still useful for the single vectored mode.
  14037. */
  14038. if (!i)
  14039. continue;
  14040. rcvmbx += 0x8;
  14041. if (sndmbx & 0x4)
  14042. sndmbx -= 0x4;
  14043. else
  14044. sndmbx += 0xc;
  14045. }
  14046. tg3_init_coal(tp);
  14047. pci_set_drvdata(pdev, dev);
  14048. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14049. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14050. tg3_asic_rev(tp) == ASIC_REV_5762)
  14051. tg3_flag_set(tp, PTP_CAPABLE);
  14052. if (tg3_flag(tp, 5717_PLUS)) {
  14053. /* Resume a low-power mode */
  14054. tg3_frob_aux_power(tp, false);
  14055. }
  14056. tg3_timer_init(tp);
  14057. tg3_carrier_off(tp);
  14058. err = register_netdev(dev);
  14059. if (err) {
  14060. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14061. goto err_out_apeunmap;
  14062. }
  14063. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14064. tp->board_part_number,
  14065. tg3_chip_rev_id(tp),
  14066. tg3_bus_string(tp, str),
  14067. dev->dev_addr);
  14068. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14069. struct phy_device *phydev;
  14070. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14071. netdev_info(dev,
  14072. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14073. phydev->drv->name, dev_name(&phydev->dev));
  14074. } else {
  14075. char *ethtype;
  14076. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14077. ethtype = "10/100Base-TX";
  14078. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14079. ethtype = "1000Base-SX";
  14080. else
  14081. ethtype = "10/100/1000Base-T";
  14082. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14083. "(WireSpeed[%d], EEE[%d])\n",
  14084. tg3_phy_string(tp), ethtype,
  14085. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14086. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14087. }
  14088. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14089. (dev->features & NETIF_F_RXCSUM) != 0,
  14090. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14091. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14092. tg3_flag(tp, ENABLE_ASF) != 0,
  14093. tg3_flag(tp, TSO_CAPABLE) != 0);
  14094. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14095. tp->dma_rwctrl,
  14096. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14097. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14098. pci_save_state(pdev);
  14099. return 0;
  14100. err_out_apeunmap:
  14101. if (tp->aperegs) {
  14102. iounmap(tp->aperegs);
  14103. tp->aperegs = NULL;
  14104. }
  14105. err_out_iounmap:
  14106. if (tp->regs) {
  14107. iounmap(tp->regs);
  14108. tp->regs = NULL;
  14109. }
  14110. err_out_free_dev:
  14111. free_netdev(dev);
  14112. err_out_power_down:
  14113. pci_set_power_state(pdev, PCI_D3hot);
  14114. err_out_free_res:
  14115. pci_release_regions(pdev);
  14116. err_out_disable_pdev:
  14117. pci_disable_device(pdev);
  14118. pci_set_drvdata(pdev, NULL);
  14119. return err;
  14120. }
  14121. static void tg3_remove_one(struct pci_dev *pdev)
  14122. {
  14123. struct net_device *dev = pci_get_drvdata(pdev);
  14124. if (dev) {
  14125. struct tg3 *tp = netdev_priv(dev);
  14126. release_firmware(tp->fw);
  14127. tg3_reset_task_cancel(tp);
  14128. if (tg3_flag(tp, USE_PHYLIB)) {
  14129. tg3_phy_fini(tp);
  14130. tg3_mdio_fini(tp);
  14131. }
  14132. unregister_netdev(dev);
  14133. if (tp->aperegs) {
  14134. iounmap(tp->aperegs);
  14135. tp->aperegs = NULL;
  14136. }
  14137. if (tp->regs) {
  14138. iounmap(tp->regs);
  14139. tp->regs = NULL;
  14140. }
  14141. free_netdev(dev);
  14142. pci_release_regions(pdev);
  14143. pci_disable_device(pdev);
  14144. pci_set_drvdata(pdev, NULL);
  14145. }
  14146. }
  14147. #ifdef CONFIG_PM_SLEEP
  14148. static int tg3_suspend(struct device *device)
  14149. {
  14150. struct pci_dev *pdev = to_pci_dev(device);
  14151. struct net_device *dev = pci_get_drvdata(pdev);
  14152. struct tg3 *tp = netdev_priv(dev);
  14153. int err;
  14154. if (!netif_running(dev))
  14155. return 0;
  14156. tg3_reset_task_cancel(tp);
  14157. tg3_phy_stop(tp);
  14158. tg3_netif_stop(tp);
  14159. tg3_timer_stop(tp);
  14160. tg3_full_lock(tp, 1);
  14161. tg3_disable_ints(tp);
  14162. tg3_full_unlock(tp);
  14163. netif_device_detach(dev);
  14164. tg3_full_lock(tp, 0);
  14165. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14166. tg3_flag_clear(tp, INIT_COMPLETE);
  14167. tg3_full_unlock(tp);
  14168. err = tg3_power_down_prepare(tp);
  14169. if (err) {
  14170. int err2;
  14171. tg3_full_lock(tp, 0);
  14172. tg3_flag_set(tp, INIT_COMPLETE);
  14173. err2 = tg3_restart_hw(tp, 1);
  14174. if (err2)
  14175. goto out;
  14176. tg3_timer_start(tp);
  14177. netif_device_attach(dev);
  14178. tg3_netif_start(tp);
  14179. out:
  14180. tg3_full_unlock(tp);
  14181. if (!err2)
  14182. tg3_phy_start(tp);
  14183. }
  14184. return err;
  14185. }
  14186. static int tg3_resume(struct device *device)
  14187. {
  14188. struct pci_dev *pdev = to_pci_dev(device);
  14189. struct net_device *dev = pci_get_drvdata(pdev);
  14190. struct tg3 *tp = netdev_priv(dev);
  14191. int err;
  14192. if (!netif_running(dev))
  14193. return 0;
  14194. netif_device_attach(dev);
  14195. tg3_full_lock(tp, 0);
  14196. tg3_flag_set(tp, INIT_COMPLETE);
  14197. err = tg3_restart_hw(tp, 1);
  14198. if (err)
  14199. goto out;
  14200. tg3_timer_start(tp);
  14201. tg3_netif_start(tp);
  14202. out:
  14203. tg3_full_unlock(tp);
  14204. if (!err)
  14205. tg3_phy_start(tp);
  14206. return err;
  14207. }
  14208. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14209. #define TG3_PM_OPS (&tg3_pm_ops)
  14210. #else
  14211. #define TG3_PM_OPS NULL
  14212. #endif /* CONFIG_PM_SLEEP */
  14213. /**
  14214. * tg3_io_error_detected - called when PCI error is detected
  14215. * @pdev: Pointer to PCI device
  14216. * @state: The current pci connection state
  14217. *
  14218. * This function is called after a PCI bus error affecting
  14219. * this device has been detected.
  14220. */
  14221. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14222. pci_channel_state_t state)
  14223. {
  14224. struct net_device *netdev = pci_get_drvdata(pdev);
  14225. struct tg3 *tp = netdev_priv(netdev);
  14226. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14227. netdev_info(netdev, "PCI I/O error detected\n");
  14228. rtnl_lock();
  14229. if (!netif_running(netdev))
  14230. goto done;
  14231. tg3_phy_stop(tp);
  14232. tg3_netif_stop(tp);
  14233. tg3_timer_stop(tp);
  14234. /* Want to make sure that the reset task doesn't run */
  14235. tg3_reset_task_cancel(tp);
  14236. netif_device_detach(netdev);
  14237. /* Clean up software state, even if MMIO is blocked */
  14238. tg3_full_lock(tp, 0);
  14239. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14240. tg3_full_unlock(tp);
  14241. done:
  14242. if (state == pci_channel_io_perm_failure)
  14243. err = PCI_ERS_RESULT_DISCONNECT;
  14244. else
  14245. pci_disable_device(pdev);
  14246. rtnl_unlock();
  14247. return err;
  14248. }
  14249. /**
  14250. * tg3_io_slot_reset - called after the pci bus has been reset.
  14251. * @pdev: Pointer to PCI device
  14252. *
  14253. * Restart the card from scratch, as if from a cold-boot.
  14254. * At this point, the card has exprienced a hard reset,
  14255. * followed by fixups by BIOS, and has its config space
  14256. * set up identically to what it was at cold boot.
  14257. */
  14258. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14259. {
  14260. struct net_device *netdev = pci_get_drvdata(pdev);
  14261. struct tg3 *tp = netdev_priv(netdev);
  14262. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14263. int err;
  14264. rtnl_lock();
  14265. if (pci_enable_device(pdev)) {
  14266. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14267. goto done;
  14268. }
  14269. pci_set_master(pdev);
  14270. pci_restore_state(pdev);
  14271. pci_save_state(pdev);
  14272. if (!netif_running(netdev)) {
  14273. rc = PCI_ERS_RESULT_RECOVERED;
  14274. goto done;
  14275. }
  14276. err = tg3_power_up(tp);
  14277. if (err)
  14278. goto done;
  14279. rc = PCI_ERS_RESULT_RECOVERED;
  14280. done:
  14281. rtnl_unlock();
  14282. return rc;
  14283. }
  14284. /**
  14285. * tg3_io_resume - called when traffic can start flowing again.
  14286. * @pdev: Pointer to PCI device
  14287. *
  14288. * This callback is called when the error recovery driver tells
  14289. * us that its OK to resume normal operation.
  14290. */
  14291. static void tg3_io_resume(struct pci_dev *pdev)
  14292. {
  14293. struct net_device *netdev = pci_get_drvdata(pdev);
  14294. struct tg3 *tp = netdev_priv(netdev);
  14295. int err;
  14296. rtnl_lock();
  14297. if (!netif_running(netdev))
  14298. goto done;
  14299. tg3_full_lock(tp, 0);
  14300. tg3_flag_set(tp, INIT_COMPLETE);
  14301. err = tg3_restart_hw(tp, 1);
  14302. if (err) {
  14303. tg3_full_unlock(tp);
  14304. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14305. goto done;
  14306. }
  14307. netif_device_attach(netdev);
  14308. tg3_timer_start(tp);
  14309. tg3_netif_start(tp);
  14310. tg3_full_unlock(tp);
  14311. tg3_phy_start(tp);
  14312. done:
  14313. rtnl_unlock();
  14314. }
  14315. static const struct pci_error_handlers tg3_err_handler = {
  14316. .error_detected = tg3_io_error_detected,
  14317. .slot_reset = tg3_io_slot_reset,
  14318. .resume = tg3_io_resume
  14319. };
  14320. static struct pci_driver tg3_driver = {
  14321. .name = DRV_MODULE_NAME,
  14322. .id_table = tg3_pci_tbl,
  14323. .probe = tg3_init_one,
  14324. .remove = tg3_remove_one,
  14325. .err_handler = &tg3_err_handler,
  14326. .driver.pm = TG3_PM_OPS,
  14327. };
  14328. static int __init tg3_init(void)
  14329. {
  14330. return pci_register_driver(&tg3_driver);
  14331. }
  14332. static void __exit tg3_cleanup(void)
  14333. {
  14334. pci_unregister_driver(&tg3_driver);
  14335. }
  14336. module_init(tg3_init);
  14337. module_exit(tg3_cleanup);