bnx2x_link.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /* Copyright 2008-2013 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define NET_SERDES_IF_XFI 1
  29. #define NET_SERDES_IF_SFI 2
  30. #define NET_SERDES_IF_KR 3
  31. #define NET_SERDES_IF_DXGXS 4
  32. #define SPEED_AUTO_NEG 0
  33. #define SPEED_20000 20000
  34. #define SFP_EEPROM_PAGE_SIZE 16
  35. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  36. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  37. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  38. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  39. #define SFP_EEPROM_PART_NO_ADDR 0x28
  40. #define SFP_EEPROM_PART_NO_SIZE 16
  41. #define SFP_EEPROM_REVISION_ADDR 0x38
  42. #define SFP_EEPROM_REVISION_SIZE 4
  43. #define SFP_EEPROM_SERIAL_ADDR 0x44
  44. #define SFP_EEPROM_SERIAL_SIZE 16
  45. #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
  46. #define SFP_EEPROM_DATE_SIZE 6
  47. #define PWR_FLT_ERR_MSG_LEN 250
  48. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  49. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  50. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  51. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  52. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  53. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  54. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  55. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  56. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  57. /* Single Media board contains single external phy */
  58. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  59. /* Dual Media board contains two external phy with different media */
  60. #define DUAL_MEDIA(params) (params->num_phys == 3)
  61. #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
  62. #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
  63. #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
  64. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  65. #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
  66. FW_PARAM_PHY_ADDR_MASK)
  67. #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
  68. FW_PARAM_PHY_TYPE_MASK)
  69. #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
  70. FW_PARAM_MDIO_CTRL_MASK) >> \
  71. FW_PARAM_MDIO_CTRL_OFFSET)
  72. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  73. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  74. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  75. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  76. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  77. #define BMAC_CONTROL_RX_ENABLE 2
  78. /***********************************************************/
  79. /* Structs */
  80. /***********************************************************/
  81. #define INT_PHY 0
  82. #define EXT_PHY1 1
  83. #define EXT_PHY2 2
  84. #define MAX_PHYS 3
  85. /* Same configuration is shared between the XGXS and the first external phy */
  86. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  87. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  88. 0 : (_phy_idx - 1))
  89. /***********************************************************/
  90. /* bnx2x_phy struct */
  91. /* Defines the required arguments and function per phy */
  92. /***********************************************************/
  93. struct link_vars;
  94. struct link_params;
  95. struct bnx2x_phy;
  96. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  97. struct link_vars *vars);
  98. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  99. struct link_vars *vars);
  100. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  101. struct link_params *params);
  102. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  103. struct link_params *params);
  104. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  105. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  106. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  107. struct link_params *params, u8 mode);
  108. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  109. struct link_params *params, u32 action);
  110. struct bnx2x_reg_set {
  111. u8 devad;
  112. u16 reg;
  113. u16 val;
  114. };
  115. struct bnx2x_phy {
  116. u32 type;
  117. /* Loaded during init */
  118. u8 addr;
  119. u8 def_md_devad;
  120. u16 flags;
  121. /* No Over-Current detection */
  122. #define FLAGS_NOC (1<<1)
  123. /* Fan failure detection required */
  124. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  125. /* Initialize first the XGXS and only then the phy itself */
  126. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  127. #define FLAGS_WC_DUAL_MODE (1<<4)
  128. #define FLAGS_4_PORT_MODE (1<<5)
  129. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  130. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  131. #define FLAGS_MDC_MDIO_WA (1<<8)
  132. #define FLAGS_DUMMY_READ (1<<9)
  133. #define FLAGS_MDC_MDIO_WA_B0 (1<<10)
  134. #define FLAGS_TX_ERROR_CHECK (1<<12)
  135. #define FLAGS_EEE (1<<13)
  136. #define FLAGS_MDC_MDIO_WA_G (1<<15)
  137. /* preemphasis values for the rx side */
  138. u16 rx_preemphasis[4];
  139. /* preemphasis values for the tx side */
  140. u16 tx_preemphasis[4];
  141. /* EMAC address for access MDIO */
  142. u32 mdio_ctrl;
  143. u32 supported;
  144. u32 media_type;
  145. #define ETH_PHY_UNSPECIFIED 0x0
  146. #define ETH_PHY_SFPP_10G_FIBER 0x1
  147. #define ETH_PHY_XFP_FIBER 0x2
  148. #define ETH_PHY_DA_TWINAX 0x3
  149. #define ETH_PHY_BASE_T 0x4
  150. #define ETH_PHY_SFP_1G_FIBER 0x5
  151. #define ETH_PHY_KR 0xf0
  152. #define ETH_PHY_CX4 0xf1
  153. #define ETH_PHY_NOT_PRESENT 0xff
  154. /* The address in which version is located*/
  155. u32 ver_addr;
  156. u16 req_flow_ctrl;
  157. u16 req_line_speed;
  158. u32 speed_cap_mask;
  159. u16 req_duplex;
  160. u16 rsrv;
  161. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  162. duplex, flow control negotiation, etc. */
  163. config_init_t config_init;
  164. /* Called due to interrupt. It determines the link, speed */
  165. read_status_t read_status;
  166. /* Called when driver is unloading. Should reset the phy */
  167. link_reset_t link_reset;
  168. /* Set the loopback configuration for the phy */
  169. config_loopback_t config_loopback;
  170. /* Format the given raw number into str up to len */
  171. format_fw_ver_t format_fw_ver;
  172. /* Reset the phy (both ports) */
  173. hw_reset_t hw_reset;
  174. /* Set link led mode (on/off/oper)*/
  175. set_link_led_t set_link_led;
  176. /* PHY Specific tasks */
  177. phy_specific_func_t phy_specific_func;
  178. #define DISABLE_TX 1
  179. #define ENABLE_TX 2
  180. #define PHY_INIT 3
  181. };
  182. /* Inputs parameters to the CLC */
  183. struct link_params {
  184. u8 port;
  185. /* Default / User Configuration */
  186. u8 loopback_mode;
  187. #define LOOPBACK_NONE 0
  188. #define LOOPBACK_EMAC 1
  189. #define LOOPBACK_BMAC 2
  190. #define LOOPBACK_XGXS 3
  191. #define LOOPBACK_EXT_PHY 4
  192. #define LOOPBACK_EXT 5
  193. #define LOOPBACK_UMAC 6
  194. #define LOOPBACK_XMAC 7
  195. /* Device parameters */
  196. u8 mac_addr[6];
  197. u16 req_duplex[LINK_CONFIG_SIZE];
  198. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  199. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  200. /* shmem parameters */
  201. u32 shmem_base;
  202. u32 shmem2_base;
  203. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  204. u32 switch_cfg;
  205. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  206. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  207. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  208. u32 lane_config;
  209. /* Phy register parameter */
  210. u32 chip_id;
  211. /* features */
  212. u32 feature_config_flags;
  213. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  214. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  215. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  216. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  217. #define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
  218. #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
  219. #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
  220. #define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
  221. #define FEATURE_CONFIG_MT_SUPPORT (1<<13)
  222. #define FEATURE_CONFIG_BOOT_FROM_SAN (1<<14)
  223. /* Will be populated during common init */
  224. struct bnx2x_phy phy[MAX_PHYS];
  225. /* Will be populated during common init */
  226. u8 num_phys;
  227. u8 rsrv;
  228. /* Used to configure the EEE Tx LPI timer, has several modes of
  229. * operation, according to bits 29:28 -
  230. * 2'b00: Timer will be configured by nvram, output will be the value
  231. * from nvram.
  232. * 2'b01: Timer will be configured by nvram, output will be in
  233. * microseconds.
  234. * 2'b10: bits 1:0 contain an nvram value which will be used instead
  235. * of the one located in the nvram. Output will be that value.
  236. * 2'b11: bits 19:0 contain the idle timer in microseconds; output
  237. * will be in microseconds.
  238. * Bits 31:30 should be 2'b11 in order for EEE to be enabled.
  239. */
  240. u32 eee_mode;
  241. #define EEE_MODE_NVRAM_BALANCED_TIME (0xa00)
  242. #define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100)
  243. #define EEE_MODE_NVRAM_LATENCY_TIME (0x6000)
  244. #define EEE_MODE_NVRAM_MASK (0x3)
  245. #define EEE_MODE_TIMER_MASK (0xfffff)
  246. #define EEE_MODE_OUTPUT_TIME (1<<28)
  247. #define EEE_MODE_OVERRIDE_NVRAM (1<<29)
  248. #define EEE_MODE_ENABLE_LPI (1<<30)
  249. #define EEE_MODE_ADV_LPI (1<<31)
  250. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  251. u32 multi_phy_config;
  252. /* Device pointer passed to all callback functions */
  253. struct bnx2x *bp;
  254. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  255. req_flow_ctrl is set to AUTO */
  256. u16 link_flags;
  257. #define LINK_FLAGS_INT_DISABLED (1<<0)
  258. #define PHY_INITIALIZED (1<<1)
  259. u32 lfa_base;
  260. };
  261. /* Output parameters */
  262. struct link_vars {
  263. u8 phy_flags;
  264. #define PHY_XGXS_FLAG (1<<0)
  265. #define PHY_SGMII_FLAG (1<<1)
  266. #define PHY_PHYSICAL_LINK_FLAG (1<<2)
  267. #define PHY_HALF_OPEN_CONN_FLAG (1<<3)
  268. #define PHY_OVER_CURRENT_FLAG (1<<4)
  269. #define PHY_SFP_TX_FAULT_FLAG (1<<5)
  270. u8 mac_type;
  271. #define MAC_TYPE_NONE 0
  272. #define MAC_TYPE_EMAC 1
  273. #define MAC_TYPE_BMAC 2
  274. #define MAC_TYPE_UMAC 3
  275. #define MAC_TYPE_XMAC 4
  276. u8 phy_link_up; /* internal phy link indication */
  277. u8 link_up;
  278. u16 line_speed;
  279. u16 duplex;
  280. u16 flow_ctrl;
  281. u16 ieee_fc;
  282. /* The same definitions as the shmem parameter */
  283. u32 link_status;
  284. u32 eee_status;
  285. u8 fault_detected;
  286. u8 check_kr2_recovery_cnt;
  287. #define CHECK_KR2_RECOVERY_CNT 5
  288. u16 periodic_flags;
  289. #define PERIODIC_FLAGS_LINK_EVENT 0x0001
  290. u32 aeu_int_mask;
  291. u8 rx_tx_asic_rst;
  292. u8 turn_to_run_wc_rt;
  293. u16 rsrv2;
  294. /* The same definitions as the shmem2 parameter */
  295. u32 link_attr_sync;
  296. };
  297. /***********************************************************/
  298. /* Functions */
  299. /***********************************************************/
  300. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  301. /* Reset the link. Should be called when driver or interface goes down
  302. Before calling phy firmware upgrade, the reset_ext_phy should be set
  303. to 0 */
  304. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  305. u8 reset_ext_phy);
  306. int bnx2x_lfa_reset(struct link_params *params, struct link_vars *vars);
  307. /* bnx2x_link_update should be called upon link interrupt */
  308. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  309. /* use the following phy functions to read/write from external_phy
  310. In order to use it to read/write internal phy registers, use
  311. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  312. the register */
  313. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  314. u8 devad, u16 reg, u16 *ret_val);
  315. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  316. u8 devad, u16 reg, u16 val);
  317. /* Reads the link_status from the shmem,
  318. and update the link vars accordingly */
  319. void bnx2x_link_status_update(struct link_params *input,
  320. struct link_vars *output);
  321. /* returns string representing the fw_version of the external phy */
  322. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  323. u16 len);
  324. /* Set/Unset the led
  325. Basically, the CLC takes care of the led for the link, but in case one needs
  326. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  327. blink the led, and LED_MODE_OFF to set the led off.*/
  328. int bnx2x_set_led(struct link_params *params,
  329. struct link_vars *vars, u8 mode, u32 speed);
  330. #define LED_MODE_OFF 0
  331. #define LED_MODE_ON 1
  332. #define LED_MODE_OPER 2
  333. #define LED_MODE_FRONT_PANEL_OFF 3
  334. /* bnx2x_handle_module_detect_int should be called upon module detection
  335. interrupt */
  336. void bnx2x_handle_module_detect_int(struct link_params *params);
  337. /* Get the actual link status. In case it returns 0, link is up,
  338. otherwise link is down*/
  339. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  340. u8 is_serdes);
  341. /* One-time initialization for external phy after power up */
  342. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  343. u32 shmem2_base_path[], u32 chip_id);
  344. /* Reset the external PHY using GPIO */
  345. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  346. /* Reset the external of SFX7101 */
  347. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  348. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  349. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  350. struct link_params *params, u16 addr,
  351. u8 byte_cnt, u8 *o_buf);
  352. void bnx2x_hw_reset_phy(struct link_params *params);
  353. /* Check swap bit and adjust PHY order */
  354. u32 bnx2x_phy_selection(struct link_params *params);
  355. /* Probe the phys on board, and populate them in "params" */
  356. int bnx2x_phy_probe(struct link_params *params);
  357. /* Checks if fan failure detection is required on one of the phys on board */
  358. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  359. u32 shmem2_base, u8 port);
  360. /* Open / close the gate between the NIG and the BRB */
  361. void bnx2x_set_rx_filter(struct link_params *params, u8 en);
  362. /* DCBX structs */
  363. /* Number of maximum COS per chip */
  364. #define DCBX_E2E3_MAX_NUM_COS (2)
  365. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  366. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  367. #define DCBX_E3B0_MAX_NUM_COS ( \
  368. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  369. DCBX_E3B0_MAX_NUM_COS_PORT1))
  370. #define DCBX_MAX_NUM_COS ( \
  371. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  372. DCBX_E2E3_MAX_NUM_COS))
  373. /* PFC port configuration params */
  374. struct bnx2x_nig_brb_pfc_port_params {
  375. /* NIG */
  376. u32 pause_enable;
  377. u32 llfc_out_en;
  378. u32 llfc_enable;
  379. u32 pkt_priority_to_cos;
  380. u8 num_of_rx_cos_priority_mask;
  381. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  382. u32 llfc_high_priority_classes;
  383. u32 llfc_low_priority_classes;
  384. };
  385. /* ETS port configuration params */
  386. struct bnx2x_ets_bw_params {
  387. u8 bw;
  388. };
  389. struct bnx2x_ets_sp_params {
  390. /**
  391. * valid values are 0 - 5. 0 is highest strict priority.
  392. * There can't be two COS's with the same pri.
  393. */
  394. u8 pri;
  395. };
  396. enum bnx2x_cos_state {
  397. bnx2x_cos_state_strict = 0,
  398. bnx2x_cos_state_bw = 1,
  399. };
  400. struct bnx2x_ets_cos_params {
  401. enum bnx2x_cos_state state ;
  402. union {
  403. struct bnx2x_ets_bw_params bw_params;
  404. struct bnx2x_ets_sp_params sp_params;
  405. } params;
  406. };
  407. struct bnx2x_ets_params {
  408. u8 num_of_cos; /* Number of valid COS entries*/
  409. struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
  410. };
  411. /* Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  412. * when link is already up
  413. */
  414. int bnx2x_update_pfc(struct link_params *params,
  415. struct link_vars *vars,
  416. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  417. /* Used to configure the ETS to disable */
  418. int bnx2x_ets_disabled(struct link_params *params,
  419. struct link_vars *vars);
  420. /* Used to configure the ETS to BW limited */
  421. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  422. const u32 cos1_bw);
  423. /* Used to configure the ETS to strict */
  424. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  425. /* Configure the COS to ETS according to BW and SP settings.*/
  426. int bnx2x_ets_e3b0_config(const struct link_params *params,
  427. const struct link_vars *vars,
  428. struct bnx2x_ets_params *ets_params);
  429. /* Read pfc statistic*/
  430. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  431. u32 pfc_frames_sent[2],
  432. u32 pfc_frames_received[2]);
  433. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  434. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  435. u8 port);
  436. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  437. struct link_params *params);
  438. void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
  439. int bnx2x_check_half_open_conn(struct link_params *params,
  440. struct link_vars *vars, u8 notify);
  441. #endif /* BNX2X_LINK_H */