bcm63xx_enet.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963
  1. /*
  2. * Driver for BCM963xx builtin Ethernet mac
  3. *
  4. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/module.h>
  23. #include <linux/clk.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/slab.h>
  26. #include <linux/delay.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/crc32.h>
  29. #include <linux/err.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/if_vlan.h>
  33. #include <bcm63xx_dev_enet.h>
  34. #include "bcm63xx_enet.h"
  35. static char bcm_enet_driver_name[] = "bcm63xx_enet";
  36. static char bcm_enet_driver_version[] = "1.0";
  37. static int copybreak __read_mostly = 128;
  38. module_param(copybreak, int, 0);
  39. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  40. /* io memory shared between all devices */
  41. static void __iomem *bcm_enet_shared_base;
  42. /*
  43. * io helpers to access mac registers
  44. */
  45. static inline u32 enet_readl(struct bcm_enet_priv *priv, u32 off)
  46. {
  47. return bcm_readl(priv->base + off);
  48. }
  49. static inline void enet_writel(struct bcm_enet_priv *priv,
  50. u32 val, u32 off)
  51. {
  52. bcm_writel(val, priv->base + off);
  53. }
  54. /*
  55. * io helpers to access shared registers
  56. */
  57. static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
  58. {
  59. return bcm_readl(bcm_enet_shared_base + off);
  60. }
  61. static inline void enet_dma_writel(struct bcm_enet_priv *priv,
  62. u32 val, u32 off)
  63. {
  64. bcm_writel(val, bcm_enet_shared_base + off);
  65. }
  66. /*
  67. * write given data into mii register and wait for transfer to end
  68. * with timeout (average measured transfer time is 25us)
  69. */
  70. static int do_mdio_op(struct bcm_enet_priv *priv, unsigned int data)
  71. {
  72. int limit;
  73. /* make sure mii interrupt status is cleared */
  74. enet_writel(priv, ENET_IR_MII, ENET_IR_REG);
  75. enet_writel(priv, data, ENET_MIIDATA_REG);
  76. wmb();
  77. /* busy wait on mii interrupt bit, with timeout */
  78. limit = 1000;
  79. do {
  80. if (enet_readl(priv, ENET_IR_REG) & ENET_IR_MII)
  81. break;
  82. udelay(1);
  83. } while (limit-- > 0);
  84. return (limit < 0) ? 1 : 0;
  85. }
  86. /*
  87. * MII internal read callback
  88. */
  89. static int bcm_enet_mdio_read(struct bcm_enet_priv *priv, int mii_id,
  90. int regnum)
  91. {
  92. u32 tmp, val;
  93. tmp = regnum << ENET_MIIDATA_REG_SHIFT;
  94. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  95. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  96. tmp |= ENET_MIIDATA_OP_READ_MASK;
  97. if (do_mdio_op(priv, tmp))
  98. return -1;
  99. val = enet_readl(priv, ENET_MIIDATA_REG);
  100. val &= 0xffff;
  101. return val;
  102. }
  103. /*
  104. * MII internal write callback
  105. */
  106. static int bcm_enet_mdio_write(struct bcm_enet_priv *priv, int mii_id,
  107. int regnum, u16 value)
  108. {
  109. u32 tmp;
  110. tmp = (value & 0xffff) << ENET_MIIDATA_DATA_SHIFT;
  111. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  112. tmp |= regnum << ENET_MIIDATA_REG_SHIFT;
  113. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  114. tmp |= ENET_MIIDATA_OP_WRITE_MASK;
  115. (void)do_mdio_op(priv, tmp);
  116. return 0;
  117. }
  118. /*
  119. * MII read callback from phylib
  120. */
  121. static int bcm_enet_mdio_read_phylib(struct mii_bus *bus, int mii_id,
  122. int regnum)
  123. {
  124. return bcm_enet_mdio_read(bus->priv, mii_id, regnum);
  125. }
  126. /*
  127. * MII write callback from phylib
  128. */
  129. static int bcm_enet_mdio_write_phylib(struct mii_bus *bus, int mii_id,
  130. int regnum, u16 value)
  131. {
  132. return bcm_enet_mdio_write(bus->priv, mii_id, regnum, value);
  133. }
  134. /*
  135. * MII read callback from mii core
  136. */
  137. static int bcm_enet_mdio_read_mii(struct net_device *dev, int mii_id,
  138. int regnum)
  139. {
  140. return bcm_enet_mdio_read(netdev_priv(dev), mii_id, regnum);
  141. }
  142. /*
  143. * MII write callback from mii core
  144. */
  145. static void bcm_enet_mdio_write_mii(struct net_device *dev, int mii_id,
  146. int regnum, int value)
  147. {
  148. bcm_enet_mdio_write(netdev_priv(dev), mii_id, regnum, value);
  149. }
  150. /*
  151. * refill rx queue
  152. */
  153. static int bcm_enet_refill_rx(struct net_device *dev)
  154. {
  155. struct bcm_enet_priv *priv;
  156. priv = netdev_priv(dev);
  157. while (priv->rx_desc_count < priv->rx_ring_size) {
  158. struct bcm_enet_desc *desc;
  159. struct sk_buff *skb;
  160. dma_addr_t p;
  161. int desc_idx;
  162. u32 len_stat;
  163. desc_idx = priv->rx_dirty_desc;
  164. desc = &priv->rx_desc_cpu[desc_idx];
  165. if (!priv->rx_skb[desc_idx]) {
  166. skb = netdev_alloc_skb(dev, priv->rx_skb_size);
  167. if (!skb)
  168. break;
  169. priv->rx_skb[desc_idx] = skb;
  170. p = dma_map_single(&priv->pdev->dev, skb->data,
  171. priv->rx_skb_size,
  172. DMA_FROM_DEVICE);
  173. desc->address = p;
  174. }
  175. len_stat = priv->rx_skb_size << DMADESC_LENGTH_SHIFT;
  176. len_stat |= DMADESC_OWNER_MASK;
  177. if (priv->rx_dirty_desc == priv->rx_ring_size - 1) {
  178. len_stat |= DMADESC_WRAP_MASK;
  179. priv->rx_dirty_desc = 0;
  180. } else {
  181. priv->rx_dirty_desc++;
  182. }
  183. wmb();
  184. desc->len_stat = len_stat;
  185. priv->rx_desc_count++;
  186. /* tell dma engine we allocated one buffer */
  187. enet_dma_writel(priv, 1, ENETDMA_BUFALLOC_REG(priv->rx_chan));
  188. }
  189. /* If rx ring is still empty, set a timer to try allocating
  190. * again at a later time. */
  191. if (priv->rx_desc_count == 0 && netif_running(dev)) {
  192. dev_warn(&priv->pdev->dev, "unable to refill rx ring\n");
  193. priv->rx_timeout.expires = jiffies + HZ;
  194. add_timer(&priv->rx_timeout);
  195. }
  196. return 0;
  197. }
  198. /*
  199. * timer callback to defer refill rx queue in case we're OOM
  200. */
  201. static void bcm_enet_refill_rx_timer(unsigned long data)
  202. {
  203. struct net_device *dev;
  204. struct bcm_enet_priv *priv;
  205. dev = (struct net_device *)data;
  206. priv = netdev_priv(dev);
  207. spin_lock(&priv->rx_lock);
  208. bcm_enet_refill_rx((struct net_device *)data);
  209. spin_unlock(&priv->rx_lock);
  210. }
  211. /*
  212. * extract packet from rx queue
  213. */
  214. static int bcm_enet_receive_queue(struct net_device *dev, int budget)
  215. {
  216. struct bcm_enet_priv *priv;
  217. struct device *kdev;
  218. int processed;
  219. priv = netdev_priv(dev);
  220. kdev = &priv->pdev->dev;
  221. processed = 0;
  222. /* don't scan ring further than number of refilled
  223. * descriptor */
  224. if (budget > priv->rx_desc_count)
  225. budget = priv->rx_desc_count;
  226. do {
  227. struct bcm_enet_desc *desc;
  228. struct sk_buff *skb;
  229. int desc_idx;
  230. u32 len_stat;
  231. unsigned int len;
  232. desc_idx = priv->rx_curr_desc;
  233. desc = &priv->rx_desc_cpu[desc_idx];
  234. /* make sure we actually read the descriptor status at
  235. * each loop */
  236. rmb();
  237. len_stat = desc->len_stat;
  238. /* break if dma ownership belongs to hw */
  239. if (len_stat & DMADESC_OWNER_MASK)
  240. break;
  241. processed++;
  242. priv->rx_curr_desc++;
  243. if (priv->rx_curr_desc == priv->rx_ring_size)
  244. priv->rx_curr_desc = 0;
  245. priv->rx_desc_count--;
  246. /* if the packet does not have start of packet _and_
  247. * end of packet flag set, then just recycle it */
  248. if ((len_stat & DMADESC_ESOP_MASK) != DMADESC_ESOP_MASK) {
  249. dev->stats.rx_dropped++;
  250. continue;
  251. }
  252. /* recycle packet if it's marked as bad */
  253. if (unlikely(len_stat & DMADESC_ERR_MASK)) {
  254. dev->stats.rx_errors++;
  255. if (len_stat & DMADESC_OVSIZE_MASK)
  256. dev->stats.rx_length_errors++;
  257. if (len_stat & DMADESC_CRC_MASK)
  258. dev->stats.rx_crc_errors++;
  259. if (len_stat & DMADESC_UNDER_MASK)
  260. dev->stats.rx_frame_errors++;
  261. if (len_stat & DMADESC_OV_MASK)
  262. dev->stats.rx_fifo_errors++;
  263. continue;
  264. }
  265. /* valid packet */
  266. skb = priv->rx_skb[desc_idx];
  267. len = (len_stat & DMADESC_LENGTH_MASK) >> DMADESC_LENGTH_SHIFT;
  268. /* don't include FCS */
  269. len -= 4;
  270. if (len < copybreak) {
  271. struct sk_buff *nskb;
  272. nskb = netdev_alloc_skb_ip_align(dev, len);
  273. if (!nskb) {
  274. /* forget packet, just rearm desc */
  275. dev->stats.rx_dropped++;
  276. continue;
  277. }
  278. dma_sync_single_for_cpu(kdev, desc->address,
  279. len, DMA_FROM_DEVICE);
  280. memcpy(nskb->data, skb->data, len);
  281. dma_sync_single_for_device(kdev, desc->address,
  282. len, DMA_FROM_DEVICE);
  283. skb = nskb;
  284. } else {
  285. dma_unmap_single(&priv->pdev->dev, desc->address,
  286. priv->rx_skb_size, DMA_FROM_DEVICE);
  287. priv->rx_skb[desc_idx] = NULL;
  288. }
  289. skb_put(skb, len);
  290. skb->protocol = eth_type_trans(skb, dev);
  291. dev->stats.rx_packets++;
  292. dev->stats.rx_bytes += len;
  293. netif_receive_skb(skb);
  294. } while (--budget > 0);
  295. if (processed || !priv->rx_desc_count) {
  296. bcm_enet_refill_rx(dev);
  297. /* kick rx dma */
  298. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  299. ENETDMA_CHANCFG_REG(priv->rx_chan));
  300. }
  301. return processed;
  302. }
  303. /*
  304. * try to or force reclaim of transmitted buffers
  305. */
  306. static int bcm_enet_tx_reclaim(struct net_device *dev, int force)
  307. {
  308. struct bcm_enet_priv *priv;
  309. int released;
  310. priv = netdev_priv(dev);
  311. released = 0;
  312. while (priv->tx_desc_count < priv->tx_ring_size) {
  313. struct bcm_enet_desc *desc;
  314. struct sk_buff *skb;
  315. /* We run in a bh and fight against start_xmit, which
  316. * is called with bh disabled */
  317. spin_lock(&priv->tx_lock);
  318. desc = &priv->tx_desc_cpu[priv->tx_dirty_desc];
  319. if (!force && (desc->len_stat & DMADESC_OWNER_MASK)) {
  320. spin_unlock(&priv->tx_lock);
  321. break;
  322. }
  323. /* ensure other field of the descriptor were not read
  324. * before we checked ownership */
  325. rmb();
  326. skb = priv->tx_skb[priv->tx_dirty_desc];
  327. priv->tx_skb[priv->tx_dirty_desc] = NULL;
  328. dma_unmap_single(&priv->pdev->dev, desc->address, skb->len,
  329. DMA_TO_DEVICE);
  330. priv->tx_dirty_desc++;
  331. if (priv->tx_dirty_desc == priv->tx_ring_size)
  332. priv->tx_dirty_desc = 0;
  333. priv->tx_desc_count++;
  334. spin_unlock(&priv->tx_lock);
  335. if (desc->len_stat & DMADESC_UNDER_MASK)
  336. dev->stats.tx_errors++;
  337. dev_kfree_skb(skb);
  338. released++;
  339. }
  340. if (netif_queue_stopped(dev) && released)
  341. netif_wake_queue(dev);
  342. return released;
  343. }
  344. /*
  345. * poll func, called by network core
  346. */
  347. static int bcm_enet_poll(struct napi_struct *napi, int budget)
  348. {
  349. struct bcm_enet_priv *priv;
  350. struct net_device *dev;
  351. int tx_work_done, rx_work_done;
  352. priv = container_of(napi, struct bcm_enet_priv, napi);
  353. dev = priv->net_dev;
  354. /* ack interrupts */
  355. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  356. ENETDMA_IR_REG(priv->rx_chan));
  357. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  358. ENETDMA_IR_REG(priv->tx_chan));
  359. /* reclaim sent skb */
  360. tx_work_done = bcm_enet_tx_reclaim(dev, 0);
  361. spin_lock(&priv->rx_lock);
  362. rx_work_done = bcm_enet_receive_queue(dev, budget);
  363. spin_unlock(&priv->rx_lock);
  364. if (rx_work_done >= budget || tx_work_done > 0) {
  365. /* rx/tx queue is not yet empty/clean */
  366. return rx_work_done;
  367. }
  368. /* no more packet in rx/tx queue, remove device from poll
  369. * queue */
  370. napi_complete(napi);
  371. /* restore rx/tx interrupt */
  372. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  373. ENETDMA_IRMASK_REG(priv->rx_chan));
  374. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  375. ENETDMA_IRMASK_REG(priv->tx_chan));
  376. return rx_work_done;
  377. }
  378. /*
  379. * mac interrupt handler
  380. */
  381. static irqreturn_t bcm_enet_isr_mac(int irq, void *dev_id)
  382. {
  383. struct net_device *dev;
  384. struct bcm_enet_priv *priv;
  385. u32 stat;
  386. dev = dev_id;
  387. priv = netdev_priv(dev);
  388. stat = enet_readl(priv, ENET_IR_REG);
  389. if (!(stat & ENET_IR_MIB))
  390. return IRQ_NONE;
  391. /* clear & mask interrupt */
  392. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  393. enet_writel(priv, 0, ENET_IRMASK_REG);
  394. /* read mib registers in workqueue */
  395. schedule_work(&priv->mib_update_task);
  396. return IRQ_HANDLED;
  397. }
  398. /*
  399. * rx/tx dma interrupt handler
  400. */
  401. static irqreturn_t bcm_enet_isr_dma(int irq, void *dev_id)
  402. {
  403. struct net_device *dev;
  404. struct bcm_enet_priv *priv;
  405. dev = dev_id;
  406. priv = netdev_priv(dev);
  407. /* mask rx/tx interrupts */
  408. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  409. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  410. napi_schedule(&priv->napi);
  411. return IRQ_HANDLED;
  412. }
  413. /*
  414. * tx request callback
  415. */
  416. static int bcm_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  417. {
  418. struct bcm_enet_priv *priv;
  419. struct bcm_enet_desc *desc;
  420. u32 len_stat;
  421. int ret;
  422. priv = netdev_priv(dev);
  423. /* lock against tx reclaim */
  424. spin_lock(&priv->tx_lock);
  425. /* make sure the tx hw queue is not full, should not happen
  426. * since we stop queue before it's the case */
  427. if (unlikely(!priv->tx_desc_count)) {
  428. netif_stop_queue(dev);
  429. dev_err(&priv->pdev->dev, "xmit called with no tx desc "
  430. "available?\n");
  431. ret = NETDEV_TX_BUSY;
  432. goto out_unlock;
  433. }
  434. /* point to the next available desc */
  435. desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
  436. priv->tx_skb[priv->tx_curr_desc] = skb;
  437. /* fill descriptor */
  438. desc->address = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
  439. DMA_TO_DEVICE);
  440. len_stat = (skb->len << DMADESC_LENGTH_SHIFT) & DMADESC_LENGTH_MASK;
  441. len_stat |= DMADESC_ESOP_MASK |
  442. DMADESC_APPEND_CRC |
  443. DMADESC_OWNER_MASK;
  444. priv->tx_curr_desc++;
  445. if (priv->tx_curr_desc == priv->tx_ring_size) {
  446. priv->tx_curr_desc = 0;
  447. len_stat |= DMADESC_WRAP_MASK;
  448. }
  449. priv->tx_desc_count--;
  450. /* dma might be already polling, make sure we update desc
  451. * fields in correct order */
  452. wmb();
  453. desc->len_stat = len_stat;
  454. wmb();
  455. /* kick tx dma */
  456. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  457. ENETDMA_CHANCFG_REG(priv->tx_chan));
  458. /* stop queue if no more desc available */
  459. if (!priv->tx_desc_count)
  460. netif_stop_queue(dev);
  461. dev->stats.tx_bytes += skb->len;
  462. dev->stats.tx_packets++;
  463. ret = NETDEV_TX_OK;
  464. out_unlock:
  465. spin_unlock(&priv->tx_lock);
  466. return ret;
  467. }
  468. /*
  469. * Change the interface's mac address.
  470. */
  471. static int bcm_enet_set_mac_address(struct net_device *dev, void *p)
  472. {
  473. struct bcm_enet_priv *priv;
  474. struct sockaddr *addr = p;
  475. u32 val;
  476. priv = netdev_priv(dev);
  477. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  478. /* use perfect match register 0 to store my mac address */
  479. val = (dev->dev_addr[2] << 24) | (dev->dev_addr[3] << 16) |
  480. (dev->dev_addr[4] << 8) | dev->dev_addr[5];
  481. enet_writel(priv, val, ENET_PML_REG(0));
  482. val = (dev->dev_addr[0] << 8 | dev->dev_addr[1]);
  483. val |= ENET_PMH_DATAVALID_MASK;
  484. enet_writel(priv, val, ENET_PMH_REG(0));
  485. return 0;
  486. }
  487. /*
  488. * Change rx mode (promiscuous/allmulti) and update multicast list
  489. */
  490. static void bcm_enet_set_multicast_list(struct net_device *dev)
  491. {
  492. struct bcm_enet_priv *priv;
  493. struct netdev_hw_addr *ha;
  494. u32 val;
  495. int i;
  496. priv = netdev_priv(dev);
  497. val = enet_readl(priv, ENET_RXCFG_REG);
  498. if (dev->flags & IFF_PROMISC)
  499. val |= ENET_RXCFG_PROMISC_MASK;
  500. else
  501. val &= ~ENET_RXCFG_PROMISC_MASK;
  502. /* only 3 perfect match registers left, first one is used for
  503. * own mac address */
  504. if ((dev->flags & IFF_ALLMULTI) || netdev_mc_count(dev) > 3)
  505. val |= ENET_RXCFG_ALLMCAST_MASK;
  506. else
  507. val &= ~ENET_RXCFG_ALLMCAST_MASK;
  508. /* no need to set perfect match registers if we catch all
  509. * multicast */
  510. if (val & ENET_RXCFG_ALLMCAST_MASK) {
  511. enet_writel(priv, val, ENET_RXCFG_REG);
  512. return;
  513. }
  514. i = 0;
  515. netdev_for_each_mc_addr(ha, dev) {
  516. u8 *dmi_addr;
  517. u32 tmp;
  518. if (i == 3)
  519. break;
  520. /* update perfect match registers */
  521. dmi_addr = ha->addr;
  522. tmp = (dmi_addr[2] << 24) | (dmi_addr[3] << 16) |
  523. (dmi_addr[4] << 8) | dmi_addr[5];
  524. enet_writel(priv, tmp, ENET_PML_REG(i + 1));
  525. tmp = (dmi_addr[0] << 8 | dmi_addr[1]);
  526. tmp |= ENET_PMH_DATAVALID_MASK;
  527. enet_writel(priv, tmp, ENET_PMH_REG(i++ + 1));
  528. }
  529. for (; i < 3; i++) {
  530. enet_writel(priv, 0, ENET_PML_REG(i + 1));
  531. enet_writel(priv, 0, ENET_PMH_REG(i + 1));
  532. }
  533. enet_writel(priv, val, ENET_RXCFG_REG);
  534. }
  535. /*
  536. * set mac duplex parameters
  537. */
  538. static void bcm_enet_set_duplex(struct bcm_enet_priv *priv, int fullduplex)
  539. {
  540. u32 val;
  541. val = enet_readl(priv, ENET_TXCTL_REG);
  542. if (fullduplex)
  543. val |= ENET_TXCTL_FD_MASK;
  544. else
  545. val &= ~ENET_TXCTL_FD_MASK;
  546. enet_writel(priv, val, ENET_TXCTL_REG);
  547. }
  548. /*
  549. * set mac flow control parameters
  550. */
  551. static void bcm_enet_set_flow(struct bcm_enet_priv *priv, int rx_en, int tx_en)
  552. {
  553. u32 val;
  554. /* rx flow control (pause frame handling) */
  555. val = enet_readl(priv, ENET_RXCFG_REG);
  556. if (rx_en)
  557. val |= ENET_RXCFG_ENFLOW_MASK;
  558. else
  559. val &= ~ENET_RXCFG_ENFLOW_MASK;
  560. enet_writel(priv, val, ENET_RXCFG_REG);
  561. /* tx flow control (pause frame generation) */
  562. val = enet_dma_readl(priv, ENETDMA_CFG_REG);
  563. if (tx_en)
  564. val |= ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  565. else
  566. val &= ~ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  567. enet_dma_writel(priv, val, ENETDMA_CFG_REG);
  568. }
  569. /*
  570. * link changed callback (from phylib)
  571. */
  572. static void bcm_enet_adjust_phy_link(struct net_device *dev)
  573. {
  574. struct bcm_enet_priv *priv;
  575. struct phy_device *phydev;
  576. int status_changed;
  577. priv = netdev_priv(dev);
  578. phydev = priv->phydev;
  579. status_changed = 0;
  580. if (priv->old_link != phydev->link) {
  581. status_changed = 1;
  582. priv->old_link = phydev->link;
  583. }
  584. /* reflect duplex change in mac configuration */
  585. if (phydev->link && phydev->duplex != priv->old_duplex) {
  586. bcm_enet_set_duplex(priv,
  587. (phydev->duplex == DUPLEX_FULL) ? 1 : 0);
  588. status_changed = 1;
  589. priv->old_duplex = phydev->duplex;
  590. }
  591. /* enable flow control if remote advertise it (trust phylib to
  592. * check that duplex is full */
  593. if (phydev->link && phydev->pause != priv->old_pause) {
  594. int rx_pause_en, tx_pause_en;
  595. if (phydev->pause) {
  596. /* pause was advertised by lpa and us */
  597. rx_pause_en = 1;
  598. tx_pause_en = 1;
  599. } else if (!priv->pause_auto) {
  600. /* pause setting overrided by user */
  601. rx_pause_en = priv->pause_rx;
  602. tx_pause_en = priv->pause_tx;
  603. } else {
  604. rx_pause_en = 0;
  605. tx_pause_en = 0;
  606. }
  607. bcm_enet_set_flow(priv, rx_pause_en, tx_pause_en);
  608. status_changed = 1;
  609. priv->old_pause = phydev->pause;
  610. }
  611. if (status_changed) {
  612. pr_info("%s: link %s", dev->name, phydev->link ?
  613. "UP" : "DOWN");
  614. if (phydev->link)
  615. pr_cont(" - %d/%s - flow control %s", phydev->speed,
  616. DUPLEX_FULL == phydev->duplex ? "full" : "half",
  617. phydev->pause == 1 ? "rx&tx" : "off");
  618. pr_cont("\n");
  619. }
  620. }
  621. /*
  622. * link changed callback (if phylib is not used)
  623. */
  624. static void bcm_enet_adjust_link(struct net_device *dev)
  625. {
  626. struct bcm_enet_priv *priv;
  627. priv = netdev_priv(dev);
  628. bcm_enet_set_duplex(priv, priv->force_duplex_full);
  629. bcm_enet_set_flow(priv, priv->pause_rx, priv->pause_tx);
  630. netif_carrier_on(dev);
  631. pr_info("%s: link forced UP - %d/%s - flow control %s/%s\n",
  632. dev->name,
  633. priv->force_speed_100 ? 100 : 10,
  634. priv->force_duplex_full ? "full" : "half",
  635. priv->pause_rx ? "rx" : "off",
  636. priv->pause_tx ? "tx" : "off");
  637. }
  638. /*
  639. * open callback, allocate dma rings & buffers and start rx operation
  640. */
  641. static int bcm_enet_open(struct net_device *dev)
  642. {
  643. struct bcm_enet_priv *priv;
  644. struct sockaddr addr;
  645. struct device *kdev;
  646. struct phy_device *phydev;
  647. int i, ret;
  648. unsigned int size;
  649. char phy_id[MII_BUS_ID_SIZE + 3];
  650. void *p;
  651. u32 val;
  652. priv = netdev_priv(dev);
  653. kdev = &priv->pdev->dev;
  654. if (priv->has_phy) {
  655. /* connect to PHY */
  656. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  657. priv->mii_bus->id, priv->phy_id);
  658. phydev = phy_connect(dev, phy_id, bcm_enet_adjust_phy_link,
  659. PHY_INTERFACE_MODE_MII);
  660. if (IS_ERR(phydev)) {
  661. dev_err(kdev, "could not attach to PHY\n");
  662. return PTR_ERR(phydev);
  663. }
  664. /* mask with MAC supported features */
  665. phydev->supported &= (SUPPORTED_10baseT_Half |
  666. SUPPORTED_10baseT_Full |
  667. SUPPORTED_100baseT_Half |
  668. SUPPORTED_100baseT_Full |
  669. SUPPORTED_Autoneg |
  670. SUPPORTED_Pause |
  671. SUPPORTED_MII);
  672. phydev->advertising = phydev->supported;
  673. if (priv->pause_auto && priv->pause_rx && priv->pause_tx)
  674. phydev->advertising |= SUPPORTED_Pause;
  675. else
  676. phydev->advertising &= ~SUPPORTED_Pause;
  677. dev_info(kdev, "attached PHY at address %d [%s]\n",
  678. phydev->addr, phydev->drv->name);
  679. priv->old_link = 0;
  680. priv->old_duplex = -1;
  681. priv->old_pause = -1;
  682. priv->phydev = phydev;
  683. }
  684. /* mask all interrupts and request them */
  685. enet_writel(priv, 0, ENET_IRMASK_REG);
  686. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  687. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  688. ret = request_irq(dev->irq, bcm_enet_isr_mac, 0, dev->name, dev);
  689. if (ret)
  690. goto out_phy_disconnect;
  691. ret = request_irq(priv->irq_rx, bcm_enet_isr_dma, IRQF_DISABLED,
  692. dev->name, dev);
  693. if (ret)
  694. goto out_freeirq;
  695. ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
  696. IRQF_DISABLED, dev->name, dev);
  697. if (ret)
  698. goto out_freeirq_rx;
  699. /* initialize perfect match registers */
  700. for (i = 0; i < 4; i++) {
  701. enet_writel(priv, 0, ENET_PML_REG(i));
  702. enet_writel(priv, 0, ENET_PMH_REG(i));
  703. }
  704. /* write device mac address */
  705. memcpy(addr.sa_data, dev->dev_addr, ETH_ALEN);
  706. bcm_enet_set_mac_address(dev, &addr);
  707. /* allocate rx dma ring */
  708. size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
  709. p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
  710. if (!p) {
  711. dev_err(kdev, "cannot allocate rx ring %u\n", size);
  712. ret = -ENOMEM;
  713. goto out_freeirq_tx;
  714. }
  715. memset(p, 0, size);
  716. priv->rx_desc_alloc_size = size;
  717. priv->rx_desc_cpu = p;
  718. /* allocate tx dma ring */
  719. size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
  720. p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
  721. if (!p) {
  722. dev_err(kdev, "cannot allocate tx ring\n");
  723. ret = -ENOMEM;
  724. goto out_free_rx_ring;
  725. }
  726. memset(p, 0, size);
  727. priv->tx_desc_alloc_size = size;
  728. priv->tx_desc_cpu = p;
  729. priv->tx_skb = kcalloc(priv->tx_ring_size, sizeof(struct sk_buff *),
  730. GFP_KERNEL);
  731. if (!priv->tx_skb) {
  732. ret = -ENOMEM;
  733. goto out_free_tx_ring;
  734. }
  735. priv->tx_desc_count = priv->tx_ring_size;
  736. priv->tx_dirty_desc = 0;
  737. priv->tx_curr_desc = 0;
  738. spin_lock_init(&priv->tx_lock);
  739. /* init & fill rx ring with skbs */
  740. priv->rx_skb = kcalloc(priv->rx_ring_size, sizeof(struct sk_buff *),
  741. GFP_KERNEL);
  742. if (!priv->rx_skb) {
  743. ret = -ENOMEM;
  744. goto out_free_tx_skb;
  745. }
  746. priv->rx_desc_count = 0;
  747. priv->rx_dirty_desc = 0;
  748. priv->rx_curr_desc = 0;
  749. /* initialize flow control buffer allocation */
  750. enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  751. ENETDMA_BUFALLOC_REG(priv->rx_chan));
  752. if (bcm_enet_refill_rx(dev)) {
  753. dev_err(kdev, "cannot allocate rx skb queue\n");
  754. ret = -ENOMEM;
  755. goto out;
  756. }
  757. /* write rx & tx ring addresses */
  758. enet_dma_writel(priv, priv->rx_desc_dma,
  759. ENETDMA_RSTART_REG(priv->rx_chan));
  760. enet_dma_writel(priv, priv->tx_desc_dma,
  761. ENETDMA_RSTART_REG(priv->tx_chan));
  762. /* clear remaining state ram for rx & tx channel */
  763. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->rx_chan));
  764. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->tx_chan));
  765. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->rx_chan));
  766. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->tx_chan));
  767. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->rx_chan));
  768. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->tx_chan));
  769. /* set max rx/tx length */
  770. enet_writel(priv, priv->hw_mtu, ENET_RXMAXLEN_REG);
  771. enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
  772. /* set dma maximum burst len */
  773. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  774. ENETDMA_MAXBURST_REG(priv->rx_chan));
  775. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  776. ENETDMA_MAXBURST_REG(priv->tx_chan));
  777. /* set correct transmit fifo watermark */
  778. enet_writel(priv, BCMENET_TX_FIFO_TRESH, ENET_TXWMARK_REG);
  779. /* set flow control low/high threshold to 1/3 / 2/3 */
  780. val = priv->rx_ring_size / 3;
  781. enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
  782. val = (priv->rx_ring_size * 2) / 3;
  783. enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
  784. /* all set, enable mac and interrupts, start dma engine and
  785. * kick rx dma channel */
  786. wmb();
  787. val = enet_readl(priv, ENET_CTL_REG);
  788. val |= ENET_CTL_ENABLE_MASK;
  789. enet_writel(priv, val, ENET_CTL_REG);
  790. enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
  791. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  792. ENETDMA_CHANCFG_REG(priv->rx_chan));
  793. /* watch "mib counters about to overflow" interrupt */
  794. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  795. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  796. /* watch "packet transferred" interrupt in rx and tx */
  797. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  798. ENETDMA_IR_REG(priv->rx_chan));
  799. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  800. ENETDMA_IR_REG(priv->tx_chan));
  801. /* make sure we enable napi before rx interrupt */
  802. napi_enable(&priv->napi);
  803. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  804. ENETDMA_IRMASK_REG(priv->rx_chan));
  805. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  806. ENETDMA_IRMASK_REG(priv->tx_chan));
  807. if (priv->has_phy)
  808. phy_start(priv->phydev);
  809. else
  810. bcm_enet_adjust_link(dev);
  811. netif_start_queue(dev);
  812. return 0;
  813. out:
  814. for (i = 0; i < priv->rx_ring_size; i++) {
  815. struct bcm_enet_desc *desc;
  816. if (!priv->rx_skb[i])
  817. continue;
  818. desc = &priv->rx_desc_cpu[i];
  819. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  820. DMA_FROM_DEVICE);
  821. kfree_skb(priv->rx_skb[i]);
  822. }
  823. kfree(priv->rx_skb);
  824. out_free_tx_skb:
  825. kfree(priv->tx_skb);
  826. out_free_tx_ring:
  827. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  828. priv->tx_desc_cpu, priv->tx_desc_dma);
  829. out_free_rx_ring:
  830. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  831. priv->rx_desc_cpu, priv->rx_desc_dma);
  832. out_freeirq_tx:
  833. free_irq(priv->irq_tx, dev);
  834. out_freeirq_rx:
  835. free_irq(priv->irq_rx, dev);
  836. out_freeirq:
  837. free_irq(dev->irq, dev);
  838. out_phy_disconnect:
  839. phy_disconnect(priv->phydev);
  840. return ret;
  841. }
  842. /*
  843. * disable mac
  844. */
  845. static void bcm_enet_disable_mac(struct bcm_enet_priv *priv)
  846. {
  847. int limit;
  848. u32 val;
  849. val = enet_readl(priv, ENET_CTL_REG);
  850. val |= ENET_CTL_DISABLE_MASK;
  851. enet_writel(priv, val, ENET_CTL_REG);
  852. limit = 1000;
  853. do {
  854. u32 val;
  855. val = enet_readl(priv, ENET_CTL_REG);
  856. if (!(val & ENET_CTL_DISABLE_MASK))
  857. break;
  858. udelay(1);
  859. } while (limit--);
  860. }
  861. /*
  862. * disable dma in given channel
  863. */
  864. static void bcm_enet_disable_dma(struct bcm_enet_priv *priv, int chan)
  865. {
  866. int limit;
  867. enet_dma_writel(priv, 0, ENETDMA_CHANCFG_REG(chan));
  868. limit = 1000;
  869. do {
  870. u32 val;
  871. val = enet_dma_readl(priv, ENETDMA_CHANCFG_REG(chan));
  872. if (!(val & ENETDMA_CHANCFG_EN_MASK))
  873. break;
  874. udelay(1);
  875. } while (limit--);
  876. }
  877. /*
  878. * stop callback
  879. */
  880. static int bcm_enet_stop(struct net_device *dev)
  881. {
  882. struct bcm_enet_priv *priv;
  883. struct device *kdev;
  884. int i;
  885. priv = netdev_priv(dev);
  886. kdev = &priv->pdev->dev;
  887. netif_stop_queue(dev);
  888. napi_disable(&priv->napi);
  889. if (priv->has_phy)
  890. phy_stop(priv->phydev);
  891. del_timer_sync(&priv->rx_timeout);
  892. /* mask all interrupts */
  893. enet_writel(priv, 0, ENET_IRMASK_REG);
  894. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  895. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  896. /* make sure no mib update is scheduled */
  897. cancel_work_sync(&priv->mib_update_task);
  898. /* disable dma & mac */
  899. bcm_enet_disable_dma(priv, priv->tx_chan);
  900. bcm_enet_disable_dma(priv, priv->rx_chan);
  901. bcm_enet_disable_mac(priv);
  902. /* force reclaim of all tx buffers */
  903. bcm_enet_tx_reclaim(dev, 1);
  904. /* free the rx skb ring */
  905. for (i = 0; i < priv->rx_ring_size; i++) {
  906. struct bcm_enet_desc *desc;
  907. if (!priv->rx_skb[i])
  908. continue;
  909. desc = &priv->rx_desc_cpu[i];
  910. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  911. DMA_FROM_DEVICE);
  912. kfree_skb(priv->rx_skb[i]);
  913. }
  914. /* free remaining allocated memory */
  915. kfree(priv->rx_skb);
  916. kfree(priv->tx_skb);
  917. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  918. priv->rx_desc_cpu, priv->rx_desc_dma);
  919. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  920. priv->tx_desc_cpu, priv->tx_desc_dma);
  921. free_irq(priv->irq_tx, dev);
  922. free_irq(priv->irq_rx, dev);
  923. free_irq(dev->irq, dev);
  924. /* release phy */
  925. if (priv->has_phy) {
  926. phy_disconnect(priv->phydev);
  927. priv->phydev = NULL;
  928. }
  929. return 0;
  930. }
  931. /*
  932. * ethtool callbacks
  933. */
  934. struct bcm_enet_stats {
  935. char stat_string[ETH_GSTRING_LEN];
  936. int sizeof_stat;
  937. int stat_offset;
  938. int mib_reg;
  939. };
  940. #define GEN_STAT(m) sizeof(((struct bcm_enet_priv *)0)->m), \
  941. offsetof(struct bcm_enet_priv, m)
  942. #define DEV_STAT(m) sizeof(((struct net_device_stats *)0)->m), \
  943. offsetof(struct net_device_stats, m)
  944. static const struct bcm_enet_stats bcm_enet_gstrings_stats[] = {
  945. { "rx_packets", DEV_STAT(rx_packets), -1 },
  946. { "tx_packets", DEV_STAT(tx_packets), -1 },
  947. { "rx_bytes", DEV_STAT(rx_bytes), -1 },
  948. { "tx_bytes", DEV_STAT(tx_bytes), -1 },
  949. { "rx_errors", DEV_STAT(rx_errors), -1 },
  950. { "tx_errors", DEV_STAT(tx_errors), -1 },
  951. { "rx_dropped", DEV_STAT(rx_dropped), -1 },
  952. { "tx_dropped", DEV_STAT(tx_dropped), -1 },
  953. { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETH_MIB_RX_GD_OCTETS},
  954. { "rx_good_pkts", GEN_STAT(mib.rx_gd_pkts), ETH_MIB_RX_GD_PKTS },
  955. { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETH_MIB_RX_BRDCAST },
  956. { "rx_multicast", GEN_STAT(mib.rx_mult), ETH_MIB_RX_MULT },
  957. { "rx_64_octets", GEN_STAT(mib.rx_64), ETH_MIB_RX_64 },
  958. { "rx_65_127_oct", GEN_STAT(mib.rx_65_127), ETH_MIB_RX_65_127 },
  959. { "rx_128_255_oct", GEN_STAT(mib.rx_128_255), ETH_MIB_RX_128_255 },
  960. { "rx_256_511_oct", GEN_STAT(mib.rx_256_511), ETH_MIB_RX_256_511 },
  961. { "rx_512_1023_oct", GEN_STAT(mib.rx_512_1023), ETH_MIB_RX_512_1023 },
  962. { "rx_1024_max_oct", GEN_STAT(mib.rx_1024_max), ETH_MIB_RX_1024_MAX },
  963. { "rx_jabber", GEN_STAT(mib.rx_jab), ETH_MIB_RX_JAB },
  964. { "rx_oversize", GEN_STAT(mib.rx_ovr), ETH_MIB_RX_OVR },
  965. { "rx_fragment", GEN_STAT(mib.rx_frag), ETH_MIB_RX_FRAG },
  966. { "rx_dropped", GEN_STAT(mib.rx_drop), ETH_MIB_RX_DROP },
  967. { "rx_crc_align", GEN_STAT(mib.rx_crc_align), ETH_MIB_RX_CRC_ALIGN },
  968. { "rx_undersize", GEN_STAT(mib.rx_und), ETH_MIB_RX_UND },
  969. { "rx_crc", GEN_STAT(mib.rx_crc), ETH_MIB_RX_CRC },
  970. { "rx_align", GEN_STAT(mib.rx_align), ETH_MIB_RX_ALIGN },
  971. { "rx_symbol_error", GEN_STAT(mib.rx_sym), ETH_MIB_RX_SYM },
  972. { "rx_pause", GEN_STAT(mib.rx_pause), ETH_MIB_RX_PAUSE },
  973. { "rx_control", GEN_STAT(mib.rx_cntrl), ETH_MIB_RX_CNTRL },
  974. { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETH_MIB_TX_GD_OCTETS },
  975. { "tx_good_pkts", GEN_STAT(mib.tx_gd_pkts), ETH_MIB_TX_GD_PKTS },
  976. { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETH_MIB_TX_BRDCAST },
  977. { "tx_multicast", GEN_STAT(mib.tx_mult), ETH_MIB_TX_MULT },
  978. { "tx_64_oct", GEN_STAT(mib.tx_64), ETH_MIB_TX_64 },
  979. { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETH_MIB_TX_65_127 },
  980. { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETH_MIB_TX_128_255 },
  981. { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETH_MIB_TX_256_511 },
  982. { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETH_MIB_TX_512_1023},
  983. { "tx_1024_max_oct", GEN_STAT(mib.tx_1024_max), ETH_MIB_TX_1024_MAX },
  984. { "tx_jabber", GEN_STAT(mib.tx_jab), ETH_MIB_TX_JAB },
  985. { "tx_oversize", GEN_STAT(mib.tx_ovr), ETH_MIB_TX_OVR },
  986. { "tx_fragment", GEN_STAT(mib.tx_frag), ETH_MIB_TX_FRAG },
  987. { "tx_underrun", GEN_STAT(mib.tx_underrun), ETH_MIB_TX_UNDERRUN },
  988. { "tx_collisions", GEN_STAT(mib.tx_col), ETH_MIB_TX_COL },
  989. { "tx_single_collision", GEN_STAT(mib.tx_1_col), ETH_MIB_TX_1_COL },
  990. { "tx_multiple_collision", GEN_STAT(mib.tx_m_col), ETH_MIB_TX_M_COL },
  991. { "tx_excess_collision", GEN_STAT(mib.tx_ex_col), ETH_MIB_TX_EX_COL },
  992. { "tx_late_collision", GEN_STAT(mib.tx_late), ETH_MIB_TX_LATE },
  993. { "tx_deferred", GEN_STAT(mib.tx_def), ETH_MIB_TX_DEF },
  994. { "tx_carrier_sense", GEN_STAT(mib.tx_crs), ETH_MIB_TX_CRS },
  995. { "tx_pause", GEN_STAT(mib.tx_pause), ETH_MIB_TX_PAUSE },
  996. };
  997. #define BCM_ENET_STATS_LEN \
  998. (sizeof(bcm_enet_gstrings_stats) / sizeof(struct bcm_enet_stats))
  999. static const u32 unused_mib_regs[] = {
  1000. ETH_MIB_TX_ALL_OCTETS,
  1001. ETH_MIB_TX_ALL_PKTS,
  1002. ETH_MIB_RX_ALL_OCTETS,
  1003. ETH_MIB_RX_ALL_PKTS,
  1004. };
  1005. static void bcm_enet_get_drvinfo(struct net_device *netdev,
  1006. struct ethtool_drvinfo *drvinfo)
  1007. {
  1008. strlcpy(drvinfo->driver, bcm_enet_driver_name, sizeof(drvinfo->driver));
  1009. strlcpy(drvinfo->version, bcm_enet_driver_version,
  1010. sizeof(drvinfo->version));
  1011. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  1012. strlcpy(drvinfo->bus_info, "bcm63xx", sizeof(drvinfo->bus_info));
  1013. drvinfo->n_stats = BCM_ENET_STATS_LEN;
  1014. }
  1015. static int bcm_enet_get_sset_count(struct net_device *netdev,
  1016. int string_set)
  1017. {
  1018. switch (string_set) {
  1019. case ETH_SS_STATS:
  1020. return BCM_ENET_STATS_LEN;
  1021. default:
  1022. return -EINVAL;
  1023. }
  1024. }
  1025. static void bcm_enet_get_strings(struct net_device *netdev,
  1026. u32 stringset, u8 *data)
  1027. {
  1028. int i;
  1029. switch (stringset) {
  1030. case ETH_SS_STATS:
  1031. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1032. memcpy(data + i * ETH_GSTRING_LEN,
  1033. bcm_enet_gstrings_stats[i].stat_string,
  1034. ETH_GSTRING_LEN);
  1035. }
  1036. break;
  1037. }
  1038. }
  1039. static void update_mib_counters(struct bcm_enet_priv *priv)
  1040. {
  1041. int i;
  1042. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1043. const struct bcm_enet_stats *s;
  1044. u32 val;
  1045. char *p;
  1046. s = &bcm_enet_gstrings_stats[i];
  1047. if (s->mib_reg == -1)
  1048. continue;
  1049. val = enet_readl(priv, ENET_MIB_REG(s->mib_reg));
  1050. p = (char *)priv + s->stat_offset;
  1051. if (s->sizeof_stat == sizeof(u64))
  1052. *(u64 *)p += val;
  1053. else
  1054. *(u32 *)p += val;
  1055. }
  1056. /* also empty unused mib counters to make sure mib counter
  1057. * overflow interrupt is cleared */
  1058. for (i = 0; i < ARRAY_SIZE(unused_mib_regs); i++)
  1059. (void)enet_readl(priv, ENET_MIB_REG(unused_mib_regs[i]));
  1060. }
  1061. static void bcm_enet_update_mib_counters_defer(struct work_struct *t)
  1062. {
  1063. struct bcm_enet_priv *priv;
  1064. priv = container_of(t, struct bcm_enet_priv, mib_update_task);
  1065. mutex_lock(&priv->mib_update_lock);
  1066. update_mib_counters(priv);
  1067. mutex_unlock(&priv->mib_update_lock);
  1068. /* reenable mib interrupt */
  1069. if (netif_running(priv->net_dev))
  1070. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  1071. }
  1072. static void bcm_enet_get_ethtool_stats(struct net_device *netdev,
  1073. struct ethtool_stats *stats,
  1074. u64 *data)
  1075. {
  1076. struct bcm_enet_priv *priv;
  1077. int i;
  1078. priv = netdev_priv(netdev);
  1079. mutex_lock(&priv->mib_update_lock);
  1080. update_mib_counters(priv);
  1081. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1082. const struct bcm_enet_stats *s;
  1083. char *p;
  1084. s = &bcm_enet_gstrings_stats[i];
  1085. if (s->mib_reg == -1)
  1086. p = (char *)&netdev->stats;
  1087. else
  1088. p = (char *)priv;
  1089. p += s->stat_offset;
  1090. data[i] = (s->sizeof_stat == sizeof(u64)) ?
  1091. *(u64 *)p : *(u32 *)p;
  1092. }
  1093. mutex_unlock(&priv->mib_update_lock);
  1094. }
  1095. static int bcm_enet_get_settings(struct net_device *dev,
  1096. struct ethtool_cmd *cmd)
  1097. {
  1098. struct bcm_enet_priv *priv;
  1099. priv = netdev_priv(dev);
  1100. cmd->maxrxpkt = 0;
  1101. cmd->maxtxpkt = 0;
  1102. if (priv->has_phy) {
  1103. if (!priv->phydev)
  1104. return -ENODEV;
  1105. return phy_ethtool_gset(priv->phydev, cmd);
  1106. } else {
  1107. cmd->autoneg = 0;
  1108. ethtool_cmd_speed_set(cmd, ((priv->force_speed_100)
  1109. ? SPEED_100 : SPEED_10));
  1110. cmd->duplex = (priv->force_duplex_full) ?
  1111. DUPLEX_FULL : DUPLEX_HALF;
  1112. cmd->supported = ADVERTISED_10baseT_Half |
  1113. ADVERTISED_10baseT_Full |
  1114. ADVERTISED_100baseT_Half |
  1115. ADVERTISED_100baseT_Full;
  1116. cmd->advertising = 0;
  1117. cmd->port = PORT_MII;
  1118. cmd->transceiver = XCVR_EXTERNAL;
  1119. }
  1120. return 0;
  1121. }
  1122. static int bcm_enet_set_settings(struct net_device *dev,
  1123. struct ethtool_cmd *cmd)
  1124. {
  1125. struct bcm_enet_priv *priv;
  1126. priv = netdev_priv(dev);
  1127. if (priv->has_phy) {
  1128. if (!priv->phydev)
  1129. return -ENODEV;
  1130. return phy_ethtool_sset(priv->phydev, cmd);
  1131. } else {
  1132. if (cmd->autoneg ||
  1133. (cmd->speed != SPEED_100 && cmd->speed != SPEED_10) ||
  1134. cmd->port != PORT_MII)
  1135. return -EINVAL;
  1136. priv->force_speed_100 = (cmd->speed == SPEED_100) ? 1 : 0;
  1137. priv->force_duplex_full = (cmd->duplex == DUPLEX_FULL) ? 1 : 0;
  1138. if (netif_running(dev))
  1139. bcm_enet_adjust_link(dev);
  1140. return 0;
  1141. }
  1142. }
  1143. static void bcm_enet_get_ringparam(struct net_device *dev,
  1144. struct ethtool_ringparam *ering)
  1145. {
  1146. struct bcm_enet_priv *priv;
  1147. priv = netdev_priv(dev);
  1148. /* rx/tx ring is actually only limited by memory */
  1149. ering->rx_max_pending = 8192;
  1150. ering->tx_max_pending = 8192;
  1151. ering->rx_pending = priv->rx_ring_size;
  1152. ering->tx_pending = priv->tx_ring_size;
  1153. }
  1154. static int bcm_enet_set_ringparam(struct net_device *dev,
  1155. struct ethtool_ringparam *ering)
  1156. {
  1157. struct bcm_enet_priv *priv;
  1158. int was_running;
  1159. priv = netdev_priv(dev);
  1160. was_running = 0;
  1161. if (netif_running(dev)) {
  1162. bcm_enet_stop(dev);
  1163. was_running = 1;
  1164. }
  1165. priv->rx_ring_size = ering->rx_pending;
  1166. priv->tx_ring_size = ering->tx_pending;
  1167. if (was_running) {
  1168. int err;
  1169. err = bcm_enet_open(dev);
  1170. if (err)
  1171. dev_close(dev);
  1172. else
  1173. bcm_enet_set_multicast_list(dev);
  1174. }
  1175. return 0;
  1176. }
  1177. static void bcm_enet_get_pauseparam(struct net_device *dev,
  1178. struct ethtool_pauseparam *ecmd)
  1179. {
  1180. struct bcm_enet_priv *priv;
  1181. priv = netdev_priv(dev);
  1182. ecmd->autoneg = priv->pause_auto;
  1183. ecmd->rx_pause = priv->pause_rx;
  1184. ecmd->tx_pause = priv->pause_tx;
  1185. }
  1186. static int bcm_enet_set_pauseparam(struct net_device *dev,
  1187. struct ethtool_pauseparam *ecmd)
  1188. {
  1189. struct bcm_enet_priv *priv;
  1190. priv = netdev_priv(dev);
  1191. if (priv->has_phy) {
  1192. if (ecmd->autoneg && (ecmd->rx_pause != ecmd->tx_pause)) {
  1193. /* asymetric pause mode not supported,
  1194. * actually possible but integrated PHY has RO
  1195. * asym_pause bit */
  1196. return -EINVAL;
  1197. }
  1198. } else {
  1199. /* no pause autoneg on direct mii connection */
  1200. if (ecmd->autoneg)
  1201. return -EINVAL;
  1202. }
  1203. priv->pause_auto = ecmd->autoneg;
  1204. priv->pause_rx = ecmd->rx_pause;
  1205. priv->pause_tx = ecmd->tx_pause;
  1206. return 0;
  1207. }
  1208. static const struct ethtool_ops bcm_enet_ethtool_ops = {
  1209. .get_strings = bcm_enet_get_strings,
  1210. .get_sset_count = bcm_enet_get_sset_count,
  1211. .get_ethtool_stats = bcm_enet_get_ethtool_stats,
  1212. .get_settings = bcm_enet_get_settings,
  1213. .set_settings = bcm_enet_set_settings,
  1214. .get_drvinfo = bcm_enet_get_drvinfo,
  1215. .get_link = ethtool_op_get_link,
  1216. .get_ringparam = bcm_enet_get_ringparam,
  1217. .set_ringparam = bcm_enet_set_ringparam,
  1218. .get_pauseparam = bcm_enet_get_pauseparam,
  1219. .set_pauseparam = bcm_enet_set_pauseparam,
  1220. };
  1221. static int bcm_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1222. {
  1223. struct bcm_enet_priv *priv;
  1224. priv = netdev_priv(dev);
  1225. if (priv->has_phy) {
  1226. if (!priv->phydev)
  1227. return -ENODEV;
  1228. return phy_mii_ioctl(priv->phydev, rq, cmd);
  1229. } else {
  1230. struct mii_if_info mii;
  1231. mii.dev = dev;
  1232. mii.mdio_read = bcm_enet_mdio_read_mii;
  1233. mii.mdio_write = bcm_enet_mdio_write_mii;
  1234. mii.phy_id = 0;
  1235. mii.phy_id_mask = 0x3f;
  1236. mii.reg_num_mask = 0x1f;
  1237. return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
  1238. }
  1239. }
  1240. /*
  1241. * calculate actual hardware mtu
  1242. */
  1243. static int compute_hw_mtu(struct bcm_enet_priv *priv, int mtu)
  1244. {
  1245. int actual_mtu;
  1246. actual_mtu = mtu;
  1247. /* add ethernet header + vlan tag size */
  1248. actual_mtu += VLAN_ETH_HLEN;
  1249. if (actual_mtu < 64 || actual_mtu > BCMENET_MAX_MTU)
  1250. return -EINVAL;
  1251. /*
  1252. * setup maximum size before we get overflow mark in
  1253. * descriptor, note that this will not prevent reception of
  1254. * big frames, they will be split into multiple buffers
  1255. * anyway
  1256. */
  1257. priv->hw_mtu = actual_mtu;
  1258. /*
  1259. * align rx buffer size to dma burst len, account FCS since
  1260. * it's appended
  1261. */
  1262. priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
  1263. BCMENET_DMA_MAXBURST * 4);
  1264. return 0;
  1265. }
  1266. /*
  1267. * adjust mtu, can't be called while device is running
  1268. */
  1269. static int bcm_enet_change_mtu(struct net_device *dev, int new_mtu)
  1270. {
  1271. int ret;
  1272. if (netif_running(dev))
  1273. return -EBUSY;
  1274. ret = compute_hw_mtu(netdev_priv(dev), new_mtu);
  1275. if (ret)
  1276. return ret;
  1277. dev->mtu = new_mtu;
  1278. return 0;
  1279. }
  1280. /*
  1281. * preinit hardware to allow mii operation while device is down
  1282. */
  1283. static void bcm_enet_hw_preinit(struct bcm_enet_priv *priv)
  1284. {
  1285. u32 val;
  1286. int limit;
  1287. /* make sure mac is disabled */
  1288. bcm_enet_disable_mac(priv);
  1289. /* soft reset mac */
  1290. val = ENET_CTL_SRESET_MASK;
  1291. enet_writel(priv, val, ENET_CTL_REG);
  1292. wmb();
  1293. limit = 1000;
  1294. do {
  1295. val = enet_readl(priv, ENET_CTL_REG);
  1296. if (!(val & ENET_CTL_SRESET_MASK))
  1297. break;
  1298. udelay(1);
  1299. } while (limit--);
  1300. /* select correct mii interface */
  1301. val = enet_readl(priv, ENET_CTL_REG);
  1302. if (priv->use_external_mii)
  1303. val |= ENET_CTL_EPHYSEL_MASK;
  1304. else
  1305. val &= ~ENET_CTL_EPHYSEL_MASK;
  1306. enet_writel(priv, val, ENET_CTL_REG);
  1307. /* turn on mdc clock */
  1308. enet_writel(priv, (0x1f << ENET_MIISC_MDCFREQDIV_SHIFT) |
  1309. ENET_MIISC_PREAMBLEEN_MASK, ENET_MIISC_REG);
  1310. /* set mib counters to self-clear when read */
  1311. val = enet_readl(priv, ENET_MIBCTL_REG);
  1312. val |= ENET_MIBCTL_RDCLEAR_MASK;
  1313. enet_writel(priv, val, ENET_MIBCTL_REG);
  1314. }
  1315. static const struct net_device_ops bcm_enet_ops = {
  1316. .ndo_open = bcm_enet_open,
  1317. .ndo_stop = bcm_enet_stop,
  1318. .ndo_start_xmit = bcm_enet_start_xmit,
  1319. .ndo_set_mac_address = bcm_enet_set_mac_address,
  1320. .ndo_set_rx_mode = bcm_enet_set_multicast_list,
  1321. .ndo_do_ioctl = bcm_enet_ioctl,
  1322. .ndo_change_mtu = bcm_enet_change_mtu,
  1323. #ifdef CONFIG_NET_POLL_CONTROLLER
  1324. .ndo_poll_controller = bcm_enet_netpoll,
  1325. #endif
  1326. };
  1327. /*
  1328. * allocate netdevice, request register memory and register device.
  1329. */
  1330. static int bcm_enet_probe(struct platform_device *pdev)
  1331. {
  1332. struct bcm_enet_priv *priv;
  1333. struct net_device *dev;
  1334. struct bcm63xx_enet_platform_data *pd;
  1335. struct resource *res_mem, *res_irq, *res_irq_rx, *res_irq_tx;
  1336. struct mii_bus *bus;
  1337. const char *clk_name;
  1338. unsigned int iomem_size;
  1339. int i, ret;
  1340. /* stop if shared driver failed, assume driver->probe will be
  1341. * called in the same order we register devices (correct ?) */
  1342. if (!bcm_enet_shared_base)
  1343. return -ENODEV;
  1344. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1345. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1346. res_irq_rx = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  1347. res_irq_tx = platform_get_resource(pdev, IORESOURCE_IRQ, 2);
  1348. if (!res_mem || !res_irq || !res_irq_rx || !res_irq_tx)
  1349. return -ENODEV;
  1350. ret = 0;
  1351. dev = alloc_etherdev(sizeof(*priv));
  1352. if (!dev)
  1353. return -ENOMEM;
  1354. priv = netdev_priv(dev);
  1355. ret = compute_hw_mtu(priv, dev->mtu);
  1356. if (ret)
  1357. goto out;
  1358. iomem_size = resource_size(res_mem);
  1359. if (!request_mem_region(res_mem->start, iomem_size, "bcm63xx_enet")) {
  1360. ret = -EBUSY;
  1361. goto out;
  1362. }
  1363. priv->base = ioremap(res_mem->start, iomem_size);
  1364. if (priv->base == NULL) {
  1365. ret = -ENOMEM;
  1366. goto out_release_mem;
  1367. }
  1368. dev->irq = priv->irq = res_irq->start;
  1369. priv->irq_rx = res_irq_rx->start;
  1370. priv->irq_tx = res_irq_tx->start;
  1371. priv->mac_id = pdev->id;
  1372. /* get rx & tx dma channel id for this mac */
  1373. if (priv->mac_id == 0) {
  1374. priv->rx_chan = 0;
  1375. priv->tx_chan = 1;
  1376. clk_name = "enet0";
  1377. } else {
  1378. priv->rx_chan = 2;
  1379. priv->tx_chan = 3;
  1380. clk_name = "enet1";
  1381. }
  1382. priv->mac_clk = clk_get(&pdev->dev, clk_name);
  1383. if (IS_ERR(priv->mac_clk)) {
  1384. ret = PTR_ERR(priv->mac_clk);
  1385. goto out_unmap;
  1386. }
  1387. clk_enable(priv->mac_clk);
  1388. /* initialize default and fetch platform data */
  1389. priv->rx_ring_size = BCMENET_DEF_RX_DESC;
  1390. priv->tx_ring_size = BCMENET_DEF_TX_DESC;
  1391. pd = pdev->dev.platform_data;
  1392. if (pd) {
  1393. memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
  1394. priv->has_phy = pd->has_phy;
  1395. priv->phy_id = pd->phy_id;
  1396. priv->has_phy_interrupt = pd->has_phy_interrupt;
  1397. priv->phy_interrupt = pd->phy_interrupt;
  1398. priv->use_external_mii = !pd->use_internal_phy;
  1399. priv->pause_auto = pd->pause_auto;
  1400. priv->pause_rx = pd->pause_rx;
  1401. priv->pause_tx = pd->pause_tx;
  1402. priv->force_duplex_full = pd->force_duplex_full;
  1403. priv->force_speed_100 = pd->force_speed_100;
  1404. }
  1405. if (priv->mac_id == 0 && priv->has_phy && !priv->use_external_mii) {
  1406. /* using internal PHY, enable clock */
  1407. priv->phy_clk = clk_get(&pdev->dev, "ephy");
  1408. if (IS_ERR(priv->phy_clk)) {
  1409. ret = PTR_ERR(priv->phy_clk);
  1410. priv->phy_clk = NULL;
  1411. goto out_put_clk_mac;
  1412. }
  1413. clk_enable(priv->phy_clk);
  1414. }
  1415. /* do minimal hardware init to be able to probe mii bus */
  1416. bcm_enet_hw_preinit(priv);
  1417. /* MII bus registration */
  1418. if (priv->has_phy) {
  1419. priv->mii_bus = mdiobus_alloc();
  1420. if (!priv->mii_bus) {
  1421. ret = -ENOMEM;
  1422. goto out_uninit_hw;
  1423. }
  1424. bus = priv->mii_bus;
  1425. bus->name = "bcm63xx_enet MII bus";
  1426. bus->parent = &pdev->dev;
  1427. bus->priv = priv;
  1428. bus->read = bcm_enet_mdio_read_phylib;
  1429. bus->write = bcm_enet_mdio_write_phylib;
  1430. sprintf(bus->id, "%s-%d", pdev->name, priv->mac_id);
  1431. /* only probe bus where we think the PHY is, because
  1432. * the mdio read operation return 0 instead of 0xffff
  1433. * if a slave is not present on hw */
  1434. bus->phy_mask = ~(1 << priv->phy_id);
  1435. bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  1436. if (!bus->irq) {
  1437. ret = -ENOMEM;
  1438. goto out_free_mdio;
  1439. }
  1440. if (priv->has_phy_interrupt)
  1441. bus->irq[priv->phy_id] = priv->phy_interrupt;
  1442. else
  1443. bus->irq[priv->phy_id] = PHY_POLL;
  1444. ret = mdiobus_register(bus);
  1445. if (ret) {
  1446. dev_err(&pdev->dev, "unable to register mdio bus\n");
  1447. goto out_free_mdio;
  1448. }
  1449. } else {
  1450. /* run platform code to initialize PHY device */
  1451. if (pd->mii_config &&
  1452. pd->mii_config(dev, 1, bcm_enet_mdio_read_mii,
  1453. bcm_enet_mdio_write_mii)) {
  1454. dev_err(&pdev->dev, "unable to configure mdio bus\n");
  1455. goto out_uninit_hw;
  1456. }
  1457. }
  1458. spin_lock_init(&priv->rx_lock);
  1459. /* init rx timeout (used for oom) */
  1460. init_timer(&priv->rx_timeout);
  1461. priv->rx_timeout.function = bcm_enet_refill_rx_timer;
  1462. priv->rx_timeout.data = (unsigned long)dev;
  1463. /* init the mib update lock&work */
  1464. mutex_init(&priv->mib_update_lock);
  1465. INIT_WORK(&priv->mib_update_task, bcm_enet_update_mib_counters_defer);
  1466. /* zero mib counters */
  1467. for (i = 0; i < ENET_MIB_REG_COUNT; i++)
  1468. enet_writel(priv, 0, ENET_MIB_REG(i));
  1469. /* register netdevice */
  1470. dev->netdev_ops = &bcm_enet_ops;
  1471. netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
  1472. SET_ETHTOOL_OPS(dev, &bcm_enet_ethtool_ops);
  1473. SET_NETDEV_DEV(dev, &pdev->dev);
  1474. ret = register_netdev(dev);
  1475. if (ret)
  1476. goto out_unregister_mdio;
  1477. netif_carrier_off(dev);
  1478. platform_set_drvdata(pdev, dev);
  1479. priv->pdev = pdev;
  1480. priv->net_dev = dev;
  1481. return 0;
  1482. out_unregister_mdio:
  1483. if (priv->mii_bus) {
  1484. mdiobus_unregister(priv->mii_bus);
  1485. kfree(priv->mii_bus->irq);
  1486. }
  1487. out_free_mdio:
  1488. if (priv->mii_bus)
  1489. mdiobus_free(priv->mii_bus);
  1490. out_uninit_hw:
  1491. /* turn off mdc clock */
  1492. enet_writel(priv, 0, ENET_MIISC_REG);
  1493. if (priv->phy_clk) {
  1494. clk_disable(priv->phy_clk);
  1495. clk_put(priv->phy_clk);
  1496. }
  1497. out_put_clk_mac:
  1498. clk_disable(priv->mac_clk);
  1499. clk_put(priv->mac_clk);
  1500. out_unmap:
  1501. iounmap(priv->base);
  1502. out_release_mem:
  1503. release_mem_region(res_mem->start, iomem_size);
  1504. out:
  1505. free_netdev(dev);
  1506. return ret;
  1507. }
  1508. /*
  1509. * exit func, stops hardware and unregisters netdevice
  1510. */
  1511. static int bcm_enet_remove(struct platform_device *pdev)
  1512. {
  1513. struct bcm_enet_priv *priv;
  1514. struct net_device *dev;
  1515. struct resource *res;
  1516. /* stop netdevice */
  1517. dev = platform_get_drvdata(pdev);
  1518. priv = netdev_priv(dev);
  1519. unregister_netdev(dev);
  1520. /* turn off mdc clock */
  1521. enet_writel(priv, 0, ENET_MIISC_REG);
  1522. if (priv->has_phy) {
  1523. mdiobus_unregister(priv->mii_bus);
  1524. kfree(priv->mii_bus->irq);
  1525. mdiobus_free(priv->mii_bus);
  1526. } else {
  1527. struct bcm63xx_enet_platform_data *pd;
  1528. pd = pdev->dev.platform_data;
  1529. if (pd && pd->mii_config)
  1530. pd->mii_config(dev, 0, bcm_enet_mdio_read_mii,
  1531. bcm_enet_mdio_write_mii);
  1532. }
  1533. /* release device resources */
  1534. iounmap(priv->base);
  1535. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1536. release_mem_region(res->start, resource_size(res));
  1537. /* disable hw block clocks */
  1538. if (priv->phy_clk) {
  1539. clk_disable(priv->phy_clk);
  1540. clk_put(priv->phy_clk);
  1541. }
  1542. clk_disable(priv->mac_clk);
  1543. clk_put(priv->mac_clk);
  1544. platform_set_drvdata(pdev, NULL);
  1545. free_netdev(dev);
  1546. return 0;
  1547. }
  1548. struct platform_driver bcm63xx_enet_driver = {
  1549. .probe = bcm_enet_probe,
  1550. .remove = bcm_enet_remove,
  1551. .driver = {
  1552. .name = "bcm63xx_enet",
  1553. .owner = THIS_MODULE,
  1554. },
  1555. };
  1556. /*
  1557. * reserve & remap memory space shared between all macs
  1558. */
  1559. static int bcm_enet_shared_probe(struct platform_device *pdev)
  1560. {
  1561. struct resource *res;
  1562. unsigned int iomem_size;
  1563. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1564. if (!res)
  1565. return -ENODEV;
  1566. iomem_size = resource_size(res);
  1567. if (!request_mem_region(res->start, iomem_size, "bcm63xx_enet_dma"))
  1568. return -EBUSY;
  1569. bcm_enet_shared_base = ioremap(res->start, iomem_size);
  1570. if (!bcm_enet_shared_base) {
  1571. release_mem_region(res->start, iomem_size);
  1572. return -ENOMEM;
  1573. }
  1574. return 0;
  1575. }
  1576. static int bcm_enet_shared_remove(struct platform_device *pdev)
  1577. {
  1578. struct resource *res;
  1579. iounmap(bcm_enet_shared_base);
  1580. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1581. release_mem_region(res->start, resource_size(res));
  1582. return 0;
  1583. }
  1584. /*
  1585. * this "shared" driver is needed because both macs share a single
  1586. * address space
  1587. */
  1588. struct platform_driver bcm63xx_enet_shared_driver = {
  1589. .probe = bcm_enet_shared_probe,
  1590. .remove = bcm_enet_shared_remove,
  1591. .driver = {
  1592. .name = "bcm63xx_enet_shared",
  1593. .owner = THIS_MODULE,
  1594. },
  1595. };
  1596. /*
  1597. * entry point
  1598. */
  1599. static int __init bcm_enet_init(void)
  1600. {
  1601. int ret;
  1602. ret = platform_driver_register(&bcm63xx_enet_shared_driver);
  1603. if (ret)
  1604. return ret;
  1605. ret = platform_driver_register(&bcm63xx_enet_driver);
  1606. if (ret)
  1607. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1608. return ret;
  1609. }
  1610. static void __exit bcm_enet_exit(void)
  1611. {
  1612. platform_driver_unregister(&bcm63xx_enet_driver);
  1613. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1614. }
  1615. module_init(bcm_enet_init);
  1616. module_exit(bcm_enet_exit);
  1617. MODULE_DESCRIPTION("BCM63xx internal ethernet mac driver");
  1618. MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
  1619. MODULE_LICENSE("GPL");