mv88e6123_61_65.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6123_61_65_probe(struct mii_bus *bus, int sw_addr)
  19. {
  20. int ret;
  21. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  22. if (ret >= 0) {
  23. if (ret == 0x1212)
  24. return "Marvell 88E6123 (A1)";
  25. if (ret == 0x1213)
  26. return "Marvell 88E6123 (A2)";
  27. if ((ret & 0xfff0) == 0x1210)
  28. return "Marvell 88E6123";
  29. if (ret == 0x1612)
  30. return "Marvell 88E6161 (A1)";
  31. if (ret == 0x1613)
  32. return "Marvell 88E6161 (A2)";
  33. if ((ret & 0xfff0) == 0x1610)
  34. return "Marvell 88E6161";
  35. if (ret == 0x1652)
  36. return "Marvell 88E6165 (A1)";
  37. if (ret == 0x1653)
  38. return "Marvell 88e6165 (A2)";
  39. if ((ret & 0xfff0) == 0x1650)
  40. return "Marvell 88E6165";
  41. }
  42. return NULL;
  43. }
  44. static int mv88e6123_61_65_switch_reset(struct dsa_switch *ds)
  45. {
  46. int i;
  47. int ret;
  48. unsigned long timeout;
  49. /* Set all ports to the disabled state. */
  50. for (i = 0; i < 8; i++) {
  51. ret = REG_READ(REG_PORT(i), 0x04);
  52. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  53. }
  54. /* Wait for transmit queues to drain. */
  55. usleep_range(2000, 4000);
  56. /* Reset the switch. */
  57. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  58. /* Wait up to one second for reset to complete. */
  59. timeout = jiffies + 1 * HZ;
  60. while (time_before(jiffies, timeout)) {
  61. ret = REG_READ(REG_GLOBAL, 0x00);
  62. if ((ret & 0xc800) == 0xc800)
  63. break;
  64. usleep_range(1000, 2000);
  65. }
  66. if (time_after(jiffies, timeout))
  67. return -ETIMEDOUT;
  68. return 0;
  69. }
  70. static int mv88e6123_61_65_setup_global(struct dsa_switch *ds)
  71. {
  72. int ret;
  73. int i;
  74. /* Disable the PHY polling unit (since there won't be any
  75. * external PHYs to poll), don't discard packets with
  76. * excessive collisions, and mask all interrupt sources.
  77. */
  78. REG_WRITE(REG_GLOBAL, 0x04, 0x0000);
  79. /* Set the default address aging time to 5 minutes, and
  80. * enable address learn messages to be sent to all message
  81. * ports.
  82. */
  83. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  84. /* Configure the priority mapping registers. */
  85. ret = mv88e6xxx_config_prio(ds);
  86. if (ret < 0)
  87. return ret;
  88. /* Configure the upstream port, and configure the upstream
  89. * port as the port to which ingress and egress monitor frames
  90. * are to be sent.
  91. */
  92. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
  93. /* Disable remote management for now, and set the switch's
  94. * DSA device number.
  95. */
  96. REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
  97. /* Send all frames with destination addresses matching
  98. * 01:80:c2:00:00:2x to the CPU port.
  99. */
  100. REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
  101. /* Send all frames with destination addresses matching
  102. * 01:80:c2:00:00:0x to the CPU port.
  103. */
  104. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  105. /* Disable the loopback filter, disable flow control
  106. * messages, disable flood broadcast override, disable
  107. * removing of provider tags, disable ATU age violation
  108. * interrupts, disable tag flow control, force flow
  109. * control priority to the highest, and send all special
  110. * multicast frames to the CPU at the highest priority.
  111. */
  112. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  113. /* Program the DSA routing table. */
  114. for (i = 0; i < 32; i++) {
  115. int nexthop;
  116. nexthop = 0x1f;
  117. if (i != ds->index && i < ds->dst->pd->nr_chips)
  118. nexthop = ds->pd->rtable[i] & 0x1f;
  119. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  120. }
  121. /* Clear all trunk masks. */
  122. for (i = 0; i < 8; i++)
  123. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
  124. /* Clear all trunk mappings. */
  125. for (i = 0; i < 16; i++)
  126. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  127. /* Disable ingress rate limiting by resetting all ingress
  128. * rate limit registers to their initial state.
  129. */
  130. for (i = 0; i < 6; i++)
  131. REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
  132. /* Initialise cross-chip port VLAN table to reset defaults. */
  133. REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
  134. /* Clear the priority override table. */
  135. for (i = 0; i < 16; i++)
  136. REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
  137. /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
  138. return 0;
  139. }
  140. static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p)
  141. {
  142. int addr = REG_PORT(p);
  143. u16 val;
  144. /* MAC Forcing register: don't force link, speed, duplex
  145. * or flow control state to any particular values on physical
  146. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  147. * full duplex.
  148. */
  149. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  150. REG_WRITE(addr, 0x01, 0x003e);
  151. else
  152. REG_WRITE(addr, 0x01, 0x0003);
  153. /* Do not limit the period of time that this port can be
  154. * paused for by the remote end or the period of time that
  155. * this port can pause the remote end.
  156. */
  157. REG_WRITE(addr, 0x02, 0x0000);
  158. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  159. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  160. * tunneling, determine priority by looking at 802.1p and IP
  161. * priority fields (IP prio has precedence), and set STP state
  162. * to Forwarding.
  163. *
  164. * If this is the CPU link, use DSA or EDSA tagging depending
  165. * on which tagging mode was configured.
  166. *
  167. * If this is a link to another switch, use DSA tagging mode.
  168. *
  169. * If this is the upstream port for this switch, enable
  170. * forwarding of unknown unicasts and multicasts.
  171. */
  172. val = 0x0433;
  173. if (dsa_is_cpu_port(ds, p)) {
  174. if (ds->dst->tag_protocol == htons(ETH_P_EDSA))
  175. val |= 0x3300;
  176. else
  177. val |= 0x0100;
  178. }
  179. if (ds->dsa_port_mask & (1 << p))
  180. val |= 0x0100;
  181. if (p == dsa_upstream_port(ds))
  182. val |= 0x000c;
  183. REG_WRITE(addr, 0x04, val);
  184. /* Port Control 1: disable trunking. Also, if this is the
  185. * CPU port, enable learn messages to be sent to this port.
  186. */
  187. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  188. /* Port based VLAN map: give each port its own address
  189. * database, allow the CPU port to talk to each of the 'real'
  190. * ports, and allow each of the 'real' ports to only talk to
  191. * the upstream port.
  192. */
  193. val = (p & 0xf) << 12;
  194. if (dsa_is_cpu_port(ds, p))
  195. val |= ds->phys_port_mask;
  196. else
  197. val |= 1 << dsa_upstream_port(ds);
  198. REG_WRITE(addr, 0x06, val);
  199. /* Default VLAN ID and priority: don't set a default VLAN
  200. * ID, and set the default packet priority to zero.
  201. */
  202. REG_WRITE(addr, 0x07, 0x0000);
  203. /* Port Control 2: don't force a good FCS, set the maximum
  204. * frame size to 10240 bytes, don't let the switch add or
  205. * strip 802.1q tags, don't discard tagged or untagged frames
  206. * on this port, do a destination address lookup on all
  207. * received packets as usual, disable ARP mirroring and don't
  208. * send a copy of all transmitted/received frames on this port
  209. * to the CPU.
  210. */
  211. REG_WRITE(addr, 0x08, 0x2080);
  212. /* Egress rate control: disable egress rate control. */
  213. REG_WRITE(addr, 0x09, 0x0001);
  214. /* Egress rate control 2: disable egress rate control. */
  215. REG_WRITE(addr, 0x0a, 0x0000);
  216. /* Port Association Vector: when learning source addresses
  217. * of packets, add the address to the address database using
  218. * a port bitmap that has only the bit for this port set and
  219. * the other bits clear.
  220. */
  221. REG_WRITE(addr, 0x0b, 1 << p);
  222. /* Port ATU control: disable limiting the number of address
  223. * database entries that this port is allowed to use.
  224. */
  225. REG_WRITE(addr, 0x0c, 0x0000);
  226. /* Priority Override: disable DA, SA and VTU priority override. */
  227. REG_WRITE(addr, 0x0d, 0x0000);
  228. /* Port Ethertype: use the Ethertype DSA Ethertype value. */
  229. REG_WRITE(addr, 0x0f, ETH_P_EDSA);
  230. /* Tag Remap: use an identity 802.1p prio -> switch prio
  231. * mapping.
  232. */
  233. REG_WRITE(addr, 0x18, 0x3210);
  234. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  235. * mapping.
  236. */
  237. REG_WRITE(addr, 0x19, 0x7654);
  238. return 0;
  239. }
  240. static int mv88e6123_61_65_setup(struct dsa_switch *ds)
  241. {
  242. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  243. int i;
  244. int ret;
  245. mutex_init(&ps->smi_mutex);
  246. mutex_init(&ps->stats_mutex);
  247. ret = mv88e6123_61_65_switch_reset(ds);
  248. if (ret < 0)
  249. return ret;
  250. /* @@@ initialise vtu and atu */
  251. ret = mv88e6123_61_65_setup_global(ds);
  252. if (ret < 0)
  253. return ret;
  254. for (i = 0; i < 6; i++) {
  255. ret = mv88e6123_61_65_setup_port(ds, i);
  256. if (ret < 0)
  257. return ret;
  258. }
  259. return 0;
  260. }
  261. static int mv88e6123_61_65_port_to_phy_addr(int port)
  262. {
  263. if (port >= 0 && port <= 4)
  264. return port;
  265. return -1;
  266. }
  267. static int
  268. mv88e6123_61_65_phy_read(struct dsa_switch *ds, int port, int regnum)
  269. {
  270. int addr = mv88e6123_61_65_port_to_phy_addr(port);
  271. return mv88e6xxx_phy_read(ds, addr, regnum);
  272. }
  273. static int
  274. mv88e6123_61_65_phy_write(struct dsa_switch *ds,
  275. int port, int regnum, u16 val)
  276. {
  277. int addr = mv88e6123_61_65_port_to_phy_addr(port);
  278. return mv88e6xxx_phy_write(ds, addr, regnum, val);
  279. }
  280. static struct mv88e6xxx_hw_stat mv88e6123_61_65_hw_stats[] = {
  281. { "in_good_octets", 8, 0x00, },
  282. { "in_bad_octets", 4, 0x02, },
  283. { "in_unicast", 4, 0x04, },
  284. { "in_broadcasts", 4, 0x06, },
  285. { "in_multicasts", 4, 0x07, },
  286. { "in_pause", 4, 0x16, },
  287. { "in_undersize", 4, 0x18, },
  288. { "in_fragments", 4, 0x19, },
  289. { "in_oversize", 4, 0x1a, },
  290. { "in_jabber", 4, 0x1b, },
  291. { "in_rx_error", 4, 0x1c, },
  292. { "in_fcs_error", 4, 0x1d, },
  293. { "out_octets", 8, 0x0e, },
  294. { "out_unicast", 4, 0x10, },
  295. { "out_broadcasts", 4, 0x13, },
  296. { "out_multicasts", 4, 0x12, },
  297. { "out_pause", 4, 0x15, },
  298. { "excessive", 4, 0x11, },
  299. { "collisions", 4, 0x1e, },
  300. { "deferred", 4, 0x05, },
  301. { "single", 4, 0x14, },
  302. { "multiple", 4, 0x17, },
  303. { "out_fcs_error", 4, 0x03, },
  304. { "late", 4, 0x1f, },
  305. { "hist_64bytes", 4, 0x08, },
  306. { "hist_65_127bytes", 4, 0x09, },
  307. { "hist_128_255bytes", 4, 0x0a, },
  308. { "hist_256_511bytes", 4, 0x0b, },
  309. { "hist_512_1023bytes", 4, 0x0c, },
  310. { "hist_1024_max_bytes", 4, 0x0d, },
  311. };
  312. static void
  313. mv88e6123_61_65_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  314. {
  315. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
  316. mv88e6123_61_65_hw_stats, port, data);
  317. }
  318. static void
  319. mv88e6123_61_65_get_ethtool_stats(struct dsa_switch *ds,
  320. int port, uint64_t *data)
  321. {
  322. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats),
  323. mv88e6123_61_65_hw_stats, port, data);
  324. }
  325. static int mv88e6123_61_65_get_sset_count(struct dsa_switch *ds)
  326. {
  327. return ARRAY_SIZE(mv88e6123_61_65_hw_stats);
  328. }
  329. struct dsa_switch_driver mv88e6123_61_65_switch_driver = {
  330. .tag_protocol = cpu_to_be16(ETH_P_EDSA),
  331. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  332. .probe = mv88e6123_61_65_probe,
  333. .setup = mv88e6123_61_65_setup,
  334. .set_addr = mv88e6xxx_set_addr_indirect,
  335. .phy_read = mv88e6123_61_65_phy_read,
  336. .phy_write = mv88e6123_61_65_phy_write,
  337. .poll_link = mv88e6xxx_poll_link,
  338. .get_strings = mv88e6123_61_65_get_strings,
  339. .get_ethtool_stats = mv88e6123_61_65_get_ethtool_stats,
  340. .get_sset_count = mv88e6123_61_65_get_sset_count,
  341. };
  342. MODULE_ALIAS("platform:mv88e6123");
  343. MODULE_ALIAS("platform:mv88e6161");
  344. MODULE_ALIAS("platform:mv88e6165");