flexcan.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/can/platform/flexcan.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/if_ether.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/io.h>
  33. #include <linux/kernel.h>
  34. #include <linux/list.h>
  35. #include <linux/module.h>
  36. #include <linux/of.h>
  37. #include <linux/of_device.h>
  38. #include <linux/platform_device.h>
  39. #include <linux/pinctrl/consumer.h>
  40. #define DRV_NAME "flexcan"
  41. /* 8 for RX fifo and 2 error handling */
  42. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  43. /* FLEXCAN module configuration register (CANMCR) bits */
  44. #define FLEXCAN_MCR_MDIS BIT(31)
  45. #define FLEXCAN_MCR_FRZ BIT(30)
  46. #define FLEXCAN_MCR_FEN BIT(29)
  47. #define FLEXCAN_MCR_HALT BIT(28)
  48. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  49. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  50. #define FLEXCAN_MCR_SOFTRST BIT(25)
  51. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  52. #define FLEXCAN_MCR_SUPV BIT(23)
  53. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  54. #define FLEXCAN_MCR_WRN_EN BIT(21)
  55. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  56. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  57. #define FLEXCAN_MCR_DOZE BIT(18)
  58. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  59. #define FLEXCAN_MCR_BCC BIT(16)
  60. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  61. #define FLEXCAN_MCR_AEN BIT(12)
  62. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  63. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  64. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  65. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  66. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  67. /* FLEXCAN control register (CANCTRL) bits */
  68. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  69. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  70. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  71. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  72. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  73. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  74. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  75. #define FLEXCAN_CTRL_LPB BIT(12)
  76. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  77. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  78. #define FLEXCAN_CTRL_SMP BIT(7)
  79. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  80. #define FLEXCAN_CTRL_TSYN BIT(5)
  81. #define FLEXCAN_CTRL_LBUF BIT(4)
  82. #define FLEXCAN_CTRL_LOM BIT(3)
  83. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  84. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  85. #define FLEXCAN_CTRL_ERR_STATE \
  86. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  87. FLEXCAN_CTRL_BOFF_MSK)
  88. #define FLEXCAN_CTRL_ERR_ALL \
  89. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  90. /* FLEXCAN error and status register (ESR) bits */
  91. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  92. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  93. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  94. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  95. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  96. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  97. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  98. #define FLEXCAN_ESR_STF_ERR BIT(10)
  99. #define FLEXCAN_ESR_TX_WRN BIT(9)
  100. #define FLEXCAN_ESR_RX_WRN BIT(8)
  101. #define FLEXCAN_ESR_IDLE BIT(7)
  102. #define FLEXCAN_ESR_TXRX BIT(6)
  103. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  104. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  107. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  108. #define FLEXCAN_ESR_ERR_INT BIT(1)
  109. #define FLEXCAN_ESR_WAK_INT BIT(0)
  110. #define FLEXCAN_ESR_ERR_BUS \
  111. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  112. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  113. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  114. #define FLEXCAN_ESR_ERR_STATE \
  115. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  116. #define FLEXCAN_ESR_ERR_ALL \
  117. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  118. #define FLEXCAN_ESR_ALL_INT \
  119. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  120. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  121. /* FLEXCAN interrupt flag register (IFLAG) bits */
  122. #define FLEXCAN_TX_BUF_ID 8
  123. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  124. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  125. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  126. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  127. #define FLEXCAN_IFLAG_DEFAULT \
  128. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  129. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  130. /* FLEXCAN message buffers */
  131. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  132. #define FLEXCAN_MB_CNT_SRR BIT(22)
  133. #define FLEXCAN_MB_CNT_IDE BIT(21)
  134. #define FLEXCAN_MB_CNT_RTR BIT(20)
  135. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  136. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  137. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  138. /*
  139. * FLEXCAN hardware feature flags
  140. *
  141. * Below is some version info we got:
  142. * SOC Version IP-Version Glitch- [TR]WRN_INT
  143. * Filter? connected?
  144. * MX25 FlexCAN2 03.00.00.00 no no
  145. * MX28 FlexCAN2 03.00.04.00 yes yes
  146. * MX35 FlexCAN2 03.00.00.00 no no
  147. * MX53 FlexCAN2 03.00.00.00 yes no
  148. * MX6s FlexCAN3 10.00.12.00 yes yes
  149. *
  150. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  151. */
  152. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  153. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  154. /* Structure of the message buffer */
  155. struct flexcan_mb {
  156. u32 can_ctrl;
  157. u32 can_id;
  158. u32 data[2];
  159. };
  160. /* Structure of the hardware registers */
  161. struct flexcan_regs {
  162. u32 mcr; /* 0x00 */
  163. u32 ctrl; /* 0x04 */
  164. u32 timer; /* 0x08 */
  165. u32 _reserved1; /* 0x0c */
  166. u32 rxgmask; /* 0x10 */
  167. u32 rx14mask; /* 0x14 */
  168. u32 rx15mask; /* 0x18 */
  169. u32 ecr; /* 0x1c */
  170. u32 esr; /* 0x20 */
  171. u32 imask2; /* 0x24 */
  172. u32 imask1; /* 0x28 */
  173. u32 iflag2; /* 0x2c */
  174. u32 iflag1; /* 0x30 */
  175. u32 crl2; /* 0x34 */
  176. u32 esr2; /* 0x38 */
  177. u32 imeur; /* 0x3c */
  178. u32 lrfr; /* 0x40 */
  179. u32 crcr; /* 0x44 */
  180. u32 rxfgmask; /* 0x48 */
  181. u32 rxfir; /* 0x4c */
  182. u32 _reserved3[12];
  183. struct flexcan_mb cantxfg[64];
  184. };
  185. struct flexcan_devtype_data {
  186. u32 features; /* hardware controller features */
  187. };
  188. struct flexcan_priv {
  189. struct can_priv can;
  190. struct net_device *dev;
  191. struct napi_struct napi;
  192. void __iomem *base;
  193. u32 reg_esr;
  194. u32 reg_ctrl_default;
  195. struct clk *clk_ipg;
  196. struct clk *clk_per;
  197. struct flexcan_platform_data *pdata;
  198. const struct flexcan_devtype_data *devtype_data;
  199. };
  200. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  201. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  202. };
  203. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  204. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  205. .features = FLEXCAN_HAS_V10_FEATURES,
  206. };
  207. static const struct can_bittiming_const flexcan_bittiming_const = {
  208. .name = DRV_NAME,
  209. .tseg1_min = 4,
  210. .tseg1_max = 16,
  211. .tseg2_min = 2,
  212. .tseg2_max = 8,
  213. .sjw_max = 4,
  214. .brp_min = 1,
  215. .brp_max = 256,
  216. .brp_inc = 1,
  217. };
  218. /*
  219. * Abstract off the read/write for arm versus ppc.
  220. */
  221. #if defined(__BIG_ENDIAN)
  222. static inline u32 flexcan_read(void __iomem *addr)
  223. {
  224. return in_be32(addr);
  225. }
  226. static inline void flexcan_write(u32 val, void __iomem *addr)
  227. {
  228. out_be32(addr, val);
  229. }
  230. #else
  231. static inline u32 flexcan_read(void __iomem *addr)
  232. {
  233. return readl(addr);
  234. }
  235. static inline void flexcan_write(u32 val, void __iomem *addr)
  236. {
  237. writel(val, addr);
  238. }
  239. #endif
  240. /*
  241. * Swtich transceiver on or off
  242. */
  243. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  244. {
  245. if (priv->pdata && priv->pdata->transceiver_switch)
  246. priv->pdata->transceiver_switch(on);
  247. }
  248. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  249. u32 reg_esr)
  250. {
  251. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  252. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  253. }
  254. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  255. {
  256. struct flexcan_regs __iomem *regs = priv->base;
  257. u32 reg;
  258. reg = flexcan_read(&regs->mcr);
  259. reg &= ~FLEXCAN_MCR_MDIS;
  260. flexcan_write(reg, &regs->mcr);
  261. udelay(10);
  262. }
  263. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  264. {
  265. struct flexcan_regs __iomem *regs = priv->base;
  266. u32 reg;
  267. reg = flexcan_read(&regs->mcr);
  268. reg |= FLEXCAN_MCR_MDIS;
  269. flexcan_write(reg, &regs->mcr);
  270. }
  271. static int flexcan_get_berr_counter(const struct net_device *dev,
  272. struct can_berr_counter *bec)
  273. {
  274. const struct flexcan_priv *priv = netdev_priv(dev);
  275. struct flexcan_regs __iomem *regs = priv->base;
  276. u32 reg = flexcan_read(&regs->ecr);
  277. bec->txerr = (reg >> 0) & 0xff;
  278. bec->rxerr = (reg >> 8) & 0xff;
  279. return 0;
  280. }
  281. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  282. {
  283. const struct flexcan_priv *priv = netdev_priv(dev);
  284. struct flexcan_regs __iomem *regs = priv->base;
  285. struct can_frame *cf = (struct can_frame *)skb->data;
  286. u32 can_id;
  287. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  288. if (can_dropped_invalid_skb(dev, skb))
  289. return NETDEV_TX_OK;
  290. netif_stop_queue(dev);
  291. if (cf->can_id & CAN_EFF_FLAG) {
  292. can_id = cf->can_id & CAN_EFF_MASK;
  293. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  294. } else {
  295. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  296. }
  297. if (cf->can_id & CAN_RTR_FLAG)
  298. ctrl |= FLEXCAN_MB_CNT_RTR;
  299. if (cf->can_dlc > 0) {
  300. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  301. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  302. }
  303. if (cf->can_dlc > 3) {
  304. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  305. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  306. }
  307. can_put_echo_skb(skb, dev, 0);
  308. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  309. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  310. return NETDEV_TX_OK;
  311. }
  312. static void do_bus_err(struct net_device *dev,
  313. struct can_frame *cf, u32 reg_esr)
  314. {
  315. struct flexcan_priv *priv = netdev_priv(dev);
  316. int rx_errors = 0, tx_errors = 0;
  317. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  318. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  319. netdev_dbg(dev, "BIT1_ERR irq\n");
  320. cf->data[2] |= CAN_ERR_PROT_BIT1;
  321. tx_errors = 1;
  322. }
  323. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  324. netdev_dbg(dev, "BIT0_ERR irq\n");
  325. cf->data[2] |= CAN_ERR_PROT_BIT0;
  326. tx_errors = 1;
  327. }
  328. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  329. netdev_dbg(dev, "ACK_ERR irq\n");
  330. cf->can_id |= CAN_ERR_ACK;
  331. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  332. tx_errors = 1;
  333. }
  334. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  335. netdev_dbg(dev, "CRC_ERR irq\n");
  336. cf->data[2] |= CAN_ERR_PROT_BIT;
  337. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  338. rx_errors = 1;
  339. }
  340. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  341. netdev_dbg(dev, "FRM_ERR irq\n");
  342. cf->data[2] |= CAN_ERR_PROT_FORM;
  343. rx_errors = 1;
  344. }
  345. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  346. netdev_dbg(dev, "STF_ERR irq\n");
  347. cf->data[2] |= CAN_ERR_PROT_STUFF;
  348. rx_errors = 1;
  349. }
  350. priv->can.can_stats.bus_error++;
  351. if (rx_errors)
  352. dev->stats.rx_errors++;
  353. if (tx_errors)
  354. dev->stats.tx_errors++;
  355. }
  356. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  357. {
  358. struct sk_buff *skb;
  359. struct can_frame *cf;
  360. skb = alloc_can_err_skb(dev, &cf);
  361. if (unlikely(!skb))
  362. return 0;
  363. do_bus_err(dev, cf, reg_esr);
  364. netif_receive_skb(skb);
  365. dev->stats.rx_packets++;
  366. dev->stats.rx_bytes += cf->can_dlc;
  367. return 1;
  368. }
  369. static void do_state(struct net_device *dev,
  370. struct can_frame *cf, enum can_state new_state)
  371. {
  372. struct flexcan_priv *priv = netdev_priv(dev);
  373. struct can_berr_counter bec;
  374. flexcan_get_berr_counter(dev, &bec);
  375. switch (priv->can.state) {
  376. case CAN_STATE_ERROR_ACTIVE:
  377. /*
  378. * from: ERROR_ACTIVE
  379. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  380. * => : there was a warning int
  381. */
  382. if (new_state >= CAN_STATE_ERROR_WARNING &&
  383. new_state <= CAN_STATE_BUS_OFF) {
  384. netdev_dbg(dev, "Error Warning IRQ\n");
  385. priv->can.can_stats.error_warning++;
  386. cf->can_id |= CAN_ERR_CRTL;
  387. cf->data[1] = (bec.txerr > bec.rxerr) ?
  388. CAN_ERR_CRTL_TX_WARNING :
  389. CAN_ERR_CRTL_RX_WARNING;
  390. }
  391. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  392. /*
  393. * from: ERROR_ACTIVE, ERROR_WARNING
  394. * to : ERROR_PASSIVE, BUS_OFF
  395. * => : error passive int
  396. */
  397. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  398. new_state <= CAN_STATE_BUS_OFF) {
  399. netdev_dbg(dev, "Error Passive IRQ\n");
  400. priv->can.can_stats.error_passive++;
  401. cf->can_id |= CAN_ERR_CRTL;
  402. cf->data[1] = (bec.txerr > bec.rxerr) ?
  403. CAN_ERR_CRTL_TX_PASSIVE :
  404. CAN_ERR_CRTL_RX_PASSIVE;
  405. }
  406. break;
  407. case CAN_STATE_BUS_OFF:
  408. netdev_err(dev, "BUG! "
  409. "hardware recovered automatically from BUS_OFF\n");
  410. break;
  411. default:
  412. break;
  413. }
  414. /* process state changes depending on the new state */
  415. switch (new_state) {
  416. case CAN_STATE_ERROR_ACTIVE:
  417. netdev_dbg(dev, "Error Active\n");
  418. cf->can_id |= CAN_ERR_PROT;
  419. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  420. break;
  421. case CAN_STATE_BUS_OFF:
  422. cf->can_id |= CAN_ERR_BUSOFF;
  423. can_bus_off(dev);
  424. break;
  425. default:
  426. break;
  427. }
  428. }
  429. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  430. {
  431. struct flexcan_priv *priv = netdev_priv(dev);
  432. struct sk_buff *skb;
  433. struct can_frame *cf;
  434. enum can_state new_state;
  435. int flt;
  436. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  437. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  438. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  439. FLEXCAN_ESR_RX_WRN))))
  440. new_state = CAN_STATE_ERROR_ACTIVE;
  441. else
  442. new_state = CAN_STATE_ERROR_WARNING;
  443. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  444. new_state = CAN_STATE_ERROR_PASSIVE;
  445. else
  446. new_state = CAN_STATE_BUS_OFF;
  447. /* state hasn't changed */
  448. if (likely(new_state == priv->can.state))
  449. return 0;
  450. skb = alloc_can_err_skb(dev, &cf);
  451. if (unlikely(!skb))
  452. return 0;
  453. do_state(dev, cf, new_state);
  454. priv->can.state = new_state;
  455. netif_receive_skb(skb);
  456. dev->stats.rx_packets++;
  457. dev->stats.rx_bytes += cf->can_dlc;
  458. return 1;
  459. }
  460. static void flexcan_read_fifo(const struct net_device *dev,
  461. struct can_frame *cf)
  462. {
  463. const struct flexcan_priv *priv = netdev_priv(dev);
  464. struct flexcan_regs __iomem *regs = priv->base;
  465. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  466. u32 reg_ctrl, reg_id;
  467. reg_ctrl = flexcan_read(&mb->can_ctrl);
  468. reg_id = flexcan_read(&mb->can_id);
  469. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  470. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  471. else
  472. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  473. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  474. cf->can_id |= CAN_RTR_FLAG;
  475. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  476. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  477. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  478. /* mark as read */
  479. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  480. flexcan_read(&regs->timer);
  481. }
  482. static int flexcan_read_frame(struct net_device *dev)
  483. {
  484. struct net_device_stats *stats = &dev->stats;
  485. struct can_frame *cf;
  486. struct sk_buff *skb;
  487. skb = alloc_can_skb(dev, &cf);
  488. if (unlikely(!skb)) {
  489. stats->rx_dropped++;
  490. return 0;
  491. }
  492. flexcan_read_fifo(dev, cf);
  493. netif_receive_skb(skb);
  494. stats->rx_packets++;
  495. stats->rx_bytes += cf->can_dlc;
  496. can_led_event(dev, CAN_LED_EVENT_RX);
  497. return 1;
  498. }
  499. static int flexcan_poll(struct napi_struct *napi, int quota)
  500. {
  501. struct net_device *dev = napi->dev;
  502. const struct flexcan_priv *priv = netdev_priv(dev);
  503. struct flexcan_regs __iomem *regs = priv->base;
  504. u32 reg_iflag1, reg_esr;
  505. int work_done = 0;
  506. /*
  507. * The error bits are cleared on read,
  508. * use saved value from irq handler.
  509. */
  510. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  511. /* handle state changes */
  512. work_done += flexcan_poll_state(dev, reg_esr);
  513. /* handle RX-FIFO */
  514. reg_iflag1 = flexcan_read(&regs->iflag1);
  515. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  516. work_done < quota) {
  517. work_done += flexcan_read_frame(dev);
  518. reg_iflag1 = flexcan_read(&regs->iflag1);
  519. }
  520. /* report bus errors */
  521. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  522. work_done += flexcan_poll_bus_err(dev, reg_esr);
  523. if (work_done < quota) {
  524. napi_complete(napi);
  525. /* enable IRQs */
  526. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  527. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  528. }
  529. return work_done;
  530. }
  531. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  532. {
  533. struct net_device *dev = dev_id;
  534. struct net_device_stats *stats = &dev->stats;
  535. struct flexcan_priv *priv = netdev_priv(dev);
  536. struct flexcan_regs __iomem *regs = priv->base;
  537. u32 reg_iflag1, reg_esr;
  538. reg_iflag1 = flexcan_read(&regs->iflag1);
  539. reg_esr = flexcan_read(&regs->esr);
  540. /* ACK all bus error and state change IRQ sources */
  541. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  542. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  543. /*
  544. * schedule NAPI in case of:
  545. * - rx IRQ
  546. * - state change IRQ
  547. * - bus error IRQ and bus error reporting is activated
  548. */
  549. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  550. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  551. flexcan_has_and_handle_berr(priv, reg_esr)) {
  552. /*
  553. * The error bits are cleared on read,
  554. * save them for later use.
  555. */
  556. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  557. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  558. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  559. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  560. &regs->ctrl);
  561. napi_schedule(&priv->napi);
  562. }
  563. /* FIFO overflow */
  564. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  565. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  566. dev->stats.rx_over_errors++;
  567. dev->stats.rx_errors++;
  568. }
  569. /* transmission complete interrupt */
  570. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  571. stats->tx_bytes += can_get_echo_skb(dev, 0);
  572. stats->tx_packets++;
  573. can_led_event(dev, CAN_LED_EVENT_TX);
  574. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  575. netif_wake_queue(dev);
  576. }
  577. return IRQ_HANDLED;
  578. }
  579. static void flexcan_set_bittiming(struct net_device *dev)
  580. {
  581. const struct flexcan_priv *priv = netdev_priv(dev);
  582. const struct can_bittiming *bt = &priv->can.bittiming;
  583. struct flexcan_regs __iomem *regs = priv->base;
  584. u32 reg;
  585. reg = flexcan_read(&regs->ctrl);
  586. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  587. FLEXCAN_CTRL_RJW(0x3) |
  588. FLEXCAN_CTRL_PSEG1(0x7) |
  589. FLEXCAN_CTRL_PSEG2(0x7) |
  590. FLEXCAN_CTRL_PROPSEG(0x7) |
  591. FLEXCAN_CTRL_LPB |
  592. FLEXCAN_CTRL_SMP |
  593. FLEXCAN_CTRL_LOM);
  594. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  595. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  596. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  597. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  598. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  599. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  600. reg |= FLEXCAN_CTRL_LPB;
  601. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  602. reg |= FLEXCAN_CTRL_LOM;
  603. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  604. reg |= FLEXCAN_CTRL_SMP;
  605. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  606. flexcan_write(reg, &regs->ctrl);
  607. /* print chip status */
  608. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  609. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  610. }
  611. /*
  612. * flexcan_chip_start
  613. *
  614. * this functions is entered with clocks enabled
  615. *
  616. */
  617. static int flexcan_chip_start(struct net_device *dev)
  618. {
  619. struct flexcan_priv *priv = netdev_priv(dev);
  620. struct flexcan_regs __iomem *regs = priv->base;
  621. unsigned int i;
  622. int err;
  623. u32 reg_mcr, reg_ctrl;
  624. /* enable module */
  625. flexcan_chip_enable(priv);
  626. /* soft reset */
  627. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  628. udelay(10);
  629. reg_mcr = flexcan_read(&regs->mcr);
  630. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  631. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  632. reg_mcr);
  633. err = -ENODEV;
  634. goto out;
  635. }
  636. flexcan_set_bittiming(dev);
  637. /*
  638. * MCR
  639. *
  640. * enable freeze
  641. * enable fifo
  642. * halt now
  643. * only supervisor access
  644. * enable warning int
  645. * choose format C
  646. * disable local echo
  647. *
  648. */
  649. reg_mcr = flexcan_read(&regs->mcr);
  650. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  651. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  652. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  653. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  654. flexcan_write(reg_mcr, &regs->mcr);
  655. /*
  656. * CTRL
  657. *
  658. * disable timer sync feature
  659. *
  660. * disable auto busoff recovery
  661. * transmit lowest buffer first
  662. *
  663. * enable tx and rx warning interrupt
  664. * enable bus off interrupt
  665. * (== FLEXCAN_CTRL_ERR_STATE)
  666. */
  667. reg_ctrl = flexcan_read(&regs->ctrl);
  668. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  669. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  670. FLEXCAN_CTRL_ERR_STATE;
  671. /*
  672. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  673. * on most Flexcan cores, too. Otherwise we don't get
  674. * any error warning or passive interrupts.
  675. */
  676. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  677. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  678. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  679. /* save for later use */
  680. priv->reg_ctrl_default = reg_ctrl;
  681. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  682. flexcan_write(reg_ctrl, &regs->ctrl);
  683. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  684. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  685. flexcan_write(0, &regs->cantxfg[i].can_id);
  686. flexcan_write(0, &regs->cantxfg[i].data[0]);
  687. flexcan_write(0, &regs->cantxfg[i].data[1]);
  688. /* put MB into rx queue */
  689. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  690. &regs->cantxfg[i].can_ctrl);
  691. }
  692. /* acceptance mask/acceptance code (accept everything) */
  693. flexcan_write(0x0, &regs->rxgmask);
  694. flexcan_write(0x0, &regs->rx14mask);
  695. flexcan_write(0x0, &regs->rx15mask);
  696. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  697. flexcan_write(0x0, &regs->rxfgmask);
  698. flexcan_transceiver_switch(priv, 1);
  699. /* synchronize with the can bus */
  700. reg_mcr = flexcan_read(&regs->mcr);
  701. reg_mcr &= ~FLEXCAN_MCR_HALT;
  702. flexcan_write(reg_mcr, &regs->mcr);
  703. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  704. /* enable FIFO interrupts */
  705. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  706. /* print chip status */
  707. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  708. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  709. return 0;
  710. out:
  711. flexcan_chip_disable(priv);
  712. return err;
  713. }
  714. /*
  715. * flexcan_chip_stop
  716. *
  717. * this functions is entered with clocks enabled
  718. *
  719. */
  720. static void flexcan_chip_stop(struct net_device *dev)
  721. {
  722. struct flexcan_priv *priv = netdev_priv(dev);
  723. struct flexcan_regs __iomem *regs = priv->base;
  724. u32 reg;
  725. /* Disable all interrupts */
  726. flexcan_write(0, &regs->imask1);
  727. /* Disable + halt module */
  728. reg = flexcan_read(&regs->mcr);
  729. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  730. flexcan_write(reg, &regs->mcr);
  731. flexcan_transceiver_switch(priv, 0);
  732. priv->can.state = CAN_STATE_STOPPED;
  733. return;
  734. }
  735. static int flexcan_open(struct net_device *dev)
  736. {
  737. struct flexcan_priv *priv = netdev_priv(dev);
  738. int err;
  739. clk_prepare_enable(priv->clk_ipg);
  740. clk_prepare_enable(priv->clk_per);
  741. err = open_candev(dev);
  742. if (err)
  743. goto out;
  744. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  745. if (err)
  746. goto out_close;
  747. /* start chip and queuing */
  748. err = flexcan_chip_start(dev);
  749. if (err)
  750. goto out_close;
  751. can_led_event(dev, CAN_LED_EVENT_OPEN);
  752. napi_enable(&priv->napi);
  753. netif_start_queue(dev);
  754. return 0;
  755. out_close:
  756. close_candev(dev);
  757. out:
  758. clk_disable_unprepare(priv->clk_per);
  759. clk_disable_unprepare(priv->clk_ipg);
  760. return err;
  761. }
  762. static int flexcan_close(struct net_device *dev)
  763. {
  764. struct flexcan_priv *priv = netdev_priv(dev);
  765. netif_stop_queue(dev);
  766. napi_disable(&priv->napi);
  767. flexcan_chip_stop(dev);
  768. free_irq(dev->irq, dev);
  769. clk_disable_unprepare(priv->clk_per);
  770. clk_disable_unprepare(priv->clk_ipg);
  771. close_candev(dev);
  772. can_led_event(dev, CAN_LED_EVENT_STOP);
  773. return 0;
  774. }
  775. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  776. {
  777. int err;
  778. switch (mode) {
  779. case CAN_MODE_START:
  780. err = flexcan_chip_start(dev);
  781. if (err)
  782. return err;
  783. netif_wake_queue(dev);
  784. break;
  785. default:
  786. return -EOPNOTSUPP;
  787. }
  788. return 0;
  789. }
  790. static const struct net_device_ops flexcan_netdev_ops = {
  791. .ndo_open = flexcan_open,
  792. .ndo_stop = flexcan_close,
  793. .ndo_start_xmit = flexcan_start_xmit,
  794. };
  795. static int register_flexcandev(struct net_device *dev)
  796. {
  797. struct flexcan_priv *priv = netdev_priv(dev);
  798. struct flexcan_regs __iomem *regs = priv->base;
  799. u32 reg, err;
  800. clk_prepare_enable(priv->clk_ipg);
  801. clk_prepare_enable(priv->clk_per);
  802. /* select "bus clock", chip must be disabled */
  803. flexcan_chip_disable(priv);
  804. reg = flexcan_read(&regs->ctrl);
  805. reg |= FLEXCAN_CTRL_CLK_SRC;
  806. flexcan_write(reg, &regs->ctrl);
  807. flexcan_chip_enable(priv);
  808. /* set freeze, halt and activate FIFO, restrict register access */
  809. reg = flexcan_read(&regs->mcr);
  810. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  811. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  812. flexcan_write(reg, &regs->mcr);
  813. /*
  814. * Currently we only support newer versions of this core
  815. * featuring a RX FIFO. Older cores found on some Coldfire
  816. * derivates are not yet supported.
  817. */
  818. reg = flexcan_read(&regs->mcr);
  819. if (!(reg & FLEXCAN_MCR_FEN)) {
  820. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  821. err = -ENODEV;
  822. goto out;
  823. }
  824. err = register_candev(dev);
  825. out:
  826. /* disable core and turn off clocks */
  827. flexcan_chip_disable(priv);
  828. clk_disable_unprepare(priv->clk_per);
  829. clk_disable_unprepare(priv->clk_ipg);
  830. return err;
  831. }
  832. static void unregister_flexcandev(struct net_device *dev)
  833. {
  834. unregister_candev(dev);
  835. }
  836. static const struct of_device_id flexcan_of_match[] = {
  837. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  838. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  839. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  840. { /* sentinel */ },
  841. };
  842. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  843. static const struct platform_device_id flexcan_id_table[] = {
  844. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  845. { /* sentinel */ },
  846. };
  847. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  848. static int flexcan_probe(struct platform_device *pdev)
  849. {
  850. const struct of_device_id *of_id;
  851. const struct flexcan_devtype_data *devtype_data;
  852. struct net_device *dev;
  853. struct flexcan_priv *priv;
  854. struct resource *mem;
  855. struct clk *clk_ipg = NULL, *clk_per = NULL;
  856. struct pinctrl *pinctrl;
  857. void __iomem *base;
  858. resource_size_t mem_size;
  859. int err, irq;
  860. u32 clock_freq = 0;
  861. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  862. if (IS_ERR(pinctrl))
  863. return PTR_ERR(pinctrl);
  864. if (pdev->dev.of_node)
  865. of_property_read_u32(pdev->dev.of_node,
  866. "clock-frequency", &clock_freq);
  867. if (!clock_freq) {
  868. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  869. if (IS_ERR(clk_ipg)) {
  870. dev_err(&pdev->dev, "no ipg clock defined\n");
  871. err = PTR_ERR(clk_ipg);
  872. goto failed_clock;
  873. }
  874. clock_freq = clk_get_rate(clk_ipg);
  875. clk_per = devm_clk_get(&pdev->dev, "per");
  876. if (IS_ERR(clk_per)) {
  877. dev_err(&pdev->dev, "no per clock defined\n");
  878. err = PTR_ERR(clk_per);
  879. goto failed_clock;
  880. }
  881. }
  882. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  883. irq = platform_get_irq(pdev, 0);
  884. if (!mem || irq <= 0) {
  885. err = -ENODEV;
  886. goto failed_get;
  887. }
  888. mem_size = resource_size(mem);
  889. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  890. err = -EBUSY;
  891. goto failed_get;
  892. }
  893. base = ioremap(mem->start, mem_size);
  894. if (!base) {
  895. err = -ENOMEM;
  896. goto failed_map;
  897. }
  898. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  899. if (!dev) {
  900. err = -ENOMEM;
  901. goto failed_alloc;
  902. }
  903. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  904. if (of_id) {
  905. devtype_data = of_id->data;
  906. } else if (pdev->id_entry->driver_data) {
  907. devtype_data = (struct flexcan_devtype_data *)
  908. pdev->id_entry->driver_data;
  909. } else {
  910. err = -ENODEV;
  911. goto failed_devtype;
  912. }
  913. dev->netdev_ops = &flexcan_netdev_ops;
  914. dev->irq = irq;
  915. dev->flags |= IFF_ECHO;
  916. priv = netdev_priv(dev);
  917. priv->can.clock.freq = clock_freq;
  918. priv->can.bittiming_const = &flexcan_bittiming_const;
  919. priv->can.do_set_mode = flexcan_set_mode;
  920. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  921. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  922. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  923. CAN_CTRLMODE_BERR_REPORTING;
  924. priv->base = base;
  925. priv->dev = dev;
  926. priv->clk_ipg = clk_ipg;
  927. priv->clk_per = clk_per;
  928. priv->pdata = pdev->dev.platform_data;
  929. priv->devtype_data = devtype_data;
  930. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  931. dev_set_drvdata(&pdev->dev, dev);
  932. SET_NETDEV_DEV(dev, &pdev->dev);
  933. err = register_flexcandev(dev);
  934. if (err) {
  935. dev_err(&pdev->dev, "registering netdev failed\n");
  936. goto failed_register;
  937. }
  938. devm_can_led_init(dev);
  939. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  940. priv->base, dev->irq);
  941. return 0;
  942. failed_register:
  943. failed_devtype:
  944. free_candev(dev);
  945. failed_alloc:
  946. iounmap(base);
  947. failed_map:
  948. release_mem_region(mem->start, mem_size);
  949. failed_get:
  950. failed_clock:
  951. return err;
  952. }
  953. static int flexcan_remove(struct platform_device *pdev)
  954. {
  955. struct net_device *dev = platform_get_drvdata(pdev);
  956. struct flexcan_priv *priv = netdev_priv(dev);
  957. struct resource *mem;
  958. unregister_flexcandev(dev);
  959. platform_set_drvdata(pdev, NULL);
  960. iounmap(priv->base);
  961. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  962. release_mem_region(mem->start, resource_size(mem));
  963. free_candev(dev);
  964. return 0;
  965. }
  966. #ifdef CONFIG_PM
  967. static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
  968. {
  969. struct net_device *dev = platform_get_drvdata(pdev);
  970. struct flexcan_priv *priv = netdev_priv(dev);
  971. flexcan_chip_disable(priv);
  972. if (netif_running(dev)) {
  973. netif_stop_queue(dev);
  974. netif_device_detach(dev);
  975. }
  976. priv->can.state = CAN_STATE_SLEEPING;
  977. return 0;
  978. }
  979. static int flexcan_resume(struct platform_device *pdev)
  980. {
  981. struct net_device *dev = platform_get_drvdata(pdev);
  982. struct flexcan_priv *priv = netdev_priv(dev);
  983. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  984. if (netif_running(dev)) {
  985. netif_device_attach(dev);
  986. netif_start_queue(dev);
  987. }
  988. flexcan_chip_enable(priv);
  989. return 0;
  990. }
  991. #else
  992. #define flexcan_suspend NULL
  993. #define flexcan_resume NULL
  994. #endif
  995. static struct platform_driver flexcan_driver = {
  996. .driver = {
  997. .name = DRV_NAME,
  998. .owner = THIS_MODULE,
  999. .of_match_table = flexcan_of_match,
  1000. },
  1001. .probe = flexcan_probe,
  1002. .remove = flexcan_remove,
  1003. .suspend = flexcan_suspend,
  1004. .resume = flexcan_resume,
  1005. .id_table = flexcan_id_table,
  1006. };
  1007. module_platform_driver(flexcan_driver);
  1008. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1009. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1010. MODULE_LICENSE("GPL v2");
  1011. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");