omap2.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <linux/regulator/consumer.h>
  38. #include <asm/mach/flash.h>
  39. #include <linux/platform_data/mtd-onenand-omap2.h>
  40. #include <asm/gpio.h>
  41. #include <linux/omap-dma.h>
  42. #define DRIVER_NAME "omap2-onenand"
  43. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  44. struct omap2_onenand {
  45. struct platform_device *pdev;
  46. int gpmc_cs;
  47. unsigned long phys_base;
  48. unsigned int mem_size;
  49. int gpio_irq;
  50. struct mtd_info mtd;
  51. struct onenand_chip onenand;
  52. struct completion irq_done;
  53. struct completion dma_done;
  54. int dma_channel;
  55. int freq;
  56. int (*setup)(void __iomem *base, int *freq_ptr);
  57. struct regulator *regulator;
  58. u8 flags;
  59. };
  60. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  61. {
  62. struct omap2_onenand *c = data;
  63. complete(&c->dma_done);
  64. }
  65. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  66. {
  67. struct omap2_onenand *c = dev_id;
  68. complete(&c->irq_done);
  69. return IRQ_HANDLED;
  70. }
  71. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  72. {
  73. return readw(c->onenand.base + reg);
  74. }
  75. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  76. int reg)
  77. {
  78. writew(value, c->onenand.base + reg);
  79. }
  80. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  81. {
  82. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  83. msg, state, ctrl, intr);
  84. }
  85. static void wait_warn(char *msg, int state, unsigned int ctrl,
  86. unsigned int intr)
  87. {
  88. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  89. "intr 0x%04x\n", msg, state, ctrl, intr);
  90. }
  91. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  92. {
  93. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  94. struct onenand_chip *this = mtd->priv;
  95. unsigned int intr = 0;
  96. unsigned int ctrl, ctrl_mask;
  97. unsigned long timeout;
  98. u32 syscfg;
  99. if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
  100. state == FL_VERIFYING_ERASE) {
  101. int i = 21;
  102. unsigned int intr_flags = ONENAND_INT_MASTER;
  103. switch (state) {
  104. case FL_RESETING:
  105. intr_flags |= ONENAND_INT_RESET;
  106. break;
  107. case FL_PREPARING_ERASE:
  108. intr_flags |= ONENAND_INT_ERASE;
  109. break;
  110. case FL_VERIFYING_ERASE:
  111. i = 101;
  112. break;
  113. }
  114. while (--i) {
  115. udelay(1);
  116. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  117. if (intr & ONENAND_INT_MASTER)
  118. break;
  119. }
  120. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  121. if (ctrl & ONENAND_CTRL_ERROR) {
  122. wait_err("controller error", state, ctrl, intr);
  123. return -EIO;
  124. }
  125. if ((intr & intr_flags) == intr_flags)
  126. return 0;
  127. /* Continue in wait for interrupt branch */
  128. }
  129. if (state != FL_READING) {
  130. int result;
  131. /* Turn interrupts on */
  132. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  133. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  134. syscfg |= ONENAND_SYS_CFG1_IOBE;
  135. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  136. if (c->flags & ONENAND_IN_OMAP34XX)
  137. /* Add a delay to let GPIO settle */
  138. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  139. }
  140. INIT_COMPLETION(c->irq_done);
  141. if (c->gpio_irq) {
  142. result = gpio_get_value(c->gpio_irq);
  143. if (result == -1) {
  144. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  145. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  146. wait_err("gpio error", state, ctrl, intr);
  147. return -EIO;
  148. }
  149. } else
  150. result = 0;
  151. if (result == 0) {
  152. int retry_cnt = 0;
  153. retry:
  154. result = wait_for_completion_timeout(&c->irq_done,
  155. msecs_to_jiffies(20));
  156. if (result == 0) {
  157. /* Timeout after 20ms */
  158. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  159. if (ctrl & ONENAND_CTRL_ONGO &&
  160. !this->ongoing) {
  161. /*
  162. * The operation seems to be still going
  163. * so give it some more time.
  164. */
  165. retry_cnt += 1;
  166. if (retry_cnt < 3)
  167. goto retry;
  168. intr = read_reg(c,
  169. ONENAND_REG_INTERRUPT);
  170. wait_err("timeout", state, ctrl, intr);
  171. return -EIO;
  172. }
  173. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  174. if ((intr & ONENAND_INT_MASTER) == 0)
  175. wait_warn("timeout", state, ctrl, intr);
  176. }
  177. }
  178. } else {
  179. int retry_cnt = 0;
  180. /* Turn interrupts off */
  181. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  182. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  183. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  184. timeout = jiffies + msecs_to_jiffies(20);
  185. while (1) {
  186. if (time_before(jiffies, timeout)) {
  187. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  188. if (intr & ONENAND_INT_MASTER)
  189. break;
  190. } else {
  191. /* Timeout after 20ms */
  192. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  193. if (ctrl & ONENAND_CTRL_ONGO) {
  194. /*
  195. * The operation seems to be still going
  196. * so give it some more time.
  197. */
  198. retry_cnt += 1;
  199. if (retry_cnt < 3) {
  200. timeout = jiffies +
  201. msecs_to_jiffies(20);
  202. continue;
  203. }
  204. }
  205. break;
  206. }
  207. }
  208. }
  209. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  210. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  211. if (intr & ONENAND_INT_READ) {
  212. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  213. if (ecc) {
  214. unsigned int addr1, addr8;
  215. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  216. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  217. if (ecc & ONENAND_ECC_2BIT_ALL) {
  218. printk(KERN_ERR "onenand_wait: ECC error = "
  219. "0x%04x, addr1 %#x, addr8 %#x\n",
  220. ecc, addr1, addr8);
  221. mtd->ecc_stats.failed++;
  222. return -EBADMSG;
  223. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  224. printk(KERN_NOTICE "onenand_wait: correctable "
  225. "ECC error = 0x%04x, addr1 %#x, "
  226. "addr8 %#x\n", ecc, addr1, addr8);
  227. mtd->ecc_stats.corrected++;
  228. }
  229. }
  230. } else if (state == FL_READING) {
  231. wait_err("timeout", state, ctrl, intr);
  232. return -EIO;
  233. }
  234. if (ctrl & ONENAND_CTRL_ERROR) {
  235. wait_err("controller error", state, ctrl, intr);
  236. if (ctrl & ONENAND_CTRL_LOCK)
  237. printk(KERN_ERR "onenand_wait: "
  238. "Device is write protected!!!\n");
  239. return -EIO;
  240. }
  241. ctrl_mask = 0xFE9F;
  242. if (this->ongoing)
  243. ctrl_mask &= ~0x8000;
  244. if (ctrl & ctrl_mask)
  245. wait_warn("unexpected controller status", state, ctrl, intr);
  246. return 0;
  247. }
  248. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  249. {
  250. struct onenand_chip *this = mtd->priv;
  251. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  252. if (area == ONENAND_DATARAM)
  253. return this->writesize;
  254. if (area == ONENAND_SPARERAM)
  255. return mtd->oobsize;
  256. }
  257. return 0;
  258. }
  259. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  260. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  261. unsigned char *buffer, int offset,
  262. size_t count)
  263. {
  264. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  265. struct onenand_chip *this = mtd->priv;
  266. dma_addr_t dma_src, dma_dst;
  267. int bram_offset;
  268. unsigned long timeout;
  269. void *buf = (void *)buffer;
  270. size_t xtra;
  271. volatile unsigned *done;
  272. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  273. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  274. goto out_copy;
  275. /* panic_write() may be in an interrupt context */
  276. if (in_interrupt() || oops_in_progress)
  277. goto out_copy;
  278. if (buf >= high_memory) {
  279. struct page *p1;
  280. if (((size_t)buf & PAGE_MASK) !=
  281. ((size_t)(buf + count - 1) & PAGE_MASK))
  282. goto out_copy;
  283. p1 = vmalloc_to_page(buf);
  284. if (!p1)
  285. goto out_copy;
  286. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  287. }
  288. xtra = count & 3;
  289. if (xtra) {
  290. count -= xtra;
  291. memcpy(buf + count, this->base + bram_offset + count, xtra);
  292. }
  293. dma_src = c->phys_base + bram_offset;
  294. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  295. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  296. dev_err(&c->pdev->dev,
  297. "Couldn't DMA map a %d byte buffer\n",
  298. count);
  299. goto out_copy;
  300. }
  301. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  302. count >> 2, 1, 0, 0, 0);
  303. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  304. dma_src, 0, 0);
  305. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  306. dma_dst, 0, 0);
  307. INIT_COMPLETION(c->dma_done);
  308. omap_start_dma(c->dma_channel);
  309. timeout = jiffies + msecs_to_jiffies(20);
  310. done = &c->dma_done.done;
  311. while (time_before(jiffies, timeout))
  312. if (*done)
  313. break;
  314. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  315. if (!*done) {
  316. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  317. goto out_copy;
  318. }
  319. return 0;
  320. out_copy:
  321. memcpy(buf, this->base + bram_offset, count);
  322. return 0;
  323. }
  324. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  325. const unsigned char *buffer,
  326. int offset, size_t count)
  327. {
  328. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  329. struct onenand_chip *this = mtd->priv;
  330. dma_addr_t dma_src, dma_dst;
  331. int bram_offset;
  332. unsigned long timeout;
  333. void *buf = (void *)buffer;
  334. volatile unsigned *done;
  335. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  336. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  337. goto out_copy;
  338. /* panic_write() may be in an interrupt context */
  339. if (in_interrupt() || oops_in_progress)
  340. goto out_copy;
  341. if (buf >= high_memory) {
  342. struct page *p1;
  343. if (((size_t)buf & PAGE_MASK) !=
  344. ((size_t)(buf + count - 1) & PAGE_MASK))
  345. goto out_copy;
  346. p1 = vmalloc_to_page(buf);
  347. if (!p1)
  348. goto out_copy;
  349. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  350. }
  351. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  352. dma_dst = c->phys_base + bram_offset;
  353. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  354. dev_err(&c->pdev->dev,
  355. "Couldn't DMA map a %d byte buffer\n",
  356. count);
  357. return -1;
  358. }
  359. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  360. count >> 2, 1, 0, 0, 0);
  361. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  362. dma_src, 0, 0);
  363. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  364. dma_dst, 0, 0);
  365. INIT_COMPLETION(c->dma_done);
  366. omap_start_dma(c->dma_channel);
  367. timeout = jiffies + msecs_to_jiffies(20);
  368. done = &c->dma_done.done;
  369. while (time_before(jiffies, timeout))
  370. if (*done)
  371. break;
  372. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  373. if (!*done) {
  374. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  375. goto out_copy;
  376. }
  377. return 0;
  378. out_copy:
  379. memcpy(this->base + bram_offset, buf, count);
  380. return 0;
  381. }
  382. #else
  383. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  384. unsigned char *buffer, int offset,
  385. size_t count)
  386. {
  387. return -ENOSYS;
  388. }
  389. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  390. const unsigned char *buffer,
  391. int offset, size_t count)
  392. {
  393. return -ENOSYS;
  394. }
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  397. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  398. unsigned char *buffer, int offset,
  399. size_t count)
  400. {
  401. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  402. struct onenand_chip *this = mtd->priv;
  403. dma_addr_t dma_src, dma_dst;
  404. int bram_offset;
  405. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  406. /* DMA is not used. Revisit PM requirements before enabling it. */
  407. if (1 || (c->dma_channel < 0) ||
  408. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  409. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  410. memcpy(buffer, (__force void *)(this->base + bram_offset),
  411. count);
  412. return 0;
  413. }
  414. dma_src = c->phys_base + bram_offset;
  415. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  416. DMA_FROM_DEVICE);
  417. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  418. dev_err(&c->pdev->dev,
  419. "Couldn't DMA map a %d byte buffer\n",
  420. count);
  421. return -1;
  422. }
  423. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  424. count / 4, 1, 0, 0, 0);
  425. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  426. dma_src, 0, 0);
  427. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  428. dma_dst, 0, 0);
  429. INIT_COMPLETION(c->dma_done);
  430. omap_start_dma(c->dma_channel);
  431. wait_for_completion(&c->dma_done);
  432. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  433. return 0;
  434. }
  435. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  436. const unsigned char *buffer,
  437. int offset, size_t count)
  438. {
  439. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  440. struct onenand_chip *this = mtd->priv;
  441. dma_addr_t dma_src, dma_dst;
  442. int bram_offset;
  443. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  444. /* DMA is not used. Revisit PM requirements before enabling it. */
  445. if (1 || (c->dma_channel < 0) ||
  446. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  447. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  448. memcpy((__force void *)(this->base + bram_offset), buffer,
  449. count);
  450. return 0;
  451. }
  452. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  453. DMA_TO_DEVICE);
  454. dma_dst = c->phys_base + bram_offset;
  455. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  456. dev_err(&c->pdev->dev,
  457. "Couldn't DMA map a %d byte buffer\n",
  458. count);
  459. return -1;
  460. }
  461. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  462. count / 2, 1, 0, 0, 0);
  463. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  464. dma_src, 0, 0);
  465. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  466. dma_dst, 0, 0);
  467. INIT_COMPLETION(c->dma_done);
  468. omap_start_dma(c->dma_channel);
  469. wait_for_completion(&c->dma_done);
  470. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  471. return 0;
  472. }
  473. #else
  474. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  475. unsigned char *buffer, int offset,
  476. size_t count)
  477. {
  478. return -ENOSYS;
  479. }
  480. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  481. const unsigned char *buffer,
  482. int offset, size_t count)
  483. {
  484. return -ENOSYS;
  485. }
  486. #endif
  487. static struct platform_driver omap2_onenand_driver;
  488. static int __adjust_timing(struct device *dev, void *data)
  489. {
  490. int ret = 0;
  491. struct omap2_onenand *c;
  492. c = dev_get_drvdata(dev);
  493. BUG_ON(c->setup == NULL);
  494. /* DMA is not in use so this is all that is needed */
  495. /* Revisit for OMAP3! */
  496. ret = c->setup(c->onenand.base, &c->freq);
  497. return ret;
  498. }
  499. int omap2_onenand_rephase(void)
  500. {
  501. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  502. NULL, __adjust_timing);
  503. }
  504. static void omap2_onenand_shutdown(struct platform_device *pdev)
  505. {
  506. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  507. /* With certain content in the buffer RAM, the OMAP boot ROM code
  508. * can recognize the flash chip incorrectly. Zero it out before
  509. * soft reset.
  510. */
  511. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  512. }
  513. static int omap2_onenand_enable(struct mtd_info *mtd)
  514. {
  515. int ret;
  516. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  517. ret = regulator_enable(c->regulator);
  518. if (ret != 0)
  519. dev_err(&c->pdev->dev, "can't enable regulator\n");
  520. return ret;
  521. }
  522. static int omap2_onenand_disable(struct mtd_info *mtd)
  523. {
  524. int ret;
  525. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  526. ret = regulator_disable(c->regulator);
  527. if (ret != 0)
  528. dev_err(&c->pdev->dev, "can't disable regulator\n");
  529. return ret;
  530. }
  531. static int omap2_onenand_probe(struct platform_device *pdev)
  532. {
  533. struct omap_onenand_platform_data *pdata;
  534. struct omap2_onenand *c;
  535. struct onenand_chip *this;
  536. int r;
  537. struct resource *res;
  538. struct mtd_part_parser_data ppdata = {};
  539. pdata = pdev->dev.platform_data;
  540. if (pdata == NULL) {
  541. dev_err(&pdev->dev, "platform data missing\n");
  542. return -ENODEV;
  543. }
  544. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  545. if (!c)
  546. return -ENOMEM;
  547. init_completion(&c->irq_done);
  548. init_completion(&c->dma_done);
  549. c->flags = pdata->flags;
  550. c->gpmc_cs = pdata->cs;
  551. c->gpio_irq = pdata->gpio_irq;
  552. c->dma_channel = pdata->dma_channel;
  553. if (c->dma_channel < 0) {
  554. /* if -1, don't use DMA */
  555. c->gpio_irq = 0;
  556. }
  557. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  558. if (res == NULL) {
  559. r = -EINVAL;
  560. dev_err(&pdev->dev, "error getting memory resource\n");
  561. goto err_kfree;
  562. }
  563. c->phys_base = res->start;
  564. c->mem_size = resource_size(res);
  565. if (request_mem_region(c->phys_base, c->mem_size,
  566. pdev->dev.driver->name) == NULL) {
  567. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, size: 0x%x\n",
  568. c->phys_base, c->mem_size);
  569. r = -EBUSY;
  570. goto err_kfree;
  571. }
  572. c->onenand.base = ioremap(c->phys_base, c->mem_size);
  573. if (c->onenand.base == NULL) {
  574. r = -ENOMEM;
  575. goto err_release_mem_region;
  576. }
  577. if (pdata->onenand_setup != NULL) {
  578. r = pdata->onenand_setup(c->onenand.base, &c->freq);
  579. if (r < 0) {
  580. dev_err(&pdev->dev, "Onenand platform setup failed: "
  581. "%d\n", r);
  582. goto err_iounmap;
  583. }
  584. c->setup = pdata->onenand_setup;
  585. }
  586. if (c->gpio_irq) {
  587. if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
  588. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  589. "OneNAND\n", c->gpio_irq);
  590. goto err_iounmap;
  591. }
  592. gpio_direction_input(c->gpio_irq);
  593. if ((r = request_irq(gpio_to_irq(c->gpio_irq),
  594. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  595. pdev->dev.driver->name, c)) < 0)
  596. goto err_release_gpio;
  597. }
  598. if (c->dma_channel >= 0) {
  599. r = omap_request_dma(0, pdev->dev.driver->name,
  600. omap2_onenand_dma_cb, (void *) c,
  601. &c->dma_channel);
  602. if (r == 0) {
  603. omap_set_dma_write_mode(c->dma_channel,
  604. OMAP_DMA_WRITE_NON_POSTED);
  605. omap_set_dma_src_data_pack(c->dma_channel, 1);
  606. omap_set_dma_src_burst_mode(c->dma_channel,
  607. OMAP_DMA_DATA_BURST_8);
  608. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  609. omap_set_dma_dest_burst_mode(c->dma_channel,
  610. OMAP_DMA_DATA_BURST_8);
  611. } else {
  612. dev_info(&pdev->dev,
  613. "failed to allocate DMA for OneNAND, "
  614. "using PIO instead\n");
  615. c->dma_channel = -1;
  616. }
  617. }
  618. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  619. "base %p, freq %d MHz\n", c->gpmc_cs, c->phys_base,
  620. c->onenand.base, c->freq);
  621. c->pdev = pdev;
  622. c->mtd.name = dev_name(&pdev->dev);
  623. c->mtd.priv = &c->onenand;
  624. c->mtd.owner = THIS_MODULE;
  625. c->mtd.dev.parent = &pdev->dev;
  626. this = &c->onenand;
  627. if (c->dma_channel >= 0) {
  628. this->wait = omap2_onenand_wait;
  629. if (c->flags & ONENAND_IN_OMAP34XX) {
  630. this->read_bufferram = omap3_onenand_read_bufferram;
  631. this->write_bufferram = omap3_onenand_write_bufferram;
  632. } else {
  633. this->read_bufferram = omap2_onenand_read_bufferram;
  634. this->write_bufferram = omap2_onenand_write_bufferram;
  635. }
  636. }
  637. if (pdata->regulator_can_sleep) {
  638. c->regulator = regulator_get(&pdev->dev, "vonenand");
  639. if (IS_ERR(c->regulator)) {
  640. dev_err(&pdev->dev, "Failed to get regulator\n");
  641. r = PTR_ERR(c->regulator);
  642. goto err_release_dma;
  643. }
  644. c->onenand.enable = omap2_onenand_enable;
  645. c->onenand.disable = omap2_onenand_disable;
  646. }
  647. if (pdata->skip_initial_unlocking)
  648. this->options |= ONENAND_SKIP_INITIAL_UNLOCKING;
  649. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  650. goto err_release_regulator;
  651. ppdata.of_node = pdata->of_node;
  652. r = mtd_device_parse_register(&c->mtd, NULL, &ppdata,
  653. pdata ? pdata->parts : NULL,
  654. pdata ? pdata->nr_parts : 0);
  655. if (r)
  656. goto err_release_onenand;
  657. platform_set_drvdata(pdev, c);
  658. return 0;
  659. err_release_onenand:
  660. onenand_release(&c->mtd);
  661. err_release_regulator:
  662. regulator_put(c->regulator);
  663. err_release_dma:
  664. if (c->dma_channel != -1)
  665. omap_free_dma(c->dma_channel);
  666. if (c->gpio_irq)
  667. free_irq(gpio_to_irq(c->gpio_irq), c);
  668. err_release_gpio:
  669. if (c->gpio_irq)
  670. gpio_free(c->gpio_irq);
  671. err_iounmap:
  672. iounmap(c->onenand.base);
  673. err_release_mem_region:
  674. release_mem_region(c->phys_base, c->mem_size);
  675. err_kfree:
  676. kfree(c);
  677. return r;
  678. }
  679. static int omap2_onenand_remove(struct platform_device *pdev)
  680. {
  681. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  682. onenand_release(&c->mtd);
  683. regulator_put(c->regulator);
  684. if (c->dma_channel != -1)
  685. omap_free_dma(c->dma_channel);
  686. omap2_onenand_shutdown(pdev);
  687. platform_set_drvdata(pdev, NULL);
  688. if (c->gpio_irq) {
  689. free_irq(gpio_to_irq(c->gpio_irq), c);
  690. gpio_free(c->gpio_irq);
  691. }
  692. iounmap(c->onenand.base);
  693. release_mem_region(c->phys_base, c->mem_size);
  694. kfree(c);
  695. return 0;
  696. }
  697. static struct platform_driver omap2_onenand_driver = {
  698. .probe = omap2_onenand_probe,
  699. .remove = omap2_onenand_remove,
  700. .shutdown = omap2_onenand_shutdown,
  701. .driver = {
  702. .name = DRIVER_NAME,
  703. .owner = THIS_MODULE,
  704. },
  705. };
  706. static int __init omap2_onenand_init(void)
  707. {
  708. printk(KERN_INFO "OneNAND driver initializing\n");
  709. return platform_driver_register(&omap2_onenand_driver);
  710. }
  711. static void __exit omap2_onenand_exit(void)
  712. {
  713. platform_driver_unregister(&omap2_onenand_driver);
  714. }
  715. module_init(omap2_onenand_init);
  716. module_exit(omap2_onenand_exit);
  717. MODULE_ALIAS("platform:" DRIVER_NAME);
  718. MODULE_LICENSE("GPL");
  719. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  720. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");