bfin_sdh.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /*
  2. * bfin_sdh.c - Analog Devices Blackfin SDH Controller
  3. *
  4. * Copyright (C) 2007-2009 Analog Device Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #define DRIVER_NAME "bfin-sdh"
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/ioport.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/mmc/host.h>
  17. #include <linux/proc_fs.h>
  18. #include <linux/gfp.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/dma.h>
  21. #include <asm/portmux.h>
  22. #include <asm/bfin_sdh.h>
  23. #if defined(CONFIG_BF51x) || defined(__ADSPBF60x__)
  24. #define bfin_read_SDH_CLK_CTL bfin_read_RSI_CLK_CTL
  25. #define bfin_write_SDH_CLK_CTL bfin_write_RSI_CLK_CTL
  26. #define bfin_write_SDH_ARGUMENT bfin_write_RSI_ARGUMENT
  27. #define bfin_write_SDH_COMMAND bfin_write_RSI_COMMAND
  28. #define bfin_write_SDH_DATA_TIMER bfin_write_RSI_DATA_TIMER
  29. #define bfin_read_SDH_RESPONSE0 bfin_read_RSI_RESPONSE0
  30. #define bfin_read_SDH_RESPONSE1 bfin_read_RSI_RESPONSE1
  31. #define bfin_read_SDH_RESPONSE2 bfin_read_RSI_RESPONSE2
  32. #define bfin_read_SDH_RESPONSE3 bfin_read_RSI_RESPONSE3
  33. #define bfin_write_SDH_DATA_LGTH bfin_write_RSI_DATA_LGTH
  34. #define bfin_read_SDH_DATA_CTL bfin_read_RSI_DATA_CTL
  35. #define bfin_write_SDH_DATA_CTL bfin_write_RSI_DATA_CTL
  36. #define bfin_read_SDH_DATA_CNT bfin_read_RSI_DATA_CNT
  37. #define bfin_write_SDH_STATUS_CLR bfin_write_RSI_STATUS_CLR
  38. #define bfin_read_SDH_E_STATUS bfin_read_RSI_E_STATUS
  39. #define bfin_write_SDH_E_STATUS bfin_write_RSI_E_STATUS
  40. #define bfin_read_SDH_STATUS bfin_read_RSI_STATUS
  41. #define bfin_write_SDH_MASK0 bfin_write_RSI_MASK0
  42. #define bfin_write_SDH_E_MASK bfin_write_RSI_E_MASK
  43. #define bfin_read_SDH_CFG bfin_read_RSI_CFG
  44. #define bfin_write_SDH_CFG bfin_write_RSI_CFG
  45. # if defined(__ADSPBF60x__)
  46. # define bfin_read_SDH_BLK_SIZE bfin_read_RSI_BLKSZ
  47. # define bfin_write_SDH_BLK_SIZE bfin_write_RSI_BLKSZ
  48. # else
  49. # define bfin_read_SDH_PWR_CTL bfin_read_RSI_PWR_CTL
  50. # define bfin_write_SDH_PWR_CTL bfin_write_RSI_PWR_CTL
  51. # endif
  52. #endif
  53. struct sdh_host {
  54. struct mmc_host *mmc;
  55. spinlock_t lock;
  56. struct resource *res;
  57. void __iomem *base;
  58. int irq;
  59. int stat_irq;
  60. int dma_ch;
  61. int dma_dir;
  62. struct dma_desc_array *sg_cpu;
  63. dma_addr_t sg_dma;
  64. int dma_len;
  65. unsigned long sclk;
  66. unsigned int imask;
  67. unsigned int power_mode;
  68. unsigned int clk_div;
  69. struct mmc_request *mrq;
  70. struct mmc_command *cmd;
  71. struct mmc_data *data;
  72. };
  73. static struct bfin_sd_host *get_sdh_data(struct platform_device *pdev)
  74. {
  75. return pdev->dev.platform_data;
  76. }
  77. static void sdh_stop_clock(struct sdh_host *host)
  78. {
  79. bfin_write_SDH_CLK_CTL(bfin_read_SDH_CLK_CTL() & ~CLK_E);
  80. SSYNC();
  81. }
  82. static void sdh_enable_stat_irq(struct sdh_host *host, unsigned int mask)
  83. {
  84. unsigned long flags;
  85. spin_lock_irqsave(&host->lock, flags);
  86. host->imask |= mask;
  87. bfin_write_SDH_MASK0(mask);
  88. SSYNC();
  89. spin_unlock_irqrestore(&host->lock, flags);
  90. }
  91. static void sdh_disable_stat_irq(struct sdh_host *host, unsigned int mask)
  92. {
  93. unsigned long flags;
  94. spin_lock_irqsave(&host->lock, flags);
  95. host->imask &= ~mask;
  96. bfin_write_SDH_MASK0(host->imask);
  97. SSYNC();
  98. spin_unlock_irqrestore(&host->lock, flags);
  99. }
  100. static int sdh_setup_data(struct sdh_host *host, struct mmc_data *data)
  101. {
  102. unsigned int length;
  103. unsigned int data_ctl;
  104. unsigned int dma_cfg;
  105. unsigned int cycle_ns, timeout;
  106. dev_dbg(mmc_dev(host->mmc), "%s enter flags: 0x%x\n", __func__, data->flags);
  107. host->data = data;
  108. data_ctl = 0;
  109. dma_cfg = 0;
  110. length = data->blksz * data->blocks;
  111. bfin_write_SDH_DATA_LGTH(length);
  112. if (data->flags & MMC_DATA_STREAM)
  113. data_ctl |= DTX_MODE;
  114. if (data->flags & MMC_DATA_READ)
  115. data_ctl |= DTX_DIR;
  116. /* Only supports power-of-2 block size */
  117. if (data->blksz & (data->blksz - 1))
  118. return -EINVAL;
  119. #ifndef RSI_BLKSZ
  120. data_ctl |= ((ffs(data->blksz) - 1) << 4);
  121. #else
  122. bfin_write_SDH_BLK_SIZE(data->blksz);
  123. #endif
  124. bfin_write_SDH_DATA_CTL(data_ctl);
  125. /* the time of a host clock period in ns */
  126. cycle_ns = 1000000000 / (host->sclk / (2 * (host->clk_div + 1)));
  127. timeout = data->timeout_ns / cycle_ns;
  128. timeout += data->timeout_clks;
  129. bfin_write_SDH_DATA_TIMER(timeout);
  130. SSYNC();
  131. if (data->flags & MMC_DATA_READ) {
  132. host->dma_dir = DMA_FROM_DEVICE;
  133. dma_cfg |= WNR;
  134. } else
  135. host->dma_dir = DMA_TO_DEVICE;
  136. sdh_enable_stat_irq(host, (DAT_CRC_FAIL | DAT_TIME_OUT | DAT_END));
  137. host->dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len, host->dma_dir);
  138. #if defined(CONFIG_BF54x) || defined(CONFIG_BF60x)
  139. dma_cfg |= DMAFLOW_ARRAY | RESTART | WDSIZE_32 | DMAEN;
  140. # ifdef RSI_BLKSZ
  141. dma_cfg |= PSIZE_32 | NDSIZE_3;
  142. # else
  143. dma_cfg |= NDSIZE_5;
  144. # endif
  145. {
  146. struct scatterlist *sg;
  147. int i;
  148. for_each_sg(data->sg, sg, host->dma_len, i) {
  149. host->sg_cpu[i].start_addr = sg_dma_address(sg);
  150. host->sg_cpu[i].cfg = dma_cfg;
  151. host->sg_cpu[i].x_count = sg_dma_len(sg) / 4;
  152. host->sg_cpu[i].x_modify = 4;
  153. dev_dbg(mmc_dev(host->mmc), "%d: start_addr:0x%lx, "
  154. "cfg:0x%lx, x_count:0x%lx, x_modify:0x%lx\n",
  155. i, host->sg_cpu[i].start_addr,
  156. host->sg_cpu[i].cfg, host->sg_cpu[i].x_count,
  157. host->sg_cpu[i].x_modify);
  158. }
  159. }
  160. flush_dcache_range((unsigned int)host->sg_cpu,
  161. (unsigned int)host->sg_cpu +
  162. host->dma_len * sizeof(struct dma_desc_array));
  163. /* Set the last descriptor to stop mode */
  164. host->sg_cpu[host->dma_len - 1].cfg &= ~(DMAFLOW | NDSIZE);
  165. host->sg_cpu[host->dma_len - 1].cfg |= DI_EN;
  166. set_dma_curr_desc_addr(host->dma_ch, (unsigned long *)host->sg_dma);
  167. set_dma_x_count(host->dma_ch, 0);
  168. set_dma_x_modify(host->dma_ch, 0);
  169. SSYNC();
  170. set_dma_config(host->dma_ch, dma_cfg);
  171. #elif defined(CONFIG_BF51x)
  172. /* RSI DMA doesn't work in array mode */
  173. dma_cfg |= WDSIZE_32 | DMAEN;
  174. set_dma_start_addr(host->dma_ch, sg_dma_address(&data->sg[0]));
  175. set_dma_x_count(host->dma_ch, length / 4);
  176. set_dma_x_modify(host->dma_ch, 4);
  177. SSYNC();
  178. set_dma_config(host->dma_ch, dma_cfg);
  179. #endif
  180. bfin_write_SDH_DATA_CTL(bfin_read_SDH_DATA_CTL() | DTX_DMA_E | DTX_E);
  181. SSYNC();
  182. dev_dbg(mmc_dev(host->mmc), "%s exit\n", __func__);
  183. return 0;
  184. }
  185. static void sdh_start_cmd(struct sdh_host *host, struct mmc_command *cmd)
  186. {
  187. unsigned int sdh_cmd;
  188. unsigned int stat_mask;
  189. dev_dbg(mmc_dev(host->mmc), "%s enter cmd: 0x%p\n", __func__, cmd);
  190. WARN_ON(host->cmd != NULL);
  191. host->cmd = cmd;
  192. sdh_cmd = 0;
  193. stat_mask = 0;
  194. sdh_cmd |= cmd->opcode;
  195. if (cmd->flags & MMC_RSP_PRESENT) {
  196. sdh_cmd |= CMD_RSP;
  197. stat_mask |= CMD_RESP_END;
  198. } else {
  199. stat_mask |= CMD_SENT;
  200. }
  201. if (cmd->flags & MMC_RSP_136)
  202. sdh_cmd |= CMD_L_RSP;
  203. stat_mask |= CMD_CRC_FAIL | CMD_TIME_OUT;
  204. sdh_enable_stat_irq(host, stat_mask);
  205. bfin_write_SDH_ARGUMENT(cmd->arg);
  206. bfin_write_SDH_COMMAND(sdh_cmd | CMD_E);
  207. bfin_write_SDH_CLK_CTL(bfin_read_SDH_CLK_CTL() | CLK_E);
  208. SSYNC();
  209. }
  210. static void sdh_finish_request(struct sdh_host *host, struct mmc_request *mrq)
  211. {
  212. dev_dbg(mmc_dev(host->mmc), "%s enter\n", __func__);
  213. host->mrq = NULL;
  214. host->cmd = NULL;
  215. host->data = NULL;
  216. mmc_request_done(host->mmc, mrq);
  217. }
  218. static int sdh_cmd_done(struct sdh_host *host, unsigned int stat)
  219. {
  220. struct mmc_command *cmd = host->cmd;
  221. int ret = 0;
  222. dev_dbg(mmc_dev(host->mmc), "%s enter cmd: %p\n", __func__, cmd);
  223. if (!cmd)
  224. return 0;
  225. host->cmd = NULL;
  226. if (cmd->flags & MMC_RSP_PRESENT) {
  227. cmd->resp[0] = bfin_read_SDH_RESPONSE0();
  228. if (cmd->flags & MMC_RSP_136) {
  229. cmd->resp[1] = bfin_read_SDH_RESPONSE1();
  230. cmd->resp[2] = bfin_read_SDH_RESPONSE2();
  231. cmd->resp[3] = bfin_read_SDH_RESPONSE3();
  232. }
  233. }
  234. if (stat & CMD_TIME_OUT)
  235. cmd->error = -ETIMEDOUT;
  236. else if (stat & CMD_CRC_FAIL && cmd->flags & MMC_RSP_CRC)
  237. cmd->error = -EILSEQ;
  238. sdh_disable_stat_irq(host, (CMD_SENT | CMD_RESP_END | CMD_TIME_OUT | CMD_CRC_FAIL));
  239. if (host->data && !cmd->error) {
  240. if (host->data->flags & MMC_DATA_WRITE) {
  241. ret = sdh_setup_data(host, host->data);
  242. if (ret)
  243. return 0;
  244. }
  245. sdh_enable_stat_irq(host, DAT_END | RX_OVERRUN | TX_UNDERRUN | DAT_TIME_OUT);
  246. } else
  247. sdh_finish_request(host, host->mrq);
  248. return 1;
  249. }
  250. static int sdh_data_done(struct sdh_host *host, unsigned int stat)
  251. {
  252. struct mmc_data *data = host->data;
  253. dev_dbg(mmc_dev(host->mmc), "%s enter stat: 0x%x\n", __func__, stat);
  254. if (!data)
  255. return 0;
  256. disable_dma(host->dma_ch);
  257. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  258. host->dma_dir);
  259. if (stat & DAT_TIME_OUT)
  260. data->error = -ETIMEDOUT;
  261. else if (stat & DAT_CRC_FAIL)
  262. data->error = -EILSEQ;
  263. else if (stat & (RX_OVERRUN | TX_UNDERRUN))
  264. data->error = -EIO;
  265. if (!data->error)
  266. data->bytes_xfered = data->blocks * data->blksz;
  267. else
  268. data->bytes_xfered = 0;
  269. bfin_write_SDH_STATUS_CLR(DAT_END_STAT | DAT_TIMEOUT_STAT | \
  270. DAT_CRC_FAIL_STAT | DAT_BLK_END_STAT | RX_OVERRUN | TX_UNDERRUN);
  271. bfin_write_SDH_DATA_CTL(0);
  272. SSYNC();
  273. host->data = NULL;
  274. if (host->mrq->stop) {
  275. sdh_stop_clock(host);
  276. sdh_start_cmd(host, host->mrq->stop);
  277. } else {
  278. sdh_finish_request(host, host->mrq);
  279. }
  280. return 1;
  281. }
  282. static void sdh_request(struct mmc_host *mmc, struct mmc_request *mrq)
  283. {
  284. struct sdh_host *host = mmc_priv(mmc);
  285. int ret = 0;
  286. dev_dbg(mmc_dev(host->mmc), "%s enter, mrp:%p, cmd:%p\n", __func__, mrq, mrq->cmd);
  287. WARN_ON(host->mrq != NULL);
  288. spin_lock(&host->lock);
  289. host->mrq = mrq;
  290. host->data = mrq->data;
  291. if (mrq->data && mrq->data->flags & MMC_DATA_READ) {
  292. ret = sdh_setup_data(host, mrq->data);
  293. if (ret)
  294. goto data_err;
  295. }
  296. sdh_start_cmd(host, mrq->cmd);
  297. data_err:
  298. spin_unlock(&host->lock);
  299. }
  300. static void sdh_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  301. {
  302. struct sdh_host *host;
  303. u16 clk_ctl = 0;
  304. #ifndef RSI_BLKSZ
  305. u16 pwr_ctl = 0;
  306. #endif
  307. u16 cfg;
  308. host = mmc_priv(mmc);
  309. spin_lock(&host->lock);
  310. cfg = bfin_read_SDH_CFG();
  311. cfg |= MWE;
  312. switch (ios->bus_width) {
  313. case MMC_BUS_WIDTH_4:
  314. #ifndef RSI_BLKSZ
  315. cfg &= ~PD_SDDAT3;
  316. #endif
  317. cfg |= PUP_SDDAT3;
  318. /* Enable 4 bit SDIO */
  319. cfg |= SD4E;
  320. clk_ctl |= WIDE_BUS_4;
  321. break;
  322. case MMC_BUS_WIDTH_8:
  323. #ifndef RSI_BLKSZ
  324. cfg &= ~PD_SDDAT3;
  325. #endif
  326. cfg |= PUP_SDDAT3;
  327. /* Disable 4 bit SDIO */
  328. cfg &= ~SD4E;
  329. clk_ctl |= BYTE_BUS_8;
  330. break;
  331. default:
  332. cfg &= ~PUP_SDDAT3;
  333. /* Disable 4 bit SDIO */
  334. cfg &= ~SD4E;
  335. }
  336. host->power_mode = ios->power_mode;
  337. #ifndef RSI_BLKSZ
  338. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
  339. pwr_ctl |= ROD_CTL;
  340. # ifndef CONFIG_SDH_BFIN_MISSING_CMD_PULLUP_WORKAROUND
  341. pwr_ctl |= SD_CMD_OD;
  342. # endif
  343. }
  344. if (ios->power_mode != MMC_POWER_OFF)
  345. pwr_ctl |= PWR_ON;
  346. else
  347. pwr_ctl &= ~PWR_ON;
  348. bfin_write_SDH_PWR_CTL(pwr_ctl);
  349. #else
  350. # ifndef CONFIG_SDH_BFIN_MISSING_CMD_PULLUP_WORKAROUND
  351. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
  352. cfg |= SD_CMD_OD;
  353. else
  354. cfg &= ~SD_CMD_OD;
  355. # endif
  356. if (ios->power_mode != MMC_POWER_OFF)
  357. cfg |= PWR_ON;
  358. else
  359. cfg &= ~PWR_ON;
  360. bfin_write_SDH_CFG(cfg);
  361. #endif
  362. SSYNC();
  363. if (ios->power_mode == MMC_POWER_ON && ios->clock) {
  364. unsigned char clk_div;
  365. clk_div = (get_sclk() / ios->clock - 1) / 2;
  366. clk_div = min_t(unsigned char, clk_div, 0xFF);
  367. clk_ctl |= clk_div;
  368. clk_ctl |= CLK_E;
  369. host->clk_div = clk_div;
  370. bfin_write_SDH_CLK_CTL(clk_ctl);
  371. } else
  372. sdh_stop_clock(host);
  373. /* set up sdh interrupt mask*/
  374. if (ios->power_mode == MMC_POWER_ON)
  375. bfin_write_SDH_MASK0(DAT_END | DAT_TIME_OUT | DAT_CRC_FAIL |
  376. RX_OVERRUN | TX_UNDERRUN | CMD_SENT | CMD_RESP_END |
  377. CMD_TIME_OUT | CMD_CRC_FAIL);
  378. else
  379. bfin_write_SDH_MASK0(0);
  380. SSYNC();
  381. spin_unlock(&host->lock);
  382. dev_dbg(mmc_dev(host->mmc), "SDH: clk_div = 0x%x actual clock:%ld expected clock:%d\n",
  383. host->clk_div,
  384. host->clk_div ? get_sclk() / (2 * (host->clk_div + 1)) : 0,
  385. ios->clock);
  386. }
  387. static const struct mmc_host_ops sdh_ops = {
  388. .request = sdh_request,
  389. .set_ios = sdh_set_ios,
  390. };
  391. static irqreturn_t sdh_dma_irq(int irq, void *devid)
  392. {
  393. struct sdh_host *host = devid;
  394. dev_dbg(mmc_dev(host->mmc), "%s enter, irq_stat: 0x%04lx\n", __func__,
  395. get_dma_curr_irqstat(host->dma_ch));
  396. clear_dma_irqstat(host->dma_ch);
  397. SSYNC();
  398. return IRQ_HANDLED;
  399. }
  400. static irqreturn_t sdh_stat_irq(int irq, void *devid)
  401. {
  402. struct sdh_host *host = devid;
  403. unsigned int status;
  404. int handled = 0;
  405. dev_dbg(mmc_dev(host->mmc), "%s enter\n", __func__);
  406. spin_lock(&host->lock);
  407. status = bfin_read_SDH_E_STATUS();
  408. if (status & SD_CARD_DET) {
  409. mmc_detect_change(host->mmc, 0);
  410. bfin_write_SDH_E_STATUS(SD_CARD_DET);
  411. }
  412. status = bfin_read_SDH_STATUS();
  413. if (status & (CMD_SENT | CMD_RESP_END | CMD_TIME_OUT | CMD_CRC_FAIL)) {
  414. handled |= sdh_cmd_done(host, status);
  415. bfin_write_SDH_STATUS_CLR(CMD_SENT_STAT | CMD_RESP_END_STAT | \
  416. CMD_TIMEOUT_STAT | CMD_CRC_FAIL_STAT);
  417. SSYNC();
  418. }
  419. status = bfin_read_SDH_STATUS();
  420. if (status & (DAT_END | DAT_TIME_OUT | DAT_CRC_FAIL | RX_OVERRUN | TX_UNDERRUN))
  421. handled |= sdh_data_done(host, status);
  422. spin_unlock(&host->lock);
  423. dev_dbg(mmc_dev(host->mmc), "%s exit\n\n", __func__);
  424. return IRQ_RETVAL(handled);
  425. }
  426. static void sdh_reset(void)
  427. {
  428. #if defined(CONFIG_BF54x)
  429. /* Secure Digital Host shares DMA with Nand controller */
  430. bfin_write_DMAC1_PERIMUX(bfin_read_DMAC1_PERIMUX() | 0x1);
  431. #endif
  432. bfin_write_SDH_CFG(bfin_read_SDH_CFG() | CLKS_EN);
  433. SSYNC();
  434. /* Disable card inserting detection pin. set MMC_CAP_NEEDS_POLL, and
  435. * mmc stack will do the detection.
  436. */
  437. bfin_write_SDH_CFG((bfin_read_SDH_CFG() & 0x1F) | (PUP_SDDAT | PUP_SDDAT3));
  438. SSYNC();
  439. }
  440. static int sdh_probe(struct platform_device *pdev)
  441. {
  442. struct mmc_host *mmc;
  443. struct sdh_host *host;
  444. struct bfin_sd_host *drv_data = get_sdh_data(pdev);
  445. int ret;
  446. if (!drv_data) {
  447. dev_err(&pdev->dev, "missing platform driver data\n");
  448. ret = -EINVAL;
  449. goto out;
  450. }
  451. mmc = mmc_alloc_host(sizeof(struct sdh_host), &pdev->dev);
  452. if (!mmc) {
  453. ret = -ENOMEM;
  454. goto out;
  455. }
  456. mmc->ops = &sdh_ops;
  457. #if defined(CONFIG_BF51x)
  458. mmc->max_segs = 1;
  459. #else
  460. mmc->max_segs = PAGE_SIZE / sizeof(struct dma_desc_array);
  461. #endif
  462. #ifdef RSI_BLKSZ
  463. mmc->max_seg_size = -1;
  464. #else
  465. mmc->max_seg_size = 1 << 16;
  466. #endif
  467. mmc->max_blk_size = 1 << 11;
  468. mmc->max_blk_count = 1 << 11;
  469. mmc->max_req_size = PAGE_SIZE;
  470. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  471. mmc->f_max = get_sclk();
  472. mmc->f_min = mmc->f_max >> 9;
  473. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_NEEDS_POLL;
  474. host = mmc_priv(mmc);
  475. host->mmc = mmc;
  476. host->sclk = get_sclk();
  477. spin_lock_init(&host->lock);
  478. host->irq = drv_data->irq_int0;
  479. host->dma_ch = drv_data->dma_chan;
  480. ret = request_dma(host->dma_ch, DRIVER_NAME "DMA");
  481. if (ret) {
  482. dev_err(&pdev->dev, "unable to request DMA channel\n");
  483. goto out1;
  484. }
  485. ret = set_dma_callback(host->dma_ch, sdh_dma_irq, host);
  486. if (ret) {
  487. dev_err(&pdev->dev, "unable to request DMA irq\n");
  488. goto out2;
  489. }
  490. host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE, &host->sg_dma, GFP_KERNEL);
  491. if (host->sg_cpu == NULL) {
  492. ret = -ENOMEM;
  493. goto out2;
  494. }
  495. platform_set_drvdata(pdev, mmc);
  496. ret = request_irq(host->irq, sdh_stat_irq, 0, "SDH Status IRQ", host);
  497. if (ret) {
  498. dev_err(&pdev->dev, "unable to request status irq\n");
  499. goto out3;
  500. }
  501. ret = peripheral_request_list(drv_data->pin_req, DRIVER_NAME);
  502. if (ret) {
  503. dev_err(&pdev->dev, "unable to request peripheral pins\n");
  504. goto out4;
  505. }
  506. sdh_reset();
  507. mmc_add_host(mmc);
  508. return 0;
  509. out4:
  510. free_irq(host->irq, host);
  511. out3:
  512. mmc_remove_host(mmc);
  513. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  514. out2:
  515. free_dma(host->dma_ch);
  516. out1:
  517. mmc_free_host(mmc);
  518. out:
  519. return ret;
  520. }
  521. static int sdh_remove(struct platform_device *pdev)
  522. {
  523. struct mmc_host *mmc = platform_get_drvdata(pdev);
  524. platform_set_drvdata(pdev, NULL);
  525. if (mmc) {
  526. struct sdh_host *host = mmc_priv(mmc);
  527. mmc_remove_host(mmc);
  528. sdh_stop_clock(host);
  529. free_irq(host->irq, host);
  530. free_dma(host->dma_ch);
  531. dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
  532. mmc_free_host(mmc);
  533. }
  534. return 0;
  535. }
  536. #ifdef CONFIG_PM
  537. static int sdh_suspend(struct platform_device *dev, pm_message_t state)
  538. {
  539. struct mmc_host *mmc = platform_get_drvdata(dev);
  540. struct bfin_sd_host *drv_data = get_sdh_data(dev);
  541. int ret = 0;
  542. if (mmc)
  543. ret = mmc_suspend_host(mmc);
  544. peripheral_free_list(drv_data->pin_req);
  545. return ret;
  546. }
  547. static int sdh_resume(struct platform_device *dev)
  548. {
  549. struct mmc_host *mmc = platform_get_drvdata(dev);
  550. struct bfin_sd_host *drv_data = get_sdh_data(dev);
  551. int ret = 0;
  552. ret = peripheral_request_list(drv_data->pin_req, DRIVER_NAME);
  553. if (ret) {
  554. dev_err(&dev->dev, "unable to request peripheral pins\n");
  555. return ret;
  556. }
  557. sdh_reset();
  558. if (mmc)
  559. ret = mmc_resume_host(mmc);
  560. return ret;
  561. }
  562. #else
  563. # define sdh_suspend NULL
  564. # define sdh_resume NULL
  565. #endif
  566. static struct platform_driver sdh_driver = {
  567. .probe = sdh_probe,
  568. .remove = sdh_remove,
  569. .suspend = sdh_suspend,
  570. .resume = sdh_resume,
  571. .driver = {
  572. .name = DRIVER_NAME,
  573. },
  574. };
  575. module_platform_driver(sdh_driver);
  576. MODULE_DESCRIPTION("Blackfin Secure Digital Host Driver");
  577. MODULE_AUTHOR("Cliff Cai, Roy Huang");
  578. MODULE_LICENSE("GPL");