mx3_camera.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /*
  2. * V4L2 Driver for i.MX3x camera host
  3. *
  4. * Copyright (C) 2008
  5. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/videodev2.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/clk.h>
  16. #include <linux/vmalloc.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/sched.h>
  19. #include <linux/dma/ipu-dma.h>
  20. #include <media/v4l2-common.h>
  21. #include <media/v4l2-dev.h>
  22. #include <media/videobuf2-dma-contig.h>
  23. #include <media/soc_camera.h>
  24. #include <media/soc_mediabus.h>
  25. #include <linux/platform_data/camera-mx3.h>
  26. #include <linux/platform_data/dma-imx.h>
  27. #define MX3_CAM_DRV_NAME "mx3-camera"
  28. /* CMOS Sensor Interface Registers */
  29. #define CSI_REG_START 0x60
  30. #define CSI_SENS_CONF (0x60 - CSI_REG_START)
  31. #define CSI_SENS_FRM_SIZE (0x64 - CSI_REG_START)
  32. #define CSI_ACT_FRM_SIZE (0x68 - CSI_REG_START)
  33. #define CSI_OUT_FRM_CTRL (0x6C - CSI_REG_START)
  34. #define CSI_TST_CTRL (0x70 - CSI_REG_START)
  35. #define CSI_CCIR_CODE_1 (0x74 - CSI_REG_START)
  36. #define CSI_CCIR_CODE_2 (0x78 - CSI_REG_START)
  37. #define CSI_CCIR_CODE_3 (0x7C - CSI_REG_START)
  38. #define CSI_FLASH_STROBE_1 (0x80 - CSI_REG_START)
  39. #define CSI_FLASH_STROBE_2 (0x84 - CSI_REG_START)
  40. #define CSI_SENS_CONF_VSYNC_POL_SHIFT 0
  41. #define CSI_SENS_CONF_HSYNC_POL_SHIFT 1
  42. #define CSI_SENS_CONF_DATA_POL_SHIFT 2
  43. #define CSI_SENS_CONF_PIX_CLK_POL_SHIFT 3
  44. #define CSI_SENS_CONF_SENS_PRTCL_SHIFT 4
  45. #define CSI_SENS_CONF_SENS_CLKSRC_SHIFT 7
  46. #define CSI_SENS_CONF_DATA_FMT_SHIFT 8
  47. #define CSI_SENS_CONF_DATA_WIDTH_SHIFT 10
  48. #define CSI_SENS_CONF_EXT_VSYNC_SHIFT 15
  49. #define CSI_SENS_CONF_DIVRATIO_SHIFT 16
  50. #define CSI_SENS_CONF_DATA_FMT_RGB_YUV444 (0UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  51. #define CSI_SENS_CONF_DATA_FMT_YUV422 (2UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  52. #define CSI_SENS_CONF_DATA_FMT_BAYER (3UL << CSI_SENS_CONF_DATA_FMT_SHIFT)
  53. #define MAX_VIDEO_MEM 16
  54. struct mx3_camera_buffer {
  55. /* common v4l buffer stuff -- must be first */
  56. struct vb2_buffer vb;
  57. struct list_head queue;
  58. /* One descriptot per scatterlist (per frame) */
  59. struct dma_async_tx_descriptor *txd;
  60. /* We have to "build" a scatterlist ourselves - one element per frame */
  61. struct scatterlist sg;
  62. };
  63. /**
  64. * struct mx3_camera_dev - i.MX3x camera (CSI) object
  65. * @dev: camera device, to which the coherent buffer is attached
  66. * @icd: currently attached camera sensor
  67. * @clk: pointer to clock
  68. * @base: remapped register base address
  69. * @pdata: platform data
  70. * @platform_flags: platform flags
  71. * @mclk: master clock frequency in Hz
  72. * @capture: list of capture videobuffers
  73. * @lock: protects video buffer lists
  74. * @active: active video buffer
  75. * @idmac_channel: array of pointers to IPU DMAC DMA channels
  76. * @soc_host: embedded soc_host object
  77. */
  78. struct mx3_camera_dev {
  79. /*
  80. * i.MX3x is only supposed to handle one camera on its Camera Sensor
  81. * Interface. If anyone ever builds hardware to enable more than one
  82. * camera _simultaneously_, they will have to modify this driver too
  83. */
  84. struct soc_camera_device *icd;
  85. struct clk *clk;
  86. void __iomem *base;
  87. struct mx3_camera_pdata *pdata;
  88. unsigned long platform_flags;
  89. unsigned long mclk;
  90. u16 width_flags; /* max 15 bits */
  91. struct list_head capture;
  92. spinlock_t lock; /* Protects video buffer lists */
  93. struct mx3_camera_buffer *active;
  94. size_t buf_total;
  95. struct vb2_alloc_ctx *alloc_ctx;
  96. enum v4l2_field field;
  97. int sequence;
  98. /* IDMAC / dmaengine interface */
  99. struct idmac_channel *idmac_channel[1]; /* We need one channel */
  100. struct soc_camera_host soc_host;
  101. };
  102. struct dma_chan_request {
  103. struct mx3_camera_dev *mx3_cam;
  104. enum ipu_channel id;
  105. };
  106. static u32 csi_reg_read(struct mx3_camera_dev *mx3, off_t reg)
  107. {
  108. return __raw_readl(mx3->base + reg);
  109. }
  110. static void csi_reg_write(struct mx3_camera_dev *mx3, u32 value, off_t reg)
  111. {
  112. __raw_writel(value, mx3->base + reg);
  113. }
  114. static struct mx3_camera_buffer *to_mx3_vb(struct vb2_buffer *vb)
  115. {
  116. return container_of(vb, struct mx3_camera_buffer, vb);
  117. }
  118. /* Called from the IPU IDMAC ISR */
  119. static void mx3_cam_dma_done(void *arg)
  120. {
  121. struct idmac_tx_desc *desc = to_tx_desc(arg);
  122. struct dma_chan *chan = desc->txd.chan;
  123. struct idmac_channel *ichannel = to_idmac_chan(chan);
  124. struct mx3_camera_dev *mx3_cam = ichannel->client;
  125. dev_dbg(chan->device->dev, "callback cookie %d, active DMA 0x%08x\n",
  126. desc->txd.cookie, mx3_cam->active ? sg_dma_address(&mx3_cam->active->sg) : 0);
  127. spin_lock(&mx3_cam->lock);
  128. if (mx3_cam->active) {
  129. struct vb2_buffer *vb = &mx3_cam->active->vb;
  130. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  131. list_del_init(&buf->queue);
  132. v4l2_get_timestamp(&vb->v4l2_buf.timestamp);
  133. vb->v4l2_buf.field = mx3_cam->field;
  134. vb->v4l2_buf.sequence = mx3_cam->sequence++;
  135. vb2_buffer_done(vb, VB2_BUF_STATE_DONE);
  136. }
  137. if (list_empty(&mx3_cam->capture)) {
  138. mx3_cam->active = NULL;
  139. spin_unlock(&mx3_cam->lock);
  140. /*
  141. * stop capture - without further buffers IPU_CHA_BUF0_RDY will
  142. * not get updated
  143. */
  144. return;
  145. }
  146. mx3_cam->active = list_entry(mx3_cam->capture.next,
  147. struct mx3_camera_buffer, queue);
  148. spin_unlock(&mx3_cam->lock);
  149. }
  150. /*
  151. * Videobuf operations
  152. */
  153. /*
  154. * Calculate the __buffer__ (not data) size and number of buffers.
  155. */
  156. static int mx3_videobuf_setup(struct vb2_queue *vq,
  157. const struct v4l2_format *fmt,
  158. unsigned int *count, unsigned int *num_planes,
  159. unsigned int sizes[], void *alloc_ctxs[])
  160. {
  161. struct soc_camera_device *icd = soc_camera_from_vb2q(vq);
  162. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  163. struct mx3_camera_dev *mx3_cam = ici->priv;
  164. if (!mx3_cam->idmac_channel[0])
  165. return -EINVAL;
  166. if (fmt) {
  167. const struct soc_camera_format_xlate *xlate = soc_camera_xlate_by_fourcc(icd,
  168. fmt->fmt.pix.pixelformat);
  169. unsigned int bytes_per_line;
  170. int ret;
  171. if (!xlate)
  172. return -EINVAL;
  173. ret = soc_mbus_bytes_per_line(fmt->fmt.pix.width,
  174. xlate->host_fmt);
  175. if (ret < 0)
  176. return ret;
  177. bytes_per_line = max_t(u32, fmt->fmt.pix.bytesperline, ret);
  178. ret = soc_mbus_image_size(xlate->host_fmt, bytes_per_line,
  179. fmt->fmt.pix.height);
  180. if (ret < 0)
  181. return ret;
  182. sizes[0] = max_t(u32, fmt->fmt.pix.sizeimage, ret);
  183. } else {
  184. /* Called from VIDIOC_REQBUFS or in compatibility mode */
  185. sizes[0] = icd->sizeimage;
  186. }
  187. alloc_ctxs[0] = mx3_cam->alloc_ctx;
  188. if (!vq->num_buffers)
  189. mx3_cam->sequence = 0;
  190. if (!*count)
  191. *count = 2;
  192. /* If *num_planes != 0, we have already verified *count. */
  193. if (!*num_planes &&
  194. sizes[0] * *count + mx3_cam->buf_total > MAX_VIDEO_MEM * 1024 * 1024)
  195. *count = (MAX_VIDEO_MEM * 1024 * 1024 - mx3_cam->buf_total) /
  196. sizes[0];
  197. *num_planes = 1;
  198. return 0;
  199. }
  200. static enum pixel_fmt fourcc_to_ipu_pix(__u32 fourcc)
  201. {
  202. /* Add more formats as need arises and test possibilities appear... */
  203. switch (fourcc) {
  204. case V4L2_PIX_FMT_RGB24:
  205. return IPU_PIX_FMT_RGB24;
  206. case V4L2_PIX_FMT_UYVY:
  207. case V4L2_PIX_FMT_RGB565:
  208. default:
  209. return IPU_PIX_FMT_GENERIC;
  210. }
  211. }
  212. static void mx3_videobuf_queue(struct vb2_buffer *vb)
  213. {
  214. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  215. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  216. struct mx3_camera_dev *mx3_cam = ici->priv;
  217. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  218. struct scatterlist *sg = &buf->sg;
  219. struct dma_async_tx_descriptor *txd;
  220. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  221. struct idmac_video_param *video = &ichan->params.video;
  222. const struct soc_mbus_pixelfmt *host_fmt = icd->current_fmt->host_fmt;
  223. unsigned long flags;
  224. dma_cookie_t cookie;
  225. size_t new_size;
  226. new_size = icd->sizeimage;
  227. if (vb2_plane_size(vb, 0) < new_size) {
  228. dev_err(icd->parent, "Buffer #%d too small (%lu < %zu)\n",
  229. vb->v4l2_buf.index, vb2_plane_size(vb, 0), new_size);
  230. goto error;
  231. }
  232. if (!buf->txd) {
  233. sg_dma_address(sg) = vb2_dma_contig_plane_dma_addr(vb, 0);
  234. sg_dma_len(sg) = new_size;
  235. txd = dmaengine_prep_slave_sg(
  236. &ichan->dma_chan, sg, 1, DMA_DEV_TO_MEM,
  237. DMA_PREP_INTERRUPT);
  238. if (!txd)
  239. goto error;
  240. txd->callback_param = txd;
  241. txd->callback = mx3_cam_dma_done;
  242. buf->txd = txd;
  243. } else {
  244. txd = buf->txd;
  245. }
  246. vb2_set_plane_payload(vb, 0, new_size);
  247. /* This is the configuration of one sg-element */
  248. video->out_pixel_fmt = fourcc_to_ipu_pix(host_fmt->fourcc);
  249. if (video->out_pixel_fmt == IPU_PIX_FMT_GENERIC) {
  250. /*
  251. * If the IPU DMA channel is configured to transfer generic
  252. * 8-bit data, we have to set up the geometry parameters
  253. * correctly, according to the current pixel format. The DMA
  254. * horizontal parameters in this case are expressed in bytes,
  255. * not in pixels.
  256. */
  257. video->out_width = icd->bytesperline;
  258. video->out_height = icd->user_height;
  259. video->out_stride = icd->bytesperline;
  260. } else {
  261. /*
  262. * For IPU known formats the pixel unit will be managed
  263. * successfully by the IPU code
  264. */
  265. video->out_width = icd->user_width;
  266. video->out_height = icd->user_height;
  267. video->out_stride = icd->user_width;
  268. }
  269. #ifdef DEBUG
  270. /* helps to see what DMA actually has written */
  271. if (vb2_plane_vaddr(vb, 0))
  272. memset(vb2_plane_vaddr(vb, 0), 0xaa, vb2_get_plane_payload(vb, 0));
  273. #endif
  274. spin_lock_irqsave(&mx3_cam->lock, flags);
  275. list_add_tail(&buf->queue, &mx3_cam->capture);
  276. if (!mx3_cam->active)
  277. mx3_cam->active = buf;
  278. spin_unlock_irq(&mx3_cam->lock);
  279. cookie = txd->tx_submit(txd);
  280. dev_dbg(icd->parent, "Submitted cookie %d DMA 0x%08x\n",
  281. cookie, sg_dma_address(&buf->sg));
  282. if (cookie >= 0)
  283. return;
  284. spin_lock_irq(&mx3_cam->lock);
  285. /* Submit error */
  286. list_del_init(&buf->queue);
  287. if (mx3_cam->active == buf)
  288. mx3_cam->active = NULL;
  289. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  290. error:
  291. vb2_buffer_done(vb, VB2_BUF_STATE_ERROR);
  292. }
  293. static void mx3_videobuf_release(struct vb2_buffer *vb)
  294. {
  295. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  296. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  297. struct mx3_camera_dev *mx3_cam = ici->priv;
  298. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  299. struct dma_async_tx_descriptor *txd = buf->txd;
  300. unsigned long flags;
  301. dev_dbg(icd->parent,
  302. "Release%s DMA 0x%08x, queue %sempty\n",
  303. mx3_cam->active == buf ? " active" : "", sg_dma_address(&buf->sg),
  304. list_empty(&buf->queue) ? "" : "not ");
  305. spin_lock_irqsave(&mx3_cam->lock, flags);
  306. if (mx3_cam->active == buf)
  307. mx3_cam->active = NULL;
  308. /* Doesn't hurt also if the list is empty */
  309. list_del_init(&buf->queue);
  310. if (txd) {
  311. buf->txd = NULL;
  312. if (mx3_cam->idmac_channel[0])
  313. async_tx_ack(txd);
  314. }
  315. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  316. mx3_cam->buf_total -= vb2_plane_size(vb, 0);
  317. }
  318. static int mx3_videobuf_init(struct vb2_buffer *vb)
  319. {
  320. struct soc_camera_device *icd = soc_camera_from_vb2q(vb->vb2_queue);
  321. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  322. struct mx3_camera_dev *mx3_cam = ici->priv;
  323. struct mx3_camera_buffer *buf = to_mx3_vb(vb);
  324. if (!buf->txd) {
  325. /* This is for locking debugging only */
  326. INIT_LIST_HEAD(&buf->queue);
  327. sg_init_table(&buf->sg, 1);
  328. mx3_cam->buf_total += vb2_plane_size(vb, 0);
  329. }
  330. return 0;
  331. }
  332. static int mx3_stop_streaming(struct vb2_queue *q)
  333. {
  334. struct soc_camera_device *icd = soc_camera_from_vb2q(q);
  335. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  336. struct mx3_camera_dev *mx3_cam = ici->priv;
  337. struct idmac_channel *ichan = mx3_cam->idmac_channel[0];
  338. struct mx3_camera_buffer *buf, *tmp;
  339. unsigned long flags;
  340. if (ichan) {
  341. struct dma_chan *chan = &ichan->dma_chan;
  342. chan->device->device_control(chan, DMA_PAUSE, 0);
  343. }
  344. spin_lock_irqsave(&mx3_cam->lock, flags);
  345. mx3_cam->active = NULL;
  346. list_for_each_entry_safe(buf, tmp, &mx3_cam->capture, queue) {
  347. list_del_init(&buf->queue);
  348. vb2_buffer_done(&buf->vb, VB2_BUF_STATE_ERROR);
  349. }
  350. spin_unlock_irqrestore(&mx3_cam->lock, flags);
  351. return 0;
  352. }
  353. static struct vb2_ops mx3_videobuf_ops = {
  354. .queue_setup = mx3_videobuf_setup,
  355. .buf_queue = mx3_videobuf_queue,
  356. .buf_cleanup = mx3_videobuf_release,
  357. .buf_init = mx3_videobuf_init,
  358. .wait_prepare = soc_camera_unlock,
  359. .wait_finish = soc_camera_lock,
  360. .stop_streaming = mx3_stop_streaming,
  361. };
  362. static int mx3_camera_init_videobuf(struct vb2_queue *q,
  363. struct soc_camera_device *icd)
  364. {
  365. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  366. q->io_modes = VB2_MMAP | VB2_USERPTR;
  367. q->drv_priv = icd;
  368. q->ops = &mx3_videobuf_ops;
  369. q->mem_ops = &vb2_dma_contig_memops;
  370. q->buf_struct_size = sizeof(struct mx3_camera_buffer);
  371. return vb2_queue_init(q);
  372. }
  373. /* First part of ipu_csi_init_interface() */
  374. static void mx3_camera_activate(struct mx3_camera_dev *mx3_cam,
  375. struct soc_camera_device *icd)
  376. {
  377. u32 conf;
  378. long rate;
  379. /* Set default size: ipu_csi_set_window_size() */
  380. csi_reg_write(mx3_cam, (640 - 1) | ((480 - 1) << 16), CSI_ACT_FRM_SIZE);
  381. /* ...and position to 0:0: ipu_csi_set_window_pos() */
  382. conf = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  383. csi_reg_write(mx3_cam, conf, CSI_OUT_FRM_CTRL);
  384. /* We use only gated clock synchronisation mode so far */
  385. conf = 0 << CSI_SENS_CONF_SENS_PRTCL_SHIFT;
  386. /* Set generic data, platform-biggest bus-width */
  387. conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  388. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  389. conf |= 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  390. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  391. conf |= 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  392. else if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  393. conf |= 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  394. else/* if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)*/
  395. conf |= 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  396. if (mx3_cam->platform_flags & MX3_CAMERA_CLK_SRC)
  397. conf |= 1 << CSI_SENS_CONF_SENS_CLKSRC_SHIFT;
  398. if (mx3_cam->platform_flags & MX3_CAMERA_EXT_VSYNC)
  399. conf |= 1 << CSI_SENS_CONF_EXT_VSYNC_SHIFT;
  400. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  401. conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  402. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  403. conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  404. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  405. conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  406. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  407. conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  408. /* ipu_csi_init_interface() */
  409. csi_reg_write(mx3_cam, conf, CSI_SENS_CONF);
  410. clk_prepare_enable(mx3_cam->clk);
  411. rate = clk_round_rate(mx3_cam->clk, mx3_cam->mclk);
  412. dev_dbg(icd->parent, "Set SENS_CONF to %x, rate %ld\n", conf, rate);
  413. if (rate)
  414. clk_set_rate(mx3_cam->clk, rate);
  415. }
  416. /* Called with .host_lock held */
  417. static int mx3_camera_add_device(struct soc_camera_device *icd)
  418. {
  419. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  420. struct mx3_camera_dev *mx3_cam = ici->priv;
  421. if (mx3_cam->icd)
  422. return -EBUSY;
  423. mx3_camera_activate(mx3_cam, icd);
  424. mx3_cam->buf_total = 0;
  425. mx3_cam->icd = icd;
  426. dev_info(icd->parent, "MX3 Camera driver attached to camera %d\n",
  427. icd->devnum);
  428. return 0;
  429. }
  430. /* Called with .host_lock held */
  431. static void mx3_camera_remove_device(struct soc_camera_device *icd)
  432. {
  433. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  434. struct mx3_camera_dev *mx3_cam = ici->priv;
  435. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  436. BUG_ON(icd != mx3_cam->icd);
  437. if (*ichan) {
  438. dma_release_channel(&(*ichan)->dma_chan);
  439. *ichan = NULL;
  440. }
  441. clk_disable_unprepare(mx3_cam->clk);
  442. mx3_cam->icd = NULL;
  443. dev_info(icd->parent, "MX3 Camera driver detached from camera %d\n",
  444. icd->devnum);
  445. }
  446. static int test_platform_param(struct mx3_camera_dev *mx3_cam,
  447. unsigned char buswidth, unsigned long *flags)
  448. {
  449. /*
  450. * If requested data width is supported by the platform, use it or any
  451. * possible lower value - i.MX31 is smart enough to shift bits
  452. */
  453. if (buswidth > fls(mx3_cam->width_flags))
  454. return -EINVAL;
  455. /*
  456. * Platform specified synchronization and pixel clock polarities are
  457. * only a recommendation and are only used during probing. MX3x
  458. * camera interface only works in master mode, i.e., uses HSYNC and
  459. * VSYNC signals from the sensor
  460. */
  461. *flags = V4L2_MBUS_MASTER |
  462. V4L2_MBUS_HSYNC_ACTIVE_HIGH |
  463. V4L2_MBUS_HSYNC_ACTIVE_LOW |
  464. V4L2_MBUS_VSYNC_ACTIVE_HIGH |
  465. V4L2_MBUS_VSYNC_ACTIVE_LOW |
  466. V4L2_MBUS_PCLK_SAMPLE_RISING |
  467. V4L2_MBUS_PCLK_SAMPLE_FALLING |
  468. V4L2_MBUS_DATA_ACTIVE_HIGH |
  469. V4L2_MBUS_DATA_ACTIVE_LOW;
  470. return 0;
  471. }
  472. static int mx3_camera_try_bus_param(struct soc_camera_device *icd,
  473. const unsigned int depth)
  474. {
  475. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  476. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  477. struct mx3_camera_dev *mx3_cam = ici->priv;
  478. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  479. unsigned long bus_flags, common_flags;
  480. int ret = test_platform_param(mx3_cam, depth, &bus_flags);
  481. dev_dbg(icd->parent, "request bus width %d bit: %d\n", depth, ret);
  482. if (ret < 0)
  483. return ret;
  484. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  485. if (!ret) {
  486. common_flags = soc_mbus_config_compatible(&cfg,
  487. bus_flags);
  488. if (!common_flags) {
  489. dev_warn(icd->parent,
  490. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  491. cfg.flags, bus_flags);
  492. return -EINVAL;
  493. }
  494. } else if (ret != -ENOIOCTLCMD) {
  495. return ret;
  496. }
  497. return 0;
  498. }
  499. static bool chan_filter(struct dma_chan *chan, void *arg)
  500. {
  501. struct dma_chan_request *rq = arg;
  502. struct mx3_camera_pdata *pdata;
  503. if (!imx_dma_is_ipu(chan))
  504. return false;
  505. if (!rq)
  506. return false;
  507. pdata = rq->mx3_cam->soc_host.v4l2_dev.dev->platform_data;
  508. return rq->id == chan->chan_id &&
  509. pdata->dma_dev == chan->device->dev;
  510. }
  511. static const struct soc_mbus_pixelfmt mx3_camera_formats[] = {
  512. {
  513. .fourcc = V4L2_PIX_FMT_SBGGR8,
  514. .name = "Bayer BGGR (sRGB) 8 bit",
  515. .bits_per_sample = 8,
  516. .packing = SOC_MBUS_PACKING_NONE,
  517. .order = SOC_MBUS_ORDER_LE,
  518. .layout = SOC_MBUS_LAYOUT_PACKED,
  519. }, {
  520. .fourcc = V4L2_PIX_FMT_GREY,
  521. .name = "Monochrome 8 bit",
  522. .bits_per_sample = 8,
  523. .packing = SOC_MBUS_PACKING_NONE,
  524. .order = SOC_MBUS_ORDER_LE,
  525. .layout = SOC_MBUS_LAYOUT_PACKED,
  526. },
  527. };
  528. /* This will be corrected as we get more formats */
  529. static bool mx3_camera_packing_supported(const struct soc_mbus_pixelfmt *fmt)
  530. {
  531. return fmt->packing == SOC_MBUS_PACKING_NONE ||
  532. (fmt->bits_per_sample == 8 &&
  533. fmt->packing == SOC_MBUS_PACKING_2X8_PADHI) ||
  534. (fmt->bits_per_sample > 8 &&
  535. fmt->packing == SOC_MBUS_PACKING_EXTEND16);
  536. }
  537. static int mx3_camera_get_formats(struct soc_camera_device *icd, unsigned int idx,
  538. struct soc_camera_format_xlate *xlate)
  539. {
  540. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  541. struct device *dev = icd->parent;
  542. int formats = 0, ret;
  543. enum v4l2_mbus_pixelcode code;
  544. const struct soc_mbus_pixelfmt *fmt;
  545. ret = v4l2_subdev_call(sd, video, enum_mbus_fmt, idx, &code);
  546. if (ret < 0)
  547. /* No more formats */
  548. return 0;
  549. fmt = soc_mbus_get_fmtdesc(code);
  550. if (!fmt) {
  551. dev_warn(icd->parent,
  552. "Unsupported format code #%u: %d\n", idx, code);
  553. return 0;
  554. }
  555. /* This also checks support for the requested bits-per-sample */
  556. ret = mx3_camera_try_bus_param(icd, fmt->bits_per_sample);
  557. if (ret < 0)
  558. return 0;
  559. switch (code) {
  560. case V4L2_MBUS_FMT_SBGGR10_1X10:
  561. formats++;
  562. if (xlate) {
  563. xlate->host_fmt = &mx3_camera_formats[0];
  564. xlate->code = code;
  565. xlate++;
  566. dev_dbg(dev, "Providing format %s using code %d\n",
  567. mx3_camera_formats[0].name, code);
  568. }
  569. break;
  570. case V4L2_MBUS_FMT_Y10_1X10:
  571. formats++;
  572. if (xlate) {
  573. xlate->host_fmt = &mx3_camera_formats[1];
  574. xlate->code = code;
  575. xlate++;
  576. dev_dbg(dev, "Providing format %s using code %d\n",
  577. mx3_camera_formats[1].name, code);
  578. }
  579. break;
  580. default:
  581. if (!mx3_camera_packing_supported(fmt))
  582. return 0;
  583. }
  584. /* Generic pass-through */
  585. formats++;
  586. if (xlate) {
  587. xlate->host_fmt = fmt;
  588. xlate->code = code;
  589. dev_dbg(dev, "Providing format %c%c%c%c in pass-through mode\n",
  590. (fmt->fourcc >> (0*8)) & 0xFF,
  591. (fmt->fourcc >> (1*8)) & 0xFF,
  592. (fmt->fourcc >> (2*8)) & 0xFF,
  593. (fmt->fourcc >> (3*8)) & 0xFF);
  594. xlate++;
  595. }
  596. return formats;
  597. }
  598. static void configure_geometry(struct mx3_camera_dev *mx3_cam,
  599. unsigned int width, unsigned int height,
  600. const struct soc_mbus_pixelfmt *fmt)
  601. {
  602. u32 ctrl, width_field, height_field;
  603. if (fourcc_to_ipu_pix(fmt->fourcc) == IPU_PIX_FMT_GENERIC) {
  604. /*
  605. * As the CSI will be configured to output BAYER, here
  606. * the width parameter count the number of samples to
  607. * capture to complete the whole image width.
  608. */
  609. unsigned int num, den;
  610. int ret = soc_mbus_samples_per_pixel(fmt, &num, &den);
  611. BUG_ON(ret < 0);
  612. width = width * num / den;
  613. }
  614. /* Setup frame size - this cannot be changed on-the-fly... */
  615. width_field = width - 1;
  616. height_field = height - 1;
  617. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_SENS_FRM_SIZE);
  618. csi_reg_write(mx3_cam, width_field << 16, CSI_FLASH_STROBE_1);
  619. csi_reg_write(mx3_cam, (height_field << 16) | 0x22, CSI_FLASH_STROBE_2);
  620. csi_reg_write(mx3_cam, width_field | (height_field << 16), CSI_ACT_FRM_SIZE);
  621. /* ...and position */
  622. ctrl = csi_reg_read(mx3_cam, CSI_OUT_FRM_CTRL) & 0xffff0000;
  623. /* Sensor does the cropping */
  624. csi_reg_write(mx3_cam, ctrl | 0 | (0 << 8), CSI_OUT_FRM_CTRL);
  625. }
  626. static int acquire_dma_channel(struct mx3_camera_dev *mx3_cam)
  627. {
  628. dma_cap_mask_t mask;
  629. struct dma_chan *chan;
  630. struct idmac_channel **ichan = &mx3_cam->idmac_channel[0];
  631. /* We have to use IDMAC_IC_7 for Bayer / generic data */
  632. struct dma_chan_request rq = {.mx3_cam = mx3_cam,
  633. .id = IDMAC_IC_7};
  634. dma_cap_zero(mask);
  635. dma_cap_set(DMA_SLAVE, mask);
  636. dma_cap_set(DMA_PRIVATE, mask);
  637. chan = dma_request_channel(mask, chan_filter, &rq);
  638. if (!chan)
  639. return -EBUSY;
  640. *ichan = to_idmac_chan(chan);
  641. (*ichan)->client = mx3_cam;
  642. return 0;
  643. }
  644. /*
  645. * FIXME: learn to use stride != width, then we can keep stride properly aligned
  646. * and support arbitrary (even) widths.
  647. */
  648. static inline void stride_align(__u32 *width)
  649. {
  650. if (ALIGN(*width, 8) < 4096)
  651. *width = ALIGN(*width, 8);
  652. else
  653. *width = *width & ~7;
  654. }
  655. /*
  656. * As long as we don't implement host-side cropping and scaling, we can use
  657. * default g_crop and cropcap from soc_camera.c
  658. */
  659. static int mx3_camera_set_crop(struct soc_camera_device *icd,
  660. const struct v4l2_crop *a)
  661. {
  662. struct v4l2_crop a_writable = *a;
  663. struct v4l2_rect *rect = &a_writable.c;
  664. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  665. struct mx3_camera_dev *mx3_cam = ici->priv;
  666. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  667. struct v4l2_mbus_framefmt mf;
  668. int ret;
  669. soc_camera_limit_side(&rect->left, &rect->width, 0, 2, 4096);
  670. soc_camera_limit_side(&rect->top, &rect->height, 0, 2, 4096);
  671. ret = v4l2_subdev_call(sd, video, s_crop, a);
  672. if (ret < 0)
  673. return ret;
  674. /* The capture device might have changed its output sizes */
  675. ret = v4l2_subdev_call(sd, video, g_mbus_fmt, &mf);
  676. if (ret < 0)
  677. return ret;
  678. if (mf.code != icd->current_fmt->code)
  679. return -EINVAL;
  680. if (mf.width & 7) {
  681. /* Ouch! We can only handle 8-byte aligned width... */
  682. stride_align(&mf.width);
  683. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  684. if (ret < 0)
  685. return ret;
  686. }
  687. if (mf.width != icd->user_width || mf.height != icd->user_height)
  688. configure_geometry(mx3_cam, mf.width, mf.height,
  689. icd->current_fmt->host_fmt);
  690. dev_dbg(icd->parent, "Sensor cropped %dx%d\n",
  691. mf.width, mf.height);
  692. icd->user_width = mf.width;
  693. icd->user_height = mf.height;
  694. return ret;
  695. }
  696. static int mx3_camera_set_fmt(struct soc_camera_device *icd,
  697. struct v4l2_format *f)
  698. {
  699. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  700. struct mx3_camera_dev *mx3_cam = ici->priv;
  701. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  702. const struct soc_camera_format_xlate *xlate;
  703. struct v4l2_pix_format *pix = &f->fmt.pix;
  704. struct v4l2_mbus_framefmt mf;
  705. int ret;
  706. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  707. if (!xlate) {
  708. dev_warn(icd->parent, "Format %x not found\n",
  709. pix->pixelformat);
  710. return -EINVAL;
  711. }
  712. stride_align(&pix->width);
  713. dev_dbg(icd->parent, "Set format %dx%d\n", pix->width, pix->height);
  714. /*
  715. * Might have to perform a complete interface initialisation like in
  716. * ipu_csi_init_interface() in mxc_v4l2_s_param(). Also consider
  717. * mxc_v4l2_s_fmt()
  718. */
  719. configure_geometry(mx3_cam, pix->width, pix->height, xlate->host_fmt);
  720. mf.width = pix->width;
  721. mf.height = pix->height;
  722. mf.field = pix->field;
  723. mf.colorspace = pix->colorspace;
  724. mf.code = xlate->code;
  725. ret = v4l2_subdev_call(sd, video, s_mbus_fmt, &mf);
  726. if (ret < 0)
  727. return ret;
  728. if (mf.code != xlate->code)
  729. return -EINVAL;
  730. if (!mx3_cam->idmac_channel[0]) {
  731. ret = acquire_dma_channel(mx3_cam);
  732. if (ret < 0)
  733. return ret;
  734. }
  735. pix->width = mf.width;
  736. pix->height = mf.height;
  737. pix->field = mf.field;
  738. mx3_cam->field = mf.field;
  739. pix->colorspace = mf.colorspace;
  740. icd->current_fmt = xlate;
  741. dev_dbg(icd->parent, "Sensor set %dx%d\n", pix->width, pix->height);
  742. return ret;
  743. }
  744. static int mx3_camera_try_fmt(struct soc_camera_device *icd,
  745. struct v4l2_format *f)
  746. {
  747. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  748. const struct soc_camera_format_xlate *xlate;
  749. struct v4l2_pix_format *pix = &f->fmt.pix;
  750. struct v4l2_mbus_framefmt mf;
  751. __u32 pixfmt = pix->pixelformat;
  752. int ret;
  753. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  754. if (pixfmt && !xlate) {
  755. dev_warn(icd->parent, "Format %x not found\n", pixfmt);
  756. return -EINVAL;
  757. }
  758. /* limit to MX3 hardware capabilities */
  759. if (pix->height > 4096)
  760. pix->height = 4096;
  761. if (pix->width > 4096)
  762. pix->width = 4096;
  763. /* limit to sensor capabilities */
  764. mf.width = pix->width;
  765. mf.height = pix->height;
  766. mf.field = pix->field;
  767. mf.colorspace = pix->colorspace;
  768. mf.code = xlate->code;
  769. ret = v4l2_subdev_call(sd, video, try_mbus_fmt, &mf);
  770. if (ret < 0)
  771. return ret;
  772. pix->width = mf.width;
  773. pix->height = mf.height;
  774. pix->colorspace = mf.colorspace;
  775. switch (mf.field) {
  776. case V4L2_FIELD_ANY:
  777. pix->field = V4L2_FIELD_NONE;
  778. break;
  779. case V4L2_FIELD_NONE:
  780. break;
  781. default:
  782. dev_err(icd->parent, "Field type %d unsupported.\n",
  783. mf.field);
  784. ret = -EINVAL;
  785. }
  786. return ret;
  787. }
  788. static int mx3_camera_reqbufs(struct soc_camera_device *icd,
  789. struct v4l2_requestbuffers *p)
  790. {
  791. return 0;
  792. }
  793. static unsigned int mx3_camera_poll(struct file *file, poll_table *pt)
  794. {
  795. struct soc_camera_device *icd = file->private_data;
  796. return vb2_poll(&icd->vb2_vidq, file, pt);
  797. }
  798. static int mx3_camera_querycap(struct soc_camera_host *ici,
  799. struct v4l2_capability *cap)
  800. {
  801. /* cap->name is set by the firendly caller:-> */
  802. strlcpy(cap->card, "i.MX3x Camera", sizeof(cap->card));
  803. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  804. return 0;
  805. }
  806. static int mx3_camera_set_bus_param(struct soc_camera_device *icd)
  807. {
  808. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  809. struct soc_camera_host *ici = to_soc_camera_host(icd->parent);
  810. struct mx3_camera_dev *mx3_cam = ici->priv;
  811. struct v4l2_mbus_config cfg = {.type = V4L2_MBUS_PARALLEL,};
  812. u32 pixfmt = icd->current_fmt->host_fmt->fourcc;
  813. unsigned long bus_flags, common_flags;
  814. u32 dw, sens_conf;
  815. const struct soc_mbus_pixelfmt *fmt;
  816. int buswidth;
  817. int ret;
  818. const struct soc_camera_format_xlate *xlate;
  819. struct device *dev = icd->parent;
  820. fmt = soc_mbus_get_fmtdesc(icd->current_fmt->code);
  821. if (!fmt)
  822. return -EINVAL;
  823. xlate = soc_camera_xlate_by_fourcc(icd, pixfmt);
  824. if (!xlate) {
  825. dev_warn(dev, "Format %x not found\n", pixfmt);
  826. return -EINVAL;
  827. }
  828. buswidth = fmt->bits_per_sample;
  829. ret = test_platform_param(mx3_cam, buswidth, &bus_flags);
  830. dev_dbg(dev, "requested bus width %d bit: %d\n", buswidth, ret);
  831. if (ret < 0)
  832. return ret;
  833. ret = v4l2_subdev_call(sd, video, g_mbus_config, &cfg);
  834. if (!ret) {
  835. common_flags = soc_mbus_config_compatible(&cfg,
  836. bus_flags);
  837. if (!common_flags) {
  838. dev_warn(icd->parent,
  839. "Flags incompatible: camera 0x%x, host 0x%lx\n",
  840. cfg.flags, bus_flags);
  841. return -EINVAL;
  842. }
  843. } else if (ret != -ENOIOCTLCMD) {
  844. return ret;
  845. } else {
  846. common_flags = bus_flags;
  847. }
  848. dev_dbg(dev, "Flags cam: 0x%x host: 0x%lx common: 0x%lx\n",
  849. cfg.flags, bus_flags, common_flags);
  850. /* Make choices, based on platform preferences */
  851. if ((common_flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) &&
  852. (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) {
  853. if (mx3_cam->platform_flags & MX3_CAMERA_HSP)
  854. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_HIGH;
  855. else
  856. common_flags &= ~V4L2_MBUS_HSYNC_ACTIVE_LOW;
  857. }
  858. if ((common_flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) &&
  859. (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) {
  860. if (mx3_cam->platform_flags & MX3_CAMERA_VSP)
  861. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_HIGH;
  862. else
  863. common_flags &= ~V4L2_MBUS_VSYNC_ACTIVE_LOW;
  864. }
  865. if ((common_flags & V4L2_MBUS_DATA_ACTIVE_HIGH) &&
  866. (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)) {
  867. if (mx3_cam->platform_flags & MX3_CAMERA_DP)
  868. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_HIGH;
  869. else
  870. common_flags &= ~V4L2_MBUS_DATA_ACTIVE_LOW;
  871. }
  872. if ((common_flags & V4L2_MBUS_PCLK_SAMPLE_RISING) &&
  873. (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)) {
  874. if (mx3_cam->platform_flags & MX3_CAMERA_PCP)
  875. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_RISING;
  876. else
  877. common_flags &= ~V4L2_MBUS_PCLK_SAMPLE_FALLING;
  878. }
  879. cfg.flags = common_flags;
  880. ret = v4l2_subdev_call(sd, video, s_mbus_config, &cfg);
  881. if (ret < 0 && ret != -ENOIOCTLCMD) {
  882. dev_dbg(dev, "camera s_mbus_config(0x%lx) returned %d\n",
  883. common_flags, ret);
  884. return ret;
  885. }
  886. /*
  887. * So far only gated clock mode is supported. Add a line
  888. * (3 << CSI_SENS_CONF_SENS_PRTCL_SHIFT) |
  889. * below and select the required mode when supporting other
  890. * synchronisation protocols.
  891. */
  892. sens_conf = csi_reg_read(mx3_cam, CSI_SENS_CONF) &
  893. ~((1 << CSI_SENS_CONF_VSYNC_POL_SHIFT) |
  894. (1 << CSI_SENS_CONF_HSYNC_POL_SHIFT) |
  895. (1 << CSI_SENS_CONF_DATA_POL_SHIFT) |
  896. (1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT) |
  897. (3 << CSI_SENS_CONF_DATA_FMT_SHIFT) |
  898. (3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT));
  899. /* TODO: Support RGB and YUV formats */
  900. /* This has been set in mx3_camera_activate(), but we clear it above */
  901. sens_conf |= CSI_SENS_CONF_DATA_FMT_BAYER;
  902. if (common_flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
  903. sens_conf |= 1 << CSI_SENS_CONF_PIX_CLK_POL_SHIFT;
  904. if (common_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
  905. sens_conf |= 1 << CSI_SENS_CONF_HSYNC_POL_SHIFT;
  906. if (common_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
  907. sens_conf |= 1 << CSI_SENS_CONF_VSYNC_POL_SHIFT;
  908. if (common_flags & V4L2_MBUS_DATA_ACTIVE_LOW)
  909. sens_conf |= 1 << CSI_SENS_CONF_DATA_POL_SHIFT;
  910. /* Just do what we're asked to do */
  911. switch (xlate->host_fmt->bits_per_sample) {
  912. case 4:
  913. dw = 0 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  914. break;
  915. case 8:
  916. dw = 1 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  917. break;
  918. case 10:
  919. dw = 2 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  920. break;
  921. default:
  922. /*
  923. * Actually it can only be 15 now, default is just to silence
  924. * compiler warnings
  925. */
  926. case 15:
  927. dw = 3 << CSI_SENS_CONF_DATA_WIDTH_SHIFT;
  928. }
  929. csi_reg_write(mx3_cam, sens_conf | dw, CSI_SENS_CONF);
  930. dev_dbg(dev, "Set SENS_CONF to %x\n", sens_conf | dw);
  931. return 0;
  932. }
  933. static struct soc_camera_host_ops mx3_soc_camera_host_ops = {
  934. .owner = THIS_MODULE,
  935. .add = mx3_camera_add_device,
  936. .remove = mx3_camera_remove_device,
  937. .set_crop = mx3_camera_set_crop,
  938. .set_fmt = mx3_camera_set_fmt,
  939. .try_fmt = mx3_camera_try_fmt,
  940. .get_formats = mx3_camera_get_formats,
  941. .init_videobuf2 = mx3_camera_init_videobuf,
  942. .reqbufs = mx3_camera_reqbufs,
  943. .poll = mx3_camera_poll,
  944. .querycap = mx3_camera_querycap,
  945. .set_bus_param = mx3_camera_set_bus_param,
  946. };
  947. static int mx3_camera_probe(struct platform_device *pdev)
  948. {
  949. struct mx3_camera_dev *mx3_cam;
  950. struct resource *res;
  951. void __iomem *base;
  952. int err = 0;
  953. struct soc_camera_host *soc_host;
  954. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  955. if (!res) {
  956. err = -ENODEV;
  957. goto egetres;
  958. }
  959. mx3_cam = vzalloc(sizeof(*mx3_cam));
  960. if (!mx3_cam) {
  961. dev_err(&pdev->dev, "Could not allocate mx3 camera object\n");
  962. err = -ENOMEM;
  963. goto ealloc;
  964. }
  965. mx3_cam->clk = clk_get(&pdev->dev, NULL);
  966. if (IS_ERR(mx3_cam->clk)) {
  967. err = PTR_ERR(mx3_cam->clk);
  968. goto eclkget;
  969. }
  970. mx3_cam->pdata = pdev->dev.platform_data;
  971. mx3_cam->platform_flags = mx3_cam->pdata->flags;
  972. if (!(mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_MASK)) {
  973. /*
  974. * Platform hasn't set available data widths. This is bad.
  975. * Warn and use a default.
  976. */
  977. dev_warn(&pdev->dev, "WARNING! Platform hasn't set available "
  978. "data widths, using default 8 bit\n");
  979. mx3_cam->platform_flags |= MX3_CAMERA_DATAWIDTH_8;
  980. }
  981. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_4)
  982. mx3_cam->width_flags = 1 << 3;
  983. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_8)
  984. mx3_cam->width_flags |= 1 << 7;
  985. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_10)
  986. mx3_cam->width_flags |= 1 << 9;
  987. if (mx3_cam->platform_flags & MX3_CAMERA_DATAWIDTH_15)
  988. mx3_cam->width_flags |= 1 << 14;
  989. mx3_cam->mclk = mx3_cam->pdata->mclk_10khz * 10000;
  990. if (!mx3_cam->mclk) {
  991. dev_warn(&pdev->dev,
  992. "mclk_10khz == 0! Please, fix your platform data. "
  993. "Using default 20MHz\n");
  994. mx3_cam->mclk = 20000000;
  995. }
  996. /* list of video-buffers */
  997. INIT_LIST_HEAD(&mx3_cam->capture);
  998. spin_lock_init(&mx3_cam->lock);
  999. base = ioremap(res->start, resource_size(res));
  1000. if (!base) {
  1001. pr_err("Couldn't map %x@%x\n", resource_size(res), res->start);
  1002. err = -ENOMEM;
  1003. goto eioremap;
  1004. }
  1005. mx3_cam->base = base;
  1006. soc_host = &mx3_cam->soc_host;
  1007. soc_host->drv_name = MX3_CAM_DRV_NAME;
  1008. soc_host->ops = &mx3_soc_camera_host_ops;
  1009. soc_host->priv = mx3_cam;
  1010. soc_host->v4l2_dev.dev = &pdev->dev;
  1011. soc_host->nr = pdev->id;
  1012. mx3_cam->alloc_ctx = vb2_dma_contig_init_ctx(&pdev->dev);
  1013. if (IS_ERR(mx3_cam->alloc_ctx)) {
  1014. err = PTR_ERR(mx3_cam->alloc_ctx);
  1015. goto eallocctx;
  1016. }
  1017. err = soc_camera_host_register(soc_host);
  1018. if (err)
  1019. goto ecamhostreg;
  1020. /* IDMAC interface */
  1021. dmaengine_get();
  1022. return 0;
  1023. ecamhostreg:
  1024. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1025. eallocctx:
  1026. iounmap(base);
  1027. eioremap:
  1028. clk_put(mx3_cam->clk);
  1029. eclkget:
  1030. vfree(mx3_cam);
  1031. ealloc:
  1032. egetres:
  1033. return err;
  1034. }
  1035. static int mx3_camera_remove(struct platform_device *pdev)
  1036. {
  1037. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  1038. struct mx3_camera_dev *mx3_cam = container_of(soc_host,
  1039. struct mx3_camera_dev, soc_host);
  1040. clk_put(mx3_cam->clk);
  1041. soc_camera_host_unregister(soc_host);
  1042. iounmap(mx3_cam->base);
  1043. /*
  1044. * The channel has either not been allocated,
  1045. * or should have been released
  1046. */
  1047. if (WARN_ON(mx3_cam->idmac_channel[0]))
  1048. dma_release_channel(&mx3_cam->idmac_channel[0]->dma_chan);
  1049. vb2_dma_contig_cleanup_ctx(mx3_cam->alloc_ctx);
  1050. vfree(mx3_cam);
  1051. dmaengine_put();
  1052. return 0;
  1053. }
  1054. static struct platform_driver mx3_camera_driver = {
  1055. .driver = {
  1056. .name = MX3_CAM_DRV_NAME,
  1057. },
  1058. .probe = mx3_camera_probe,
  1059. .remove = mx3_camera_remove,
  1060. };
  1061. module_platform_driver(mx3_camera_driver);
  1062. MODULE_DESCRIPTION("i.MX3x SoC Camera Host driver");
  1063. MODULE_AUTHOR("Guennadi Liakhovetski <lg@denx.de>");
  1064. MODULE_LICENSE("GPL v2");
  1065. MODULE_VERSION("0.2.3");
  1066. MODULE_ALIAS("platform:" MX3_CAM_DRV_NAME);