s5p_mfc_ctrl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * linux/drivers/media/platform/s5p-mfc/s5p_mfc_ctrl.c
  3. *
  4. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/firmware.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/sched.h>
  17. #include "s5p_mfc_cmd.h"
  18. #include "s5p_mfc_common.h"
  19. #include "s5p_mfc_debug.h"
  20. #include "s5p_mfc_intr.h"
  21. #include "s5p_mfc_opr.h"
  22. #include "s5p_mfc_pm.h"
  23. /* Allocate memory for firmware */
  24. int s5p_mfc_alloc_firmware(struct s5p_mfc_dev *dev)
  25. {
  26. void *bank2_virt;
  27. dma_addr_t bank2_dma_addr;
  28. dev->fw_size = dev->variant->buf_size->fw;
  29. if (dev->fw_virt_addr) {
  30. mfc_err("Attempting to allocate firmware when it seems that it is already loaded\n");
  31. return -ENOMEM;
  32. }
  33. dev->fw_virt_addr = dma_alloc_coherent(dev->mem_dev_l, dev->fw_size,
  34. &dev->bank1, GFP_KERNEL);
  35. if (IS_ERR(dev->fw_virt_addr)) {
  36. dev->fw_virt_addr = NULL;
  37. mfc_err("Allocating bitprocessor buffer failed\n");
  38. return -ENOMEM;
  39. }
  40. dev->bank1 = dev->bank1;
  41. if (HAS_PORTNUM(dev) && IS_TWOPORT(dev)) {
  42. bank2_virt = dma_alloc_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
  43. &bank2_dma_addr, GFP_KERNEL);
  44. if (IS_ERR(dev->fw_virt_addr)) {
  45. mfc_err("Allocating bank2 base failed\n");
  46. dma_free_coherent(dev->mem_dev_l, dev->fw_size,
  47. dev->fw_virt_addr, dev->bank1);
  48. dev->fw_virt_addr = NULL;
  49. return -ENOMEM;
  50. }
  51. /* Valid buffers passed to MFC encoder with LAST_FRAME command
  52. * should not have address of bank2 - MFC will treat it as a null frame.
  53. * To avoid such situation we set bank2 address below the pool address.
  54. */
  55. dev->bank2 = bank2_dma_addr - (1 << MFC_BASE_ALIGN_ORDER);
  56. dma_free_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
  57. bank2_virt, bank2_dma_addr);
  58. } else {
  59. /* In this case bank2 can point to the same address as bank1.
  60. * Firmware will always occupy the beggining of this area so it is
  61. * impossible having a video frame buffer with zero address. */
  62. dev->bank2 = dev->bank1;
  63. }
  64. return 0;
  65. }
  66. /* Load firmware */
  67. int s5p_mfc_load_firmware(struct s5p_mfc_dev *dev)
  68. {
  69. struct firmware *fw_blob;
  70. int err;
  71. /* Firmare has to be present as a separate file or compiled
  72. * into kernel. */
  73. mfc_debug_enter();
  74. err = request_firmware((const struct firmware **)&fw_blob,
  75. dev->variant->fw_name, dev->v4l2_dev.dev);
  76. if (err != 0) {
  77. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  78. return -EINVAL;
  79. }
  80. if (fw_blob->size > dev->fw_size) {
  81. mfc_err("MFC firmware is too big to be loaded\n");
  82. release_firmware(fw_blob);
  83. return -ENOMEM;
  84. }
  85. if (!dev->fw_virt_addr) {
  86. mfc_err("MFC firmware is not allocated\n");
  87. release_firmware(fw_blob);
  88. return -EINVAL;
  89. }
  90. memcpy(dev->fw_virt_addr, fw_blob->data, fw_blob->size);
  91. wmb();
  92. release_firmware(fw_blob);
  93. mfc_debug_leave();
  94. return 0;
  95. }
  96. /* Reload firmware to MFC */
  97. int s5p_mfc_reload_firmware(struct s5p_mfc_dev *dev)
  98. {
  99. struct firmware *fw_blob;
  100. int err;
  101. /* Firmare has to be present as a separate file or compiled
  102. * into kernel. */
  103. mfc_debug_enter();
  104. err = request_firmware((const struct firmware **)&fw_blob,
  105. dev->variant->fw_name, dev->v4l2_dev.dev);
  106. if (err != 0) {
  107. mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
  108. return -EINVAL;
  109. }
  110. if (fw_blob->size > dev->fw_size) {
  111. mfc_err("MFC firmware is too big to be loaded\n");
  112. release_firmware(fw_blob);
  113. return -ENOMEM;
  114. }
  115. if (!dev->fw_virt_addr) {
  116. mfc_err("MFC firmware is not allocated\n");
  117. release_firmware(fw_blob);
  118. return -EINVAL;
  119. }
  120. memcpy(dev->fw_virt_addr, fw_blob->data, fw_blob->size);
  121. wmb();
  122. release_firmware(fw_blob);
  123. mfc_debug_leave();
  124. return 0;
  125. }
  126. /* Release firmware memory */
  127. int s5p_mfc_release_firmware(struct s5p_mfc_dev *dev)
  128. {
  129. /* Before calling this function one has to make sure
  130. * that MFC is no longer processing */
  131. if (!dev->fw_virt_addr)
  132. return -EINVAL;
  133. dma_free_coherent(dev->mem_dev_l, dev->fw_size, dev->fw_virt_addr,
  134. dev->bank1);
  135. dev->fw_virt_addr = NULL;
  136. return 0;
  137. }
  138. /* Reset the device */
  139. int s5p_mfc_reset(struct s5p_mfc_dev *dev)
  140. {
  141. unsigned int mc_status;
  142. unsigned long timeout;
  143. int i;
  144. mfc_debug_enter();
  145. if (IS_MFCV6(dev)) {
  146. /* Reset IP */
  147. /* except RISC, reset */
  148. mfc_write(dev, 0xFEE, S5P_FIMV_MFC_RESET_V6);
  149. /* reset release */
  150. mfc_write(dev, 0x0, S5P_FIMV_MFC_RESET_V6);
  151. /* Zero Initialization of MFC registers */
  152. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD_V6);
  153. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD_V6);
  154. mfc_write(dev, 0, S5P_FIMV_FW_VERSION_V6);
  155. for (i = 0; i < S5P_FIMV_REG_CLEAR_COUNT_V6; i++)
  156. mfc_write(dev, 0, S5P_FIMV_REG_CLEAR_BEGIN_V6 + (i*4));
  157. /* Reset */
  158. mfc_write(dev, 0, S5P_FIMV_RISC_ON_V6);
  159. mfc_write(dev, 0x1FFF, S5P_FIMV_MFC_RESET_V6);
  160. mfc_write(dev, 0, S5P_FIMV_MFC_RESET_V6);
  161. } else {
  162. /* Stop procedure */
  163. /* reset RISC */
  164. mfc_write(dev, 0x3f6, S5P_FIMV_SW_RESET);
  165. /* All reset except for MC */
  166. mfc_write(dev, 0x3e2, S5P_FIMV_SW_RESET);
  167. mdelay(10);
  168. timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
  169. /* Check MC status */
  170. do {
  171. if (time_after(jiffies, timeout)) {
  172. mfc_err("Timeout while resetting MFC\n");
  173. return -EIO;
  174. }
  175. mc_status = mfc_read(dev, S5P_FIMV_MC_STATUS);
  176. } while (mc_status & 0x3);
  177. mfc_write(dev, 0x0, S5P_FIMV_SW_RESET);
  178. mfc_write(dev, 0x3fe, S5P_FIMV_SW_RESET);
  179. }
  180. mfc_debug_leave();
  181. return 0;
  182. }
  183. static inline void s5p_mfc_init_memctrl(struct s5p_mfc_dev *dev)
  184. {
  185. if (IS_MFCV6(dev)) {
  186. mfc_write(dev, dev->bank1, S5P_FIMV_RISC_BASE_ADDRESS_V6);
  187. mfc_debug(2, "Base Address : %08x\n", dev->bank1);
  188. } else {
  189. mfc_write(dev, dev->bank1, S5P_FIMV_MC_DRAMBASE_ADR_A);
  190. mfc_write(dev, dev->bank2, S5P_FIMV_MC_DRAMBASE_ADR_B);
  191. mfc_debug(2, "Bank1: %08x, Bank2: %08x\n",
  192. dev->bank1, dev->bank2);
  193. }
  194. }
  195. static inline void s5p_mfc_clear_cmds(struct s5p_mfc_dev *dev)
  196. {
  197. if (IS_MFCV6(dev)) {
  198. /* Zero initialization should be done before RESET.
  199. * Nothing to do here. */
  200. } else {
  201. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH0_INST_ID);
  202. mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH1_INST_ID);
  203. mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
  204. mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD);
  205. }
  206. }
  207. /* Initialize hardware */
  208. int s5p_mfc_init_hw(struct s5p_mfc_dev *dev)
  209. {
  210. unsigned int ver;
  211. int ret;
  212. mfc_debug_enter();
  213. if (!dev->fw_virt_addr) {
  214. mfc_err("Firmware memory is not allocated.\n");
  215. return -EINVAL;
  216. }
  217. /* 0. MFC reset */
  218. mfc_debug(2, "MFC reset..\n");
  219. s5p_mfc_clock_on();
  220. ret = s5p_mfc_reset(dev);
  221. if (ret) {
  222. mfc_err("Failed to reset MFC - timeout\n");
  223. return ret;
  224. }
  225. mfc_debug(2, "Done MFC reset..\n");
  226. /* 1. Set DRAM base Addr */
  227. s5p_mfc_init_memctrl(dev);
  228. /* 2. Initialize registers of channel I/F */
  229. s5p_mfc_clear_cmds(dev);
  230. /* 3. Release reset signal to the RISC */
  231. s5p_mfc_clean_dev_int_flags(dev);
  232. if (IS_MFCV6(dev))
  233. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  234. else
  235. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  236. mfc_debug(2, "Will now wait for completion of firmware transfer\n");
  237. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_FW_STATUS_RET)) {
  238. mfc_err("Failed to load firmware\n");
  239. s5p_mfc_reset(dev);
  240. s5p_mfc_clock_off();
  241. return -EIO;
  242. }
  243. s5p_mfc_clean_dev_int_flags(dev);
  244. /* 4. Initialize firmware */
  245. ret = s5p_mfc_hw_call(dev->mfc_cmds, sys_init_cmd, dev);
  246. if (ret) {
  247. mfc_err("Failed to send command to MFC - timeout\n");
  248. s5p_mfc_reset(dev);
  249. s5p_mfc_clock_off();
  250. return ret;
  251. }
  252. mfc_debug(2, "Ok, now will write a command to init the system\n");
  253. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SYS_INIT_RET)) {
  254. mfc_err("Failed to load firmware\n");
  255. s5p_mfc_reset(dev);
  256. s5p_mfc_clock_off();
  257. return -EIO;
  258. }
  259. dev->int_cond = 0;
  260. if (dev->int_err != 0 || dev->int_type !=
  261. S5P_MFC_R2H_CMD_SYS_INIT_RET) {
  262. /* Failure. */
  263. mfc_err("Failed to init firmware - error: %d int: %d\n",
  264. dev->int_err, dev->int_type);
  265. s5p_mfc_reset(dev);
  266. s5p_mfc_clock_off();
  267. return -EIO;
  268. }
  269. if (IS_MFCV6(dev))
  270. ver = mfc_read(dev, S5P_FIMV_FW_VERSION_V6);
  271. else
  272. ver = mfc_read(dev, S5P_FIMV_FW_VERSION);
  273. mfc_debug(2, "MFC F/W version : %02xyy, %02xmm, %02xdd\n",
  274. (ver >> 16) & 0xFF, (ver >> 8) & 0xFF, ver & 0xFF);
  275. s5p_mfc_clock_off();
  276. mfc_debug_leave();
  277. return 0;
  278. }
  279. /* Deinitialize hardware */
  280. void s5p_mfc_deinit_hw(struct s5p_mfc_dev *dev)
  281. {
  282. s5p_mfc_clock_on();
  283. s5p_mfc_reset(dev);
  284. s5p_mfc_hw_call(dev->mfc_ops, release_dev_context_buffer, dev);
  285. s5p_mfc_clock_off();
  286. }
  287. int s5p_mfc_sleep(struct s5p_mfc_dev *dev)
  288. {
  289. int ret;
  290. mfc_debug_enter();
  291. s5p_mfc_clock_on();
  292. s5p_mfc_clean_dev_int_flags(dev);
  293. ret = s5p_mfc_hw_call(dev->mfc_cmds, sleep_cmd, dev);
  294. if (ret) {
  295. mfc_err("Failed to send command to MFC - timeout\n");
  296. return ret;
  297. }
  298. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SLEEP_RET)) {
  299. mfc_err("Failed to sleep\n");
  300. return -EIO;
  301. }
  302. s5p_mfc_clock_off();
  303. dev->int_cond = 0;
  304. if (dev->int_err != 0 || dev->int_type !=
  305. S5P_MFC_R2H_CMD_SLEEP_RET) {
  306. /* Failure. */
  307. mfc_err("Failed to sleep - error: %d int: %d\n", dev->int_err,
  308. dev->int_type);
  309. return -EIO;
  310. }
  311. mfc_debug_leave();
  312. return ret;
  313. }
  314. int s5p_mfc_wakeup(struct s5p_mfc_dev *dev)
  315. {
  316. int ret;
  317. mfc_debug_enter();
  318. /* 0. MFC reset */
  319. mfc_debug(2, "MFC reset..\n");
  320. s5p_mfc_clock_on();
  321. ret = s5p_mfc_reset(dev);
  322. if (ret) {
  323. mfc_err("Failed to reset MFC - timeout\n");
  324. return ret;
  325. }
  326. mfc_debug(2, "Done MFC reset..\n");
  327. /* 1. Set DRAM base Addr */
  328. s5p_mfc_init_memctrl(dev);
  329. /* 2. Initialize registers of channel I/F */
  330. s5p_mfc_clear_cmds(dev);
  331. s5p_mfc_clean_dev_int_flags(dev);
  332. /* 3. Initialize firmware */
  333. ret = s5p_mfc_hw_call(dev->mfc_cmds, wakeup_cmd, dev);
  334. if (ret) {
  335. mfc_err("Failed to send command to MFC - timeout\n");
  336. return ret;
  337. }
  338. /* 4. Release reset signal to the RISC */
  339. if (IS_MFCV6(dev))
  340. mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
  341. else
  342. mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
  343. mfc_debug(2, "Ok, now will write a command to wakeup the system\n");
  344. if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_WAKEUP_RET)) {
  345. mfc_err("Failed to load firmware\n");
  346. return -EIO;
  347. }
  348. s5p_mfc_clock_off();
  349. dev->int_cond = 0;
  350. if (dev->int_err != 0 || dev->int_type !=
  351. S5P_MFC_R2H_CMD_WAKEUP_RET) {
  352. /* Failure. */
  353. mfc_err("Failed to wakeup - error: %d int: %d\n", dev->int_err,
  354. dev->int_type);
  355. return -EIO;
  356. }
  357. mfc_debug_leave();
  358. return 0;
  359. }