ispreg.h 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531
  1. /*
  2. * ispreg.h
  3. *
  4. * TI OMAP3 ISP - Registers definitions
  5. *
  6. * Copyright (C) 2010 Nokia Corporation
  7. * Copyright (C) 2009 Texas Instruments, Inc
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  24. * 02110-1301 USA
  25. */
  26. #ifndef OMAP3_ISP_REG_H
  27. #define OMAP3_ISP_REG_H
  28. #define CM_CAM_MCLK_HZ 172800000 /* Hz */
  29. /* ISP module register offset */
  30. #define ISP_REVISION (0x000)
  31. #define ISP_SYSCONFIG (0x004)
  32. #define ISP_SYSSTATUS (0x008)
  33. #define ISP_IRQ0ENABLE (0x00C)
  34. #define ISP_IRQ0STATUS (0x010)
  35. #define ISP_IRQ1ENABLE (0x014)
  36. #define ISP_IRQ1STATUS (0x018)
  37. #define ISP_TCTRL_GRESET_LENGTH (0x030)
  38. #define ISP_TCTRL_PSTRB_REPLAY (0x034)
  39. #define ISP_CTRL (0x040)
  40. #define ISP_SECURE (0x044)
  41. #define ISP_TCTRL_CTRL (0x050)
  42. #define ISP_TCTRL_FRAME (0x054)
  43. #define ISP_TCTRL_PSTRB_DELAY (0x058)
  44. #define ISP_TCTRL_STRB_DELAY (0x05C)
  45. #define ISP_TCTRL_SHUT_DELAY (0x060)
  46. #define ISP_TCTRL_PSTRB_LENGTH (0x064)
  47. #define ISP_TCTRL_STRB_LENGTH (0x068)
  48. #define ISP_TCTRL_SHUT_LENGTH (0x06C)
  49. #define ISP_PING_PONG_ADDR (0x070)
  50. #define ISP_PING_PONG_MEM_RANGE (0x074)
  51. #define ISP_PING_PONG_BUF_SIZE (0x078)
  52. /* CCP2 receiver registers */
  53. #define ISPCCP2_REVISION (0x000)
  54. #define ISPCCP2_SYSCONFIG (0x004)
  55. #define ISPCCP2_SYSCONFIG_SOFT_RESET (1 << 1)
  56. #define ISPCCP2_SYSCONFIG_AUTO_IDLE 0x1
  57. #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT 12
  58. #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_FORCE \
  59. (0x0 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  60. #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_NO \
  61. (0x1 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  62. #define ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SMART \
  63. (0x2 << ISPCCP2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  64. #define ISPCCP2_SYSSTATUS (0x008)
  65. #define ISPCCP2_SYSSTATUS_RESET_DONE (1 << 0)
  66. #define ISPCCP2_LC01_IRQENABLE (0x00C)
  67. #define ISPCCP2_LC01_IRQSTATUS (0x010)
  68. #define ISPCCP2_LC01_IRQSTATUS_LC0_FS_IRQ (1 << 11)
  69. #define ISPCCP2_LC01_IRQSTATUS_LC0_LE_IRQ (1 << 10)
  70. #define ISPCCP2_LC01_IRQSTATUS_LC0_LS_IRQ (1 << 9)
  71. #define ISPCCP2_LC01_IRQSTATUS_LC0_FE_IRQ (1 << 8)
  72. #define ISPCCP2_LC01_IRQSTATUS_LC0_COUNT_IRQ (1 << 7)
  73. #define ISPCCP2_LC01_IRQSTATUS_LC0_FIFO_OVF_IRQ (1 << 5)
  74. #define ISPCCP2_LC01_IRQSTATUS_LC0_CRC_IRQ (1 << 4)
  75. #define ISPCCP2_LC01_IRQSTATUS_LC0_FSP_IRQ (1 << 3)
  76. #define ISPCCP2_LC01_IRQSTATUS_LC0_FW_IRQ (1 << 2)
  77. #define ISPCCP2_LC01_IRQSTATUS_LC0_FSC_IRQ (1 << 1)
  78. #define ISPCCP2_LC01_IRQSTATUS_LC0_SSC_IRQ (1 << 0)
  79. #define ISPCCP2_LC23_IRQENABLE (0x014)
  80. #define ISPCCP2_LC23_IRQSTATUS (0x018)
  81. #define ISPCCP2_LCM_IRQENABLE (0x02C)
  82. #define ISPCCP2_LCM_IRQSTATUS_EOF_IRQ (1 << 0)
  83. #define ISPCCP2_LCM_IRQSTATUS_OCPERROR_IRQ (1 << 1)
  84. #define ISPCCP2_LCM_IRQSTATUS (0x030)
  85. #define ISPCCP2_CTRL (0x040)
  86. #define ISPCCP2_CTRL_IF_EN (1 << 0)
  87. #define ISPCCP2_CTRL_PHY_SEL (1 << 1)
  88. #define ISPCCP2_CTRL_PHY_SEL_CLOCK (0 << 1)
  89. #define ISPCCP2_CTRL_PHY_SEL_STROBE (1 << 1)
  90. #define ISPCCP2_CTRL_PHY_SEL_MASK 0x1
  91. #define ISPCCP2_CTRL_PHY_SEL_SHIFT 1
  92. #define ISPCCP2_CTRL_IO_OUT_SEL (1 << 2)
  93. #define ISPCCP2_CTRL_MODE (1 << 4)
  94. #define ISPCCP2_CTRL_VP_CLK_FORCE_ON (1 << 9)
  95. #define ISPCCP2_CTRL_INV (1 << 10)
  96. #define ISPCCP2_CTRL_INV_MASK 0x1
  97. #define ISPCCP2_CTRL_INV_SHIFT 10
  98. #define ISPCCP2_CTRL_VP_ONLY_EN (1 << 11)
  99. #define ISPCCP2_CTRL_VP_CLK_POL (1 << 12)
  100. #define ISPCCP2_CTRL_VPCLK_DIV_SHIFT 15
  101. #define ISPCCP2_CTRL_VPCLK_DIV_MASK 0x1ffff /* [31:15] */
  102. #define ISPCCP2_CTRL_VP_OUT_CTRL_SHIFT 8 /* 3430 bits */
  103. #define ISPCCP2_CTRL_VP_OUT_CTRL_MASK 0x3 /* 3430 bits */
  104. #define ISPCCP2_DBG (0x044)
  105. #define ISPCCP2_GNQ (0x048)
  106. #define ISPCCP2_LCx_CTRL(x) ((0x050)+0x30*(x))
  107. #define ISPCCP2_LCx_CTRL_CHAN_EN (1 << 0)
  108. #define ISPCCP2_LCx_CTRL_CRC_EN (1 << 19)
  109. #define ISPCCP2_LCx_CTRL_CRC_MASK 0x1
  110. #define ISPCCP2_LCx_CTRL_CRC_SHIFT 2
  111. #define ISPCCP2_LCx_CTRL_CRC_SHIFT_15_0 19
  112. #define ISPCCP2_LCx_CTRL_REGION_EN (1 << 1)
  113. #define ISPCCP2_LCx_CTRL_REGION_MASK 0x1
  114. #define ISPCCP2_LCx_CTRL_REGION_SHIFT 1
  115. #define ISPCCP2_LCx_CTRL_FORMAT_MASK_15_0 0x3f
  116. #define ISPCCP2_LCx_CTRL_FORMAT_SHIFT_15_0 0x2
  117. #define ISPCCP2_LCx_CTRL_FORMAT_MASK 0x1f
  118. #define ISPCCP2_LCx_CTRL_FORMAT_SHIFT 0x3
  119. #define ISPCCP2_LCx_CODE(x) ((0x054)+0x30*(x))
  120. #define ISPCCP2_LCx_STAT_START(x) ((0x058)+0x30*(x))
  121. #define ISPCCP2_LCx_STAT_SIZE(x) ((0x05C)+0x30*(x))
  122. #define ISPCCP2_LCx_SOF_ADDR(x) ((0x060)+0x30*(x))
  123. #define ISPCCP2_LCx_EOF_ADDR(x) ((0x064)+0x30*(x))
  124. #define ISPCCP2_LCx_DAT_START(x) ((0x068)+0x30*(x))
  125. #define ISPCCP2_LCx_DAT_SIZE(x) ((0x06C)+0x30*(x))
  126. #define ISPCCP2_LCx_DAT_MASK 0xFFF
  127. #define ISPCCP2_LCx_DAT_SHIFT 16
  128. #define ISPCCP2_LCx_DAT_PING_ADDR(x) ((0x070)+0x30*(x))
  129. #define ISPCCP2_LCx_DAT_PONG_ADDR(x) ((0x074)+0x30*(x))
  130. #define ISPCCP2_LCx_DAT_OFST(x) ((0x078)+0x30*(x))
  131. #define ISPCCP2_LCM_CTRL (0x1D0)
  132. #define ISPCCP2_LCM_CTRL_CHAN_EN (1 << 0)
  133. #define ISPCCP2_LCM_CTRL_DST_PORT (1 << 2)
  134. #define ISPCCP2_LCM_CTRL_DST_PORT_SHIFT 2
  135. #define ISPCCP2_LCM_CTRL_READ_THROTTLE_SHIFT 3
  136. #define ISPCCP2_LCM_CTRL_READ_THROTTLE_MASK 0x11
  137. #define ISPCCP2_LCM_CTRL_BURST_SIZE_SHIFT 5
  138. #define ISPCCP2_LCM_CTRL_BURST_SIZE_MASK 0x7
  139. #define ISPCCP2_LCM_CTRL_SRC_FORMAT_SHIFT 16
  140. #define ISPCCP2_LCM_CTRL_SRC_FORMAT_MASK 0x7
  141. #define ISPCCP2_LCM_CTRL_SRC_DECOMPR_SHIFT 20
  142. #define ISPCCP2_LCM_CTRL_SRC_DECOMPR_MASK 0x3
  143. #define ISPCCP2_LCM_CTRL_SRC_DPCM_PRED (1 << 22)
  144. #define ISPCCP2_LCM_CTRL_SRC_PACK (1 << 23)
  145. #define ISPCCP2_LCM_CTRL_DST_FORMAT_SHIFT 24
  146. #define ISPCCP2_LCM_CTRL_DST_FORMAT_MASK 0x7
  147. #define ISPCCP2_LCM_VSIZE (0x1D4)
  148. #define ISPCCP2_LCM_VSIZE_SHIFT 16
  149. #define ISPCCP2_LCM_HSIZE (0x1D8)
  150. #define ISPCCP2_LCM_HSIZE_SHIFT 16
  151. #define ISPCCP2_LCM_PREFETCH (0x1DC)
  152. #define ISPCCP2_LCM_PREFETCH_SHIFT 3
  153. #define ISPCCP2_LCM_SRC_ADDR (0x1E0)
  154. #define ISPCCP2_LCM_SRC_OFST (0x1E4)
  155. #define ISPCCP2_LCM_DST_ADDR (0x1E8)
  156. #define ISPCCP2_LCM_DST_OFST (0x1EC)
  157. /* CCDC module register offset */
  158. #define ISPCCDC_PID (0x000)
  159. #define ISPCCDC_PCR (0x004)
  160. #define ISPCCDC_SYN_MODE (0x008)
  161. #define ISPCCDC_HD_VD_WID (0x00C)
  162. #define ISPCCDC_PIX_LINES (0x010)
  163. #define ISPCCDC_HORZ_INFO (0x014)
  164. #define ISPCCDC_VERT_START (0x018)
  165. #define ISPCCDC_VERT_LINES (0x01C)
  166. #define ISPCCDC_CULLING (0x020)
  167. #define ISPCCDC_HSIZE_OFF (0x024)
  168. #define ISPCCDC_SDOFST (0x028)
  169. #define ISPCCDC_SDR_ADDR (0x02C)
  170. #define ISPCCDC_CLAMP (0x030)
  171. #define ISPCCDC_DCSUB (0x034)
  172. #define ISPCCDC_COLPTN (0x038)
  173. #define ISPCCDC_BLKCMP (0x03C)
  174. #define ISPCCDC_FPC (0x040)
  175. #define ISPCCDC_FPC_ADDR (0x044)
  176. #define ISPCCDC_VDINT (0x048)
  177. #define ISPCCDC_ALAW (0x04C)
  178. #define ISPCCDC_REC656IF (0x050)
  179. #define ISPCCDC_CFG (0x054)
  180. #define ISPCCDC_FMTCFG (0x058)
  181. #define ISPCCDC_FMT_HORZ (0x05C)
  182. #define ISPCCDC_FMT_VERT (0x060)
  183. #define ISPCCDC_FMT_ADDR0 (0x064)
  184. #define ISPCCDC_FMT_ADDR1 (0x068)
  185. #define ISPCCDC_FMT_ADDR2 (0x06C)
  186. #define ISPCCDC_FMT_ADDR3 (0x070)
  187. #define ISPCCDC_FMT_ADDR4 (0x074)
  188. #define ISPCCDC_FMT_ADDR5 (0x078)
  189. #define ISPCCDC_FMT_ADDR6 (0x07C)
  190. #define ISPCCDC_FMT_ADDR7 (0x080)
  191. #define ISPCCDC_PRGEVEN0 (0x084)
  192. #define ISPCCDC_PRGEVEN1 (0x088)
  193. #define ISPCCDC_PRGODD0 (0x08C)
  194. #define ISPCCDC_PRGODD1 (0x090)
  195. #define ISPCCDC_VP_OUT (0x094)
  196. #define ISPCCDC_LSC_CONFIG (0x098)
  197. #define ISPCCDC_LSC_INITIAL (0x09C)
  198. #define ISPCCDC_LSC_TABLE_BASE (0x0A0)
  199. #define ISPCCDC_LSC_TABLE_OFFSET (0x0A4)
  200. /* SBL */
  201. #define ISPSBL_PCR 0x4
  202. #define ISPSBL_PCR_H3A_AEAWB_WBL_OVF (1 << 16)
  203. #define ISPSBL_PCR_H3A_AF_WBL_OVF (1 << 17)
  204. #define ISPSBL_PCR_RSZ4_WBL_OVF (1 << 18)
  205. #define ISPSBL_PCR_RSZ3_WBL_OVF (1 << 19)
  206. #define ISPSBL_PCR_RSZ2_WBL_OVF (1 << 20)
  207. #define ISPSBL_PCR_RSZ1_WBL_OVF (1 << 21)
  208. #define ISPSBL_PCR_PRV_WBL_OVF (1 << 22)
  209. #define ISPSBL_PCR_CCDC_WBL_OVF (1 << 23)
  210. #define ISPSBL_PCR_CCDCPRV_2_RSZ_OVF (1 << 24)
  211. #define ISPSBL_PCR_CSIA_WBL_OVF (1 << 25)
  212. #define ISPSBL_PCR_CSIB_WBL_OVF (1 << 26)
  213. #define ISPSBL_CCDC_WR_0 (0x028)
  214. #define ISPSBL_CCDC_WR_0_DATA_READY (1 << 21)
  215. #define ISPSBL_CCDC_WR_1 (0x02C)
  216. #define ISPSBL_CCDC_WR_2 (0x030)
  217. #define ISPSBL_CCDC_WR_3 (0x034)
  218. #define ISPSBL_SDR_REQ_EXP 0xF8
  219. #define ISPSBL_SDR_REQ_HIST_EXP_SHIFT 0
  220. #define ISPSBL_SDR_REQ_HIST_EXP_MASK (0x3FF)
  221. #define ISPSBL_SDR_REQ_RSZ_EXP_SHIFT 10
  222. #define ISPSBL_SDR_REQ_RSZ_EXP_MASK (0x3FF << ISPSBL_SDR_REQ_RSZ_EXP_SHIFT)
  223. #define ISPSBL_SDR_REQ_PRV_EXP_SHIFT 20
  224. #define ISPSBL_SDR_REQ_PRV_EXP_MASK (0x3FF << ISPSBL_SDR_REQ_PRV_EXP_SHIFT)
  225. /* Histogram registers */
  226. #define ISPHIST_PID (0x000)
  227. #define ISPHIST_PCR (0x004)
  228. #define ISPHIST_CNT (0x008)
  229. #define ISPHIST_WB_GAIN (0x00C)
  230. #define ISPHIST_R0_HORZ (0x010)
  231. #define ISPHIST_R0_VERT (0x014)
  232. #define ISPHIST_R1_HORZ (0x018)
  233. #define ISPHIST_R1_VERT (0x01C)
  234. #define ISPHIST_R2_HORZ (0x020)
  235. #define ISPHIST_R2_VERT (0x024)
  236. #define ISPHIST_R3_HORZ (0x028)
  237. #define ISPHIST_R3_VERT (0x02C)
  238. #define ISPHIST_ADDR (0x030)
  239. #define ISPHIST_DATA (0x034)
  240. #define ISPHIST_RADD (0x038)
  241. #define ISPHIST_RADD_OFF (0x03C)
  242. #define ISPHIST_H_V_INFO (0x040)
  243. /* H3A module registers */
  244. #define ISPH3A_PID (0x000)
  245. #define ISPH3A_PCR (0x004)
  246. #define ISPH3A_AEWWIN1 (0x04C)
  247. #define ISPH3A_AEWINSTART (0x050)
  248. #define ISPH3A_AEWINBLK (0x054)
  249. #define ISPH3A_AEWSUBWIN (0x058)
  250. #define ISPH3A_AEWBUFST (0x05C)
  251. #define ISPH3A_AFPAX1 (0x008)
  252. #define ISPH3A_AFPAX2 (0x00C)
  253. #define ISPH3A_AFPAXSTART (0x010)
  254. #define ISPH3A_AFIIRSH (0x014)
  255. #define ISPH3A_AFBUFST (0x018)
  256. #define ISPH3A_AFCOEF010 (0x01C)
  257. #define ISPH3A_AFCOEF032 (0x020)
  258. #define ISPH3A_AFCOEF054 (0x024)
  259. #define ISPH3A_AFCOEF076 (0x028)
  260. #define ISPH3A_AFCOEF098 (0x02C)
  261. #define ISPH3A_AFCOEF0010 (0x030)
  262. #define ISPH3A_AFCOEF110 (0x034)
  263. #define ISPH3A_AFCOEF132 (0x038)
  264. #define ISPH3A_AFCOEF154 (0x03C)
  265. #define ISPH3A_AFCOEF176 (0x040)
  266. #define ISPH3A_AFCOEF198 (0x044)
  267. #define ISPH3A_AFCOEF1010 (0x048)
  268. #define ISPPRV_PCR (0x004)
  269. #define ISPPRV_HORZ_INFO (0x008)
  270. #define ISPPRV_VERT_INFO (0x00C)
  271. #define ISPPRV_RSDR_ADDR (0x010)
  272. #define ISPPRV_RADR_OFFSET (0x014)
  273. #define ISPPRV_DSDR_ADDR (0x018)
  274. #define ISPPRV_DRKF_OFFSET (0x01C)
  275. #define ISPPRV_WSDR_ADDR (0x020)
  276. #define ISPPRV_WADD_OFFSET (0x024)
  277. #define ISPPRV_AVE (0x028)
  278. #define ISPPRV_HMED (0x02C)
  279. #define ISPPRV_NF (0x030)
  280. #define ISPPRV_WB_DGAIN (0x034)
  281. #define ISPPRV_WBGAIN (0x038)
  282. #define ISPPRV_WBSEL (0x03C)
  283. #define ISPPRV_CFA (0x040)
  284. #define ISPPRV_BLKADJOFF (0x044)
  285. #define ISPPRV_RGB_MAT1 (0x048)
  286. #define ISPPRV_RGB_MAT2 (0x04C)
  287. #define ISPPRV_RGB_MAT3 (0x050)
  288. #define ISPPRV_RGB_MAT4 (0x054)
  289. #define ISPPRV_RGB_MAT5 (0x058)
  290. #define ISPPRV_RGB_OFF1 (0x05C)
  291. #define ISPPRV_RGB_OFF2 (0x060)
  292. #define ISPPRV_CSC0 (0x064)
  293. #define ISPPRV_CSC1 (0x068)
  294. #define ISPPRV_CSC2 (0x06C)
  295. #define ISPPRV_CSC_OFFSET (0x070)
  296. #define ISPPRV_CNT_BRT (0x074)
  297. #define ISPPRV_CSUP (0x078)
  298. #define ISPPRV_SETUP_YC (0x07C)
  299. #define ISPPRV_SET_TBL_ADDR (0x080)
  300. #define ISPPRV_SET_TBL_DATA (0x084)
  301. #define ISPPRV_CDC_THR0 (0x090)
  302. #define ISPPRV_CDC_THR1 (ISPPRV_CDC_THR0 + (0x4))
  303. #define ISPPRV_CDC_THR2 (ISPPRV_CDC_THR0 + (0x4) * 2)
  304. #define ISPPRV_CDC_THR3 (ISPPRV_CDC_THR0 + (0x4) * 3)
  305. #define ISPPRV_REDGAMMA_TABLE_ADDR 0x0000
  306. #define ISPPRV_GREENGAMMA_TABLE_ADDR 0x0400
  307. #define ISPPRV_BLUEGAMMA_TABLE_ADDR 0x0800
  308. #define ISPPRV_NF_TABLE_ADDR 0x0C00
  309. #define ISPPRV_YENH_TABLE_ADDR 0x1000
  310. #define ISPPRV_CFA_TABLE_ADDR 0x1400
  311. #define ISPRSZ_MIN_OUTPUT 64
  312. #define ISPRSZ_MAX_OUTPUT 3312
  313. /* Resizer module register offset */
  314. #define ISPRSZ_PID (0x000)
  315. #define ISPRSZ_PCR (0x004)
  316. #define ISPRSZ_CNT (0x008)
  317. #define ISPRSZ_OUT_SIZE (0x00C)
  318. #define ISPRSZ_IN_START (0x010)
  319. #define ISPRSZ_IN_SIZE (0x014)
  320. #define ISPRSZ_SDR_INADD (0x018)
  321. #define ISPRSZ_SDR_INOFF (0x01C)
  322. #define ISPRSZ_SDR_OUTADD (0x020)
  323. #define ISPRSZ_SDR_OUTOFF (0x024)
  324. #define ISPRSZ_HFILT10 (0x028)
  325. #define ISPRSZ_HFILT32 (0x02C)
  326. #define ISPRSZ_HFILT54 (0x030)
  327. #define ISPRSZ_HFILT76 (0x034)
  328. #define ISPRSZ_HFILT98 (0x038)
  329. #define ISPRSZ_HFILT1110 (0x03C)
  330. #define ISPRSZ_HFILT1312 (0x040)
  331. #define ISPRSZ_HFILT1514 (0x044)
  332. #define ISPRSZ_HFILT1716 (0x048)
  333. #define ISPRSZ_HFILT1918 (0x04C)
  334. #define ISPRSZ_HFILT2120 (0x050)
  335. #define ISPRSZ_HFILT2322 (0x054)
  336. #define ISPRSZ_HFILT2524 (0x058)
  337. #define ISPRSZ_HFILT2726 (0x05C)
  338. #define ISPRSZ_HFILT2928 (0x060)
  339. #define ISPRSZ_HFILT3130 (0x064)
  340. #define ISPRSZ_VFILT10 (0x068)
  341. #define ISPRSZ_VFILT32 (0x06C)
  342. #define ISPRSZ_VFILT54 (0x070)
  343. #define ISPRSZ_VFILT76 (0x074)
  344. #define ISPRSZ_VFILT98 (0x078)
  345. #define ISPRSZ_VFILT1110 (0x07C)
  346. #define ISPRSZ_VFILT1312 (0x080)
  347. #define ISPRSZ_VFILT1514 (0x084)
  348. #define ISPRSZ_VFILT1716 (0x088)
  349. #define ISPRSZ_VFILT1918 (0x08C)
  350. #define ISPRSZ_VFILT2120 (0x090)
  351. #define ISPRSZ_VFILT2322 (0x094)
  352. #define ISPRSZ_VFILT2524 (0x098)
  353. #define ISPRSZ_VFILT2726 (0x09C)
  354. #define ISPRSZ_VFILT2928 (0x0A0)
  355. #define ISPRSZ_VFILT3130 (0x0A4)
  356. #define ISPRSZ_YENH (0x0A8)
  357. #define ISP_INT_CLR 0xFF113F11
  358. #define ISPPRV_PCR_EN 1
  359. #define ISPPRV_PCR_BUSY (1 << 1)
  360. #define ISPPRV_PCR_SOURCE (1 << 2)
  361. #define ISPPRV_PCR_ONESHOT (1 << 3)
  362. #define ISPPRV_PCR_WIDTH (1 << 4)
  363. #define ISPPRV_PCR_INVALAW (1 << 5)
  364. #define ISPPRV_PCR_DRKFEN (1 << 6)
  365. #define ISPPRV_PCR_DRKFCAP (1 << 7)
  366. #define ISPPRV_PCR_HMEDEN (1 << 8)
  367. #define ISPPRV_PCR_NFEN (1 << 9)
  368. #define ISPPRV_PCR_CFAEN (1 << 10)
  369. #define ISPPRV_PCR_CFAFMT_SHIFT 11
  370. #define ISPPRV_PCR_CFAFMT_MASK 0x7800
  371. #define ISPPRV_PCR_CFAFMT_BAYER (0 << 11)
  372. #define ISPPRV_PCR_CFAFMT_SONYVGA (1 << 11)
  373. #define ISPPRV_PCR_CFAFMT_RGBFOVEON (2 << 11)
  374. #define ISPPRV_PCR_CFAFMT_DNSPL (3 << 11)
  375. #define ISPPRV_PCR_CFAFMT_HONEYCOMB (4 << 11)
  376. #define ISPPRV_PCR_CFAFMT_RRGGBBFOVEON (5 << 11)
  377. #define ISPPRV_PCR_YNENHEN (1 << 15)
  378. #define ISPPRV_PCR_SUPEN (1 << 16)
  379. #define ISPPRV_PCR_YCPOS_SHIFT 17
  380. #define ISPPRV_PCR_YCPOS_YCrYCb (0 << 17)
  381. #define ISPPRV_PCR_YCPOS_YCbYCr (1 << 17)
  382. #define ISPPRV_PCR_YCPOS_CbYCrY (2 << 17)
  383. #define ISPPRV_PCR_YCPOS_CrYCbY (3 << 17)
  384. #define ISPPRV_PCR_RSZPORT (1 << 19)
  385. #define ISPPRV_PCR_SDRPORT (1 << 20)
  386. #define ISPPRV_PCR_SCOMP_EN (1 << 21)
  387. #define ISPPRV_PCR_SCOMP_SFT_SHIFT (22)
  388. #define ISPPRV_PCR_SCOMP_SFT_MASK (7 << 22)
  389. #define ISPPRV_PCR_GAMMA_BYPASS (1 << 26)
  390. #define ISPPRV_PCR_DCOREN (1 << 27)
  391. #define ISPPRV_PCR_DCCOUP (1 << 28)
  392. #define ISPPRV_PCR_DRK_FAIL (1 << 31)
  393. #define ISPPRV_HORZ_INFO_EPH_SHIFT 0
  394. #define ISPPRV_HORZ_INFO_EPH_MASK 0x3fff
  395. #define ISPPRV_HORZ_INFO_SPH_SHIFT 16
  396. #define ISPPRV_HORZ_INFO_SPH_MASK 0x3fff0
  397. #define ISPPRV_VERT_INFO_ELV_SHIFT 0
  398. #define ISPPRV_VERT_INFO_ELV_MASK 0x3fff
  399. #define ISPPRV_VERT_INFO_SLV_SHIFT 16
  400. #define ISPPRV_VERT_INFO_SLV_MASK 0x3fff0
  401. #define ISPPRV_AVE_EVENDIST_SHIFT 2
  402. #define ISPPRV_AVE_EVENDIST_1 0x0
  403. #define ISPPRV_AVE_EVENDIST_2 0x1
  404. #define ISPPRV_AVE_EVENDIST_3 0x2
  405. #define ISPPRV_AVE_EVENDIST_4 0x3
  406. #define ISPPRV_AVE_ODDDIST_SHIFT 4
  407. #define ISPPRV_AVE_ODDDIST_1 0x0
  408. #define ISPPRV_AVE_ODDDIST_2 0x1
  409. #define ISPPRV_AVE_ODDDIST_3 0x2
  410. #define ISPPRV_AVE_ODDDIST_4 0x3
  411. #define ISPPRV_HMED_THRESHOLD_SHIFT 0
  412. #define ISPPRV_HMED_EVENDIST (1 << 8)
  413. #define ISPPRV_HMED_ODDDIST (1 << 9)
  414. #define ISPPRV_WBGAIN_COEF0_SHIFT 0
  415. #define ISPPRV_WBGAIN_COEF1_SHIFT 8
  416. #define ISPPRV_WBGAIN_COEF2_SHIFT 16
  417. #define ISPPRV_WBGAIN_COEF3_SHIFT 24
  418. #define ISPPRV_WBSEL_COEF0 0x0
  419. #define ISPPRV_WBSEL_COEF1 0x1
  420. #define ISPPRV_WBSEL_COEF2 0x2
  421. #define ISPPRV_WBSEL_COEF3 0x3
  422. #define ISPPRV_WBSEL_N0_0_SHIFT 0
  423. #define ISPPRV_WBSEL_N0_1_SHIFT 2
  424. #define ISPPRV_WBSEL_N0_2_SHIFT 4
  425. #define ISPPRV_WBSEL_N0_3_SHIFT 6
  426. #define ISPPRV_WBSEL_N1_0_SHIFT 8
  427. #define ISPPRV_WBSEL_N1_1_SHIFT 10
  428. #define ISPPRV_WBSEL_N1_2_SHIFT 12
  429. #define ISPPRV_WBSEL_N1_3_SHIFT 14
  430. #define ISPPRV_WBSEL_N2_0_SHIFT 16
  431. #define ISPPRV_WBSEL_N2_1_SHIFT 18
  432. #define ISPPRV_WBSEL_N2_2_SHIFT 20
  433. #define ISPPRV_WBSEL_N2_3_SHIFT 22
  434. #define ISPPRV_WBSEL_N3_0_SHIFT 24
  435. #define ISPPRV_WBSEL_N3_1_SHIFT 26
  436. #define ISPPRV_WBSEL_N3_2_SHIFT 28
  437. #define ISPPRV_WBSEL_N3_3_SHIFT 30
  438. #define ISPPRV_CFA_GRADTH_HOR_SHIFT 0
  439. #define ISPPRV_CFA_GRADTH_VER_SHIFT 8
  440. #define ISPPRV_BLKADJOFF_B_SHIFT 0
  441. #define ISPPRV_BLKADJOFF_G_SHIFT 8
  442. #define ISPPRV_BLKADJOFF_R_SHIFT 16
  443. #define ISPPRV_RGB_MAT1_MTX_RR_SHIFT 0
  444. #define ISPPRV_RGB_MAT1_MTX_GR_SHIFT 16
  445. #define ISPPRV_RGB_MAT2_MTX_BR_SHIFT 0
  446. #define ISPPRV_RGB_MAT2_MTX_RG_SHIFT 16
  447. #define ISPPRV_RGB_MAT3_MTX_GG_SHIFT 0
  448. #define ISPPRV_RGB_MAT3_MTX_BG_SHIFT 16
  449. #define ISPPRV_RGB_MAT4_MTX_RB_SHIFT 0
  450. #define ISPPRV_RGB_MAT4_MTX_GB_SHIFT 16
  451. #define ISPPRV_RGB_MAT5_MTX_BB_SHIFT 0
  452. #define ISPPRV_RGB_OFF1_MTX_OFFG_SHIFT 0
  453. #define ISPPRV_RGB_OFF1_MTX_OFFR_SHIFT 16
  454. #define ISPPRV_RGB_OFF2_MTX_OFFB_SHIFT 0
  455. #define ISPPRV_CSC0_RY_SHIFT 0
  456. #define ISPPRV_CSC0_GY_SHIFT 10
  457. #define ISPPRV_CSC0_BY_SHIFT 20
  458. #define ISPPRV_CSC1_RCB_SHIFT 0
  459. #define ISPPRV_CSC1_GCB_SHIFT 10
  460. #define ISPPRV_CSC1_BCB_SHIFT 20
  461. #define ISPPRV_CSC2_RCR_SHIFT 0
  462. #define ISPPRV_CSC2_GCR_SHIFT 10
  463. #define ISPPRV_CSC2_BCR_SHIFT 20
  464. #define ISPPRV_CSC_OFFSET_CR_SHIFT 0
  465. #define ISPPRV_CSC_OFFSET_CB_SHIFT 8
  466. #define ISPPRV_CSC_OFFSET_Y_SHIFT 16
  467. #define ISPPRV_CNT_BRT_BRT_SHIFT 0
  468. #define ISPPRV_CNT_BRT_CNT_SHIFT 8
  469. #define ISPPRV_CONTRAST_MAX 0x10
  470. #define ISPPRV_CONTRAST_MIN 0xFF
  471. #define ISPPRV_BRIGHT_MIN 0x00
  472. #define ISPPRV_BRIGHT_MAX 0xFF
  473. #define ISPPRV_CSUP_CSUPG_SHIFT 0
  474. #define ISPPRV_CSUP_THRES_SHIFT 8
  475. #define ISPPRV_CSUP_HPYF_SHIFT 16
  476. #define ISPPRV_SETUP_YC_MINC_SHIFT 0
  477. #define ISPPRV_SETUP_YC_MAXC_SHIFT 8
  478. #define ISPPRV_SETUP_YC_MINY_SHIFT 16
  479. #define ISPPRV_SETUP_YC_MAXY_SHIFT 24
  480. #define ISPPRV_YC_MAX 0xFF
  481. #define ISPPRV_YC_MIN 0x0
  482. /* Define bit fields within selected registers */
  483. #define ISP_REVISION_SHIFT 0
  484. #define ISP_SYSCONFIG_AUTOIDLE (1 << 0)
  485. #define ISP_SYSCONFIG_SOFTRESET (1 << 1)
  486. #define ISP_SYSCONFIG_MIDLEMODE_SHIFT 12
  487. #define ISP_SYSCONFIG_MIDLEMODE_FORCESTANDBY 0x0
  488. #define ISP_SYSCONFIG_MIDLEMODE_NOSTANBY 0x1
  489. #define ISP_SYSCONFIG_MIDLEMODE_SMARTSTANDBY 0x2
  490. #define ISP_SYSSTATUS_RESETDONE 0
  491. #define IRQ0ENABLE_CSIA_IRQ (1 << 0)
  492. #define IRQ0ENABLE_CSIC_IRQ (1 << 1)
  493. #define IRQ0ENABLE_CCP2_LCM_IRQ (1 << 3)
  494. #define IRQ0ENABLE_CCP2_LC0_IRQ (1 << 4)
  495. #define IRQ0ENABLE_CCP2_LC1_IRQ (1 << 5)
  496. #define IRQ0ENABLE_CCP2_LC2_IRQ (1 << 6)
  497. #define IRQ0ENABLE_CCP2_LC3_IRQ (1 << 7)
  498. #define IRQ0ENABLE_CSIB_IRQ (IRQ0ENABLE_CCP2_LCM_IRQ | \
  499. IRQ0ENABLE_CCP2_LC0_IRQ | \
  500. IRQ0ENABLE_CCP2_LC1_IRQ | \
  501. IRQ0ENABLE_CCP2_LC2_IRQ | \
  502. IRQ0ENABLE_CCP2_LC3_IRQ)
  503. #define IRQ0ENABLE_CCDC_VD0_IRQ (1 << 8)
  504. #define IRQ0ENABLE_CCDC_VD1_IRQ (1 << 9)
  505. #define IRQ0ENABLE_CCDC_VD2_IRQ (1 << 10)
  506. #define IRQ0ENABLE_CCDC_ERR_IRQ (1 << 11)
  507. #define IRQ0ENABLE_H3A_AF_DONE_IRQ (1 << 12)
  508. #define IRQ0ENABLE_H3A_AWB_DONE_IRQ (1 << 13)
  509. #define IRQ0ENABLE_HIST_DONE_IRQ (1 << 16)
  510. #define IRQ0ENABLE_CCDC_LSC_DONE_IRQ (1 << 17)
  511. #define IRQ0ENABLE_CCDC_LSC_PREF_COMP_IRQ (1 << 18)
  512. #define IRQ0ENABLE_CCDC_LSC_PREF_ERR_IRQ (1 << 19)
  513. #define IRQ0ENABLE_PRV_DONE_IRQ (1 << 20)
  514. #define IRQ0ENABLE_RSZ_DONE_IRQ (1 << 24)
  515. #define IRQ0ENABLE_OVF_IRQ (1 << 25)
  516. #define IRQ0ENABLE_PING_IRQ (1 << 26)
  517. #define IRQ0ENABLE_PONG_IRQ (1 << 27)
  518. #define IRQ0ENABLE_MMU_ERR_IRQ (1 << 28)
  519. #define IRQ0ENABLE_OCP_ERR_IRQ (1 << 29)
  520. #define IRQ0ENABLE_SEC_ERR_IRQ (1 << 30)
  521. #define IRQ0ENABLE_HS_VS_IRQ (1 << 31)
  522. #define IRQ0STATUS_CSIA_IRQ (1 << 0)
  523. #define IRQ0STATUS_CSI2C_IRQ (1 << 1)
  524. #define IRQ0STATUS_CCP2_LCM_IRQ (1 << 3)
  525. #define IRQ0STATUS_CCP2_LC0_IRQ (1 << 4)
  526. #define IRQ0STATUS_CSIB_IRQ (IRQ0STATUS_CCP2_LCM_IRQ | \
  527. IRQ0STATUS_CCP2_LC0_IRQ)
  528. #define IRQ0STATUS_CSIB_LC1_IRQ (1 << 5)
  529. #define IRQ0STATUS_CSIB_LC2_IRQ (1 << 6)
  530. #define IRQ0STATUS_CSIB_LC3_IRQ (1 << 7)
  531. #define IRQ0STATUS_CCDC_VD0_IRQ (1 << 8)
  532. #define IRQ0STATUS_CCDC_VD1_IRQ (1 << 9)
  533. #define IRQ0STATUS_CCDC_VD2_IRQ (1 << 10)
  534. #define IRQ0STATUS_CCDC_ERR_IRQ (1 << 11)
  535. #define IRQ0STATUS_H3A_AF_DONE_IRQ (1 << 12)
  536. #define IRQ0STATUS_H3A_AWB_DONE_IRQ (1 << 13)
  537. #define IRQ0STATUS_HIST_DONE_IRQ (1 << 16)
  538. #define IRQ0STATUS_CCDC_LSC_DONE_IRQ (1 << 17)
  539. #define IRQ0STATUS_CCDC_LSC_PREF_COMP_IRQ (1 << 18)
  540. #define IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ (1 << 19)
  541. #define IRQ0STATUS_PRV_DONE_IRQ (1 << 20)
  542. #define IRQ0STATUS_RSZ_DONE_IRQ (1 << 24)
  543. #define IRQ0STATUS_OVF_IRQ (1 << 25)
  544. #define IRQ0STATUS_PING_IRQ (1 << 26)
  545. #define IRQ0STATUS_PONG_IRQ (1 << 27)
  546. #define IRQ0STATUS_MMU_ERR_IRQ (1 << 28)
  547. #define IRQ0STATUS_OCP_ERR_IRQ (1 << 29)
  548. #define IRQ0STATUS_SEC_ERR_IRQ (1 << 30)
  549. #define IRQ0STATUS_HS_VS_IRQ (1 << 31)
  550. #define TCTRL_GRESET_LEN 0
  551. #define TCTRL_PSTRB_REPLAY_DELAY 0
  552. #define TCTRL_PSTRB_REPLAY_COUNTER_SHIFT 25
  553. #define ISPCTRL_PAR_SER_CLK_SEL_PARALLEL 0x0
  554. #define ISPCTRL_PAR_SER_CLK_SEL_CSIA 0x1
  555. #define ISPCTRL_PAR_SER_CLK_SEL_CSIB 0x2
  556. #define ISPCTRL_PAR_SER_CLK_SEL_CSIC 0x3
  557. #define ISPCTRL_PAR_SER_CLK_SEL_MASK 0x3
  558. #define ISPCTRL_PAR_BRIDGE_SHIFT 2
  559. #define ISPCTRL_PAR_BRIDGE_DISABLE (0x0 << 2)
  560. #define ISPCTRL_PAR_BRIDGE_LENDIAN (0x2 << 2)
  561. #define ISPCTRL_PAR_BRIDGE_BENDIAN (0x3 << 2)
  562. #define ISPCTRL_PAR_BRIDGE_MASK (0x3 << 2)
  563. #define ISPCTRL_PAR_CLK_POL_SHIFT 4
  564. #define ISPCTRL_PAR_CLK_POL_INV (1 << 4)
  565. #define ISPCTRL_PING_PONG_EN (1 << 5)
  566. #define ISPCTRL_SHIFT_SHIFT 6
  567. #define ISPCTRL_SHIFT_0 (0x0 << 6)
  568. #define ISPCTRL_SHIFT_2 (0x1 << 6)
  569. #define ISPCTRL_SHIFT_4 (0x2 << 6)
  570. #define ISPCTRL_SHIFT_MASK (0x3 << 6)
  571. #define ISPCTRL_CCDC_CLK_EN (1 << 8)
  572. #define ISPCTRL_SCMP_CLK_EN (1 << 9)
  573. #define ISPCTRL_H3A_CLK_EN (1 << 10)
  574. #define ISPCTRL_HIST_CLK_EN (1 << 11)
  575. #define ISPCTRL_PREV_CLK_EN (1 << 12)
  576. #define ISPCTRL_RSZ_CLK_EN (1 << 13)
  577. #define ISPCTRL_SYNC_DETECT_SHIFT 14
  578. #define ISPCTRL_SYNC_DETECT_HSFALL (0x0 << ISPCTRL_SYNC_DETECT_SHIFT)
  579. #define ISPCTRL_SYNC_DETECT_HSRISE (0x1 << ISPCTRL_SYNC_DETECT_SHIFT)
  580. #define ISPCTRL_SYNC_DETECT_VSFALL (0x2 << ISPCTRL_SYNC_DETECT_SHIFT)
  581. #define ISPCTRL_SYNC_DETECT_VSRISE (0x3 << ISPCTRL_SYNC_DETECT_SHIFT)
  582. #define ISPCTRL_SYNC_DETECT_MASK (0x3 << ISPCTRL_SYNC_DETECT_SHIFT)
  583. #define ISPCTRL_CCDC_RAM_EN (1 << 16)
  584. #define ISPCTRL_PREV_RAM_EN (1 << 17)
  585. #define ISPCTRL_SBL_RD_RAM_EN (1 << 18)
  586. #define ISPCTRL_SBL_WR1_RAM_EN (1 << 19)
  587. #define ISPCTRL_SBL_WR0_RAM_EN (1 << 20)
  588. #define ISPCTRL_SBL_AUTOIDLE (1 << 21)
  589. #define ISPCTRL_SBL_SHARED_WPORTC (1 << 26)
  590. #define ISPCTRL_SBL_SHARED_RPORTA (1 << 27)
  591. #define ISPCTRL_SBL_SHARED_RPORTB (1 << 28)
  592. #define ISPCTRL_JPEG_FLUSH (1 << 30)
  593. #define ISPCTRL_CCDC_FLUSH (1 << 31)
  594. #define ISPSECURE_SECUREMODE 0
  595. #define ISPTCTRL_CTRL_DIV_LOW 0x0
  596. #define ISPTCTRL_CTRL_DIV_HIGH 0x1
  597. #define ISPTCTRL_CTRL_DIV_BYPASS 0x1F
  598. #define ISPTCTRL_CTRL_DIVA_SHIFT 0
  599. #define ISPTCTRL_CTRL_DIVA_MASK (0x1F << ISPTCTRL_CTRL_DIVA_SHIFT)
  600. #define ISPTCTRL_CTRL_DIVB_SHIFT 5
  601. #define ISPTCTRL_CTRL_DIVB_MASK (0x1F << ISPTCTRL_CTRL_DIVB_SHIFT)
  602. #define ISPTCTRL_CTRL_DIVC_SHIFT 10
  603. #define ISPTCTRL_CTRL_DIVC_NOCLOCK (0x0 << 10)
  604. #define ISPTCTRL_CTRL_SHUTEN (1 << 21)
  605. #define ISPTCTRL_CTRL_PSTRBEN (1 << 22)
  606. #define ISPTCTRL_CTRL_STRBEN (1 << 23)
  607. #define ISPTCTRL_CTRL_SHUTPOL (1 << 24)
  608. #define ISPTCTRL_CTRL_STRBPSTRBPOL (1 << 26)
  609. #define ISPTCTRL_CTRL_INSEL_SHIFT 27
  610. #define ISPTCTRL_CTRL_INSEL_PARALLEL (0x0 << 27)
  611. #define ISPTCTRL_CTRL_INSEL_CSIA (0x1 << 27)
  612. #define ISPTCTRL_CTRL_INSEL_CSIB (0x2 << 27)
  613. #define ISPTCTRL_CTRL_GRESETEn (1 << 29)
  614. #define ISPTCTRL_CTRL_GRESETPOL (1 << 30)
  615. #define ISPTCTRL_CTRL_GRESETDIR (1 << 31)
  616. #define ISPTCTRL_FRAME_SHUT_SHIFT 0
  617. #define ISPTCTRL_FRAME_PSTRB_SHIFT 6
  618. #define ISPTCTRL_FRAME_STRB_SHIFT 12
  619. #define ISPCCDC_PID_PREV_SHIFT 0
  620. #define ISPCCDC_PID_CID_SHIFT 8
  621. #define ISPCCDC_PID_TID_SHIFT 16
  622. #define ISPCCDC_PCR_EN 1
  623. #define ISPCCDC_PCR_BUSY (1 << 1)
  624. #define ISPCCDC_SYN_MODE_VDHDOUT 0x1
  625. #define ISPCCDC_SYN_MODE_FLDOUT (1 << 1)
  626. #define ISPCCDC_SYN_MODE_VDPOL (1 << 2)
  627. #define ISPCCDC_SYN_MODE_HDPOL (1 << 3)
  628. #define ISPCCDC_SYN_MODE_FLDPOL (1 << 4)
  629. #define ISPCCDC_SYN_MODE_EXWEN (1 << 5)
  630. #define ISPCCDC_SYN_MODE_DATAPOL (1 << 6)
  631. #define ISPCCDC_SYN_MODE_FLDMODE (1 << 7)
  632. #define ISPCCDC_SYN_MODE_DATSIZ_MASK (0x7 << 8)
  633. #define ISPCCDC_SYN_MODE_DATSIZ_8_16 (0x0 << 8)
  634. #define ISPCCDC_SYN_MODE_DATSIZ_12 (0x4 << 8)
  635. #define ISPCCDC_SYN_MODE_DATSIZ_11 (0x5 << 8)
  636. #define ISPCCDC_SYN_MODE_DATSIZ_10 (0x6 << 8)
  637. #define ISPCCDC_SYN_MODE_DATSIZ_8 (0x7 << 8)
  638. #define ISPCCDC_SYN_MODE_PACK8 (1 << 11)
  639. #define ISPCCDC_SYN_MODE_INPMOD_MASK (3 << 12)
  640. #define ISPCCDC_SYN_MODE_INPMOD_RAW (0 << 12)
  641. #define ISPCCDC_SYN_MODE_INPMOD_YCBCR16 (1 << 12)
  642. #define ISPCCDC_SYN_MODE_INPMOD_YCBCR8 (2 << 12)
  643. #define ISPCCDC_SYN_MODE_LPF (1 << 14)
  644. #define ISPCCDC_SYN_MODE_FLDSTAT (1 << 15)
  645. #define ISPCCDC_SYN_MODE_VDHDEN (1 << 16)
  646. #define ISPCCDC_SYN_MODE_WEN (1 << 17)
  647. #define ISPCCDC_SYN_MODE_VP2SDR (1 << 18)
  648. #define ISPCCDC_SYN_MODE_SDR2RSZ (1 << 19)
  649. #define ISPCCDC_HD_VD_WID_VDW_SHIFT 0
  650. #define ISPCCDC_HD_VD_WID_HDW_SHIFT 16
  651. #define ISPCCDC_PIX_LINES_HLPRF_SHIFT 0
  652. #define ISPCCDC_PIX_LINES_PPLN_SHIFT 16
  653. #define ISPCCDC_HORZ_INFO_NPH_SHIFT 0
  654. #define ISPCCDC_HORZ_INFO_NPH_MASK 0x00007fff
  655. #define ISPCCDC_HORZ_INFO_SPH_SHIFT 16
  656. #define ISPCCDC_HORZ_INFO_SPH_MASK 0x7fff0000
  657. #define ISPCCDC_VERT_START_SLV1_SHIFT 0
  658. #define ISPCCDC_VERT_START_SLV0_SHIFT 16
  659. #define ISPCCDC_VERT_START_SLV0_MASK 0x7fff0000
  660. #define ISPCCDC_VERT_LINES_NLV_SHIFT 0
  661. #define ISPCCDC_VERT_LINES_NLV_MASK 0x00007fff
  662. #define ISPCCDC_CULLING_CULV_SHIFT 0
  663. #define ISPCCDC_CULLING_CULHODD_SHIFT 16
  664. #define ISPCCDC_CULLING_CULHEVN_SHIFT 24
  665. #define ISPCCDC_HSIZE_OFF_SHIFT 0
  666. #define ISPCCDC_SDOFST_FINV (1 << 14)
  667. #define ISPCCDC_SDOFST_FOFST_1L 0
  668. #define ISPCCDC_SDOFST_FOFST_4L (3 << 12)
  669. #define ISPCCDC_SDOFST_LOFST3_SHIFT 0
  670. #define ISPCCDC_SDOFST_LOFST2_SHIFT 3
  671. #define ISPCCDC_SDOFST_LOFST1_SHIFT 6
  672. #define ISPCCDC_SDOFST_LOFST0_SHIFT 9
  673. #define EVENEVEN 1
  674. #define ODDEVEN 2
  675. #define EVENODD 3
  676. #define ODDODD 4
  677. #define ISPCCDC_CLAMP_OBGAIN_SHIFT 0
  678. #define ISPCCDC_CLAMP_OBST_SHIFT 10
  679. #define ISPCCDC_CLAMP_OBSLN_SHIFT 25
  680. #define ISPCCDC_CLAMP_OBSLEN_SHIFT 28
  681. #define ISPCCDC_CLAMP_CLAMPEN (1 << 31)
  682. #define ISPCCDC_COLPTN_R_Ye 0x0
  683. #define ISPCCDC_COLPTN_Gr_Cy 0x1
  684. #define ISPCCDC_COLPTN_Gb_G 0x2
  685. #define ISPCCDC_COLPTN_B_Mg 0x3
  686. #define ISPCCDC_COLPTN_CP0PLC0_SHIFT 0
  687. #define ISPCCDC_COLPTN_CP0PLC1_SHIFT 2
  688. #define ISPCCDC_COLPTN_CP0PLC2_SHIFT 4
  689. #define ISPCCDC_COLPTN_CP0PLC3_SHIFT 6
  690. #define ISPCCDC_COLPTN_CP1PLC0_SHIFT 8
  691. #define ISPCCDC_COLPTN_CP1PLC1_SHIFT 10
  692. #define ISPCCDC_COLPTN_CP1PLC2_SHIFT 12
  693. #define ISPCCDC_COLPTN_CP1PLC3_SHIFT 14
  694. #define ISPCCDC_COLPTN_CP2PLC0_SHIFT 16
  695. #define ISPCCDC_COLPTN_CP2PLC1_SHIFT 18
  696. #define ISPCCDC_COLPTN_CP2PLC2_SHIFT 20
  697. #define ISPCCDC_COLPTN_CP2PLC3_SHIFT 22
  698. #define ISPCCDC_COLPTN_CP3PLC0_SHIFT 24
  699. #define ISPCCDC_COLPTN_CP3PLC1_SHIFT 26
  700. #define ISPCCDC_COLPTN_CP3PLC2_SHIFT 28
  701. #define ISPCCDC_COLPTN_CP3PLC3_SHIFT 30
  702. #define ISPCCDC_BLKCMP_B_MG_SHIFT 0
  703. #define ISPCCDC_BLKCMP_GB_G_SHIFT 8
  704. #define ISPCCDC_BLKCMP_GR_CY_SHIFT 16
  705. #define ISPCCDC_BLKCMP_R_YE_SHIFT 24
  706. #define ISPCCDC_FPC_FPNUM_SHIFT 0
  707. #define ISPCCDC_FPC_FPCEN (1 << 15)
  708. #define ISPCCDC_FPC_FPERR (1 << 16)
  709. #define ISPCCDC_VDINT_1_SHIFT 0
  710. #define ISPCCDC_VDINT_1_MASK 0x00007fff
  711. #define ISPCCDC_VDINT_0_SHIFT 16
  712. #define ISPCCDC_VDINT_0_MASK 0x7fff0000
  713. #define ISPCCDC_ALAW_GWDI_12_3 (0x3 << 0)
  714. #define ISPCCDC_ALAW_GWDI_11_2 (0x4 << 0)
  715. #define ISPCCDC_ALAW_GWDI_10_1 (0x5 << 0)
  716. #define ISPCCDC_ALAW_GWDI_9_0 (0x6 << 0)
  717. #define ISPCCDC_ALAW_CCDTBL (1 << 3)
  718. #define ISPCCDC_REC656IF_R656ON 1
  719. #define ISPCCDC_REC656IF_ECCFVH (1 << 1)
  720. #define ISPCCDC_CFG_BW656 (1 << 5)
  721. #define ISPCCDC_CFG_FIDMD_SHIFT 6
  722. #define ISPCCDC_CFG_WENLOG (1 << 8)
  723. #define ISPCCDC_CFG_WENLOG_AND (0 << 8)
  724. #define ISPCCDC_CFG_WENLOG_OR (1 << 8)
  725. #define ISPCCDC_CFG_Y8POS (1 << 11)
  726. #define ISPCCDC_CFG_BSWD (1 << 12)
  727. #define ISPCCDC_CFG_MSBINVI (1 << 13)
  728. #define ISPCCDC_CFG_VDLC (1 << 15)
  729. #define ISPCCDC_FMTCFG_FMTEN 0x1
  730. #define ISPCCDC_FMTCFG_LNALT (1 << 1)
  731. #define ISPCCDC_FMTCFG_LNUM_SHIFT 2
  732. #define ISPCCDC_FMTCFG_PLEN_ODD_SHIFT 4
  733. #define ISPCCDC_FMTCFG_PLEN_EVEN_SHIFT 8
  734. #define ISPCCDC_FMTCFG_VPIN_MASK 0x00007000
  735. #define ISPCCDC_FMTCFG_VPIN_12_3 (0x3 << 12)
  736. #define ISPCCDC_FMTCFG_VPIN_11_2 (0x4 << 12)
  737. #define ISPCCDC_FMTCFG_VPIN_10_1 (0x5 << 12)
  738. #define ISPCCDC_FMTCFG_VPIN_9_0 (0x6 << 12)
  739. #define ISPCCDC_FMTCFG_VPEN (1 << 15)
  740. #define ISPCCDC_FMTCFG_VPIF_FRQ_MASK 0x003f0000
  741. #define ISPCCDC_FMTCFG_VPIF_FRQ_SHIFT 16
  742. #define ISPCCDC_FMTCFG_VPIF_FRQ_BY2 (0x0 << 16)
  743. #define ISPCCDC_FMTCFG_VPIF_FRQ_BY3 (0x1 << 16)
  744. #define ISPCCDC_FMTCFG_VPIF_FRQ_BY4 (0x2 << 16)
  745. #define ISPCCDC_FMTCFG_VPIF_FRQ_BY5 (0x3 << 16)
  746. #define ISPCCDC_FMTCFG_VPIF_FRQ_BY6 (0x4 << 16)
  747. #define ISPCCDC_FMT_HORZ_FMTLNH_SHIFT 0
  748. #define ISPCCDC_FMT_HORZ_FMTSPH_SHIFT 16
  749. #define ISPCCDC_FMT_VERT_FMTLNV_SHIFT 0
  750. #define ISPCCDC_FMT_VERT_FMTSLV_SHIFT 16
  751. #define ISPCCDC_FMT_HORZ_FMTSPH_MASK 0x1fff0000
  752. #define ISPCCDC_FMT_HORZ_FMTLNH_MASK 0x00001fff
  753. #define ISPCCDC_FMT_VERT_FMTSLV_MASK 0x1fff0000
  754. #define ISPCCDC_FMT_VERT_FMTLNV_MASK 0x00001fff
  755. #define ISPCCDC_VP_OUT_HORZ_ST_SHIFT 0
  756. #define ISPCCDC_VP_OUT_HORZ_NUM_SHIFT 4
  757. #define ISPCCDC_VP_OUT_VERT_NUM_SHIFT 17
  758. #define ISPRSZ_PID_PREV_SHIFT 0
  759. #define ISPRSZ_PID_CID_SHIFT 8
  760. #define ISPRSZ_PID_TID_SHIFT 16
  761. #define ISPRSZ_PCR_ENABLE (1 << 0)
  762. #define ISPRSZ_PCR_BUSY (1 << 1)
  763. #define ISPRSZ_PCR_ONESHOT (1 << 2)
  764. #define ISPRSZ_CNT_HRSZ_SHIFT 0
  765. #define ISPRSZ_CNT_HRSZ_MASK \
  766. (0x3FF << ISPRSZ_CNT_HRSZ_SHIFT)
  767. #define ISPRSZ_CNT_VRSZ_SHIFT 10
  768. #define ISPRSZ_CNT_VRSZ_MASK \
  769. (0x3FF << ISPRSZ_CNT_VRSZ_SHIFT)
  770. #define ISPRSZ_CNT_HSTPH_SHIFT 20
  771. #define ISPRSZ_CNT_HSTPH_MASK (0x7 << ISPRSZ_CNT_HSTPH_SHIFT)
  772. #define ISPRSZ_CNT_VSTPH_SHIFT 23
  773. #define ISPRSZ_CNT_VSTPH_MASK (0x7 << ISPRSZ_CNT_VSTPH_SHIFT)
  774. #define ISPRSZ_CNT_YCPOS (1 << 26)
  775. #define ISPRSZ_CNT_INPTYP (1 << 27)
  776. #define ISPRSZ_CNT_INPSRC (1 << 28)
  777. #define ISPRSZ_CNT_CBILIN (1 << 29)
  778. #define ISPRSZ_OUT_SIZE_HORZ_SHIFT 0
  779. #define ISPRSZ_OUT_SIZE_HORZ_MASK \
  780. (0xFFF << ISPRSZ_OUT_SIZE_HORZ_SHIFT)
  781. #define ISPRSZ_OUT_SIZE_VERT_SHIFT 16
  782. #define ISPRSZ_OUT_SIZE_VERT_MASK \
  783. (0xFFF << ISPRSZ_OUT_SIZE_VERT_SHIFT)
  784. #define ISPRSZ_IN_START_HORZ_ST_SHIFT 0
  785. #define ISPRSZ_IN_START_HORZ_ST_MASK \
  786. (0x1FFF << ISPRSZ_IN_START_HORZ_ST_SHIFT)
  787. #define ISPRSZ_IN_START_VERT_ST_SHIFT 16
  788. #define ISPRSZ_IN_START_VERT_ST_MASK \
  789. (0x1FFF << ISPRSZ_IN_START_VERT_ST_SHIFT)
  790. #define ISPRSZ_IN_SIZE_HORZ_SHIFT 0
  791. #define ISPRSZ_IN_SIZE_HORZ_MASK \
  792. (0x1FFF << ISPRSZ_IN_SIZE_HORZ_SHIFT)
  793. #define ISPRSZ_IN_SIZE_VERT_SHIFT 16
  794. #define ISPRSZ_IN_SIZE_VERT_MASK \
  795. (0x1FFF << ISPRSZ_IN_SIZE_VERT_SHIFT)
  796. #define ISPRSZ_SDR_INADD_ADDR_SHIFT 0
  797. #define ISPRSZ_SDR_INADD_ADDR_MASK 0xFFFFFFFF
  798. #define ISPRSZ_SDR_INOFF_OFFSET_SHIFT 0
  799. #define ISPRSZ_SDR_INOFF_OFFSET_MASK \
  800. (0xFFFF << ISPRSZ_SDR_INOFF_OFFSET_SHIFT)
  801. #define ISPRSZ_SDR_OUTADD_ADDR_SHIFT 0
  802. #define ISPRSZ_SDR_OUTADD_ADDR_MASK 0xFFFFFFFF
  803. #define ISPRSZ_SDR_OUTOFF_OFFSET_SHIFT 0
  804. #define ISPRSZ_SDR_OUTOFF_OFFSET_MASK \
  805. (0xFFFF << ISPRSZ_SDR_OUTOFF_OFFSET_SHIFT)
  806. #define ISPRSZ_HFILT_COEF0_SHIFT 0
  807. #define ISPRSZ_HFILT_COEF0_MASK \
  808. (0x3FF << ISPRSZ_HFILT_COEF0_SHIFT)
  809. #define ISPRSZ_HFILT_COEF1_SHIFT 16
  810. #define ISPRSZ_HFILT_COEF1_MASK \
  811. (0x3FF << ISPRSZ_HFILT_COEF1_SHIFT)
  812. #define ISPRSZ_HFILT32_COEF2_SHIFT 0
  813. #define ISPRSZ_HFILT32_COEF2_MASK 0x3FF
  814. #define ISPRSZ_HFILT32_COEF3_SHIFT 16
  815. #define ISPRSZ_HFILT32_COEF3_MASK 0x3FF0000
  816. #define ISPRSZ_HFILT54_COEF4_SHIFT 0
  817. #define ISPRSZ_HFILT54_COEF4_MASK 0x3FF
  818. #define ISPRSZ_HFILT54_COEF5_SHIFT 16
  819. #define ISPRSZ_HFILT54_COEF5_MASK 0x3FF0000
  820. #define ISPRSZ_HFILT76_COEFF6_SHIFT 0
  821. #define ISPRSZ_HFILT76_COEFF6_MASK 0x3FF
  822. #define ISPRSZ_HFILT76_COEFF7_SHIFT 16
  823. #define ISPRSZ_HFILT76_COEFF7_MASK 0x3FF0000
  824. #define ISPRSZ_HFILT98_COEFF8_SHIFT 0
  825. #define ISPRSZ_HFILT98_COEFF8_MASK 0x3FF
  826. #define ISPRSZ_HFILT98_COEFF9_SHIFT 16
  827. #define ISPRSZ_HFILT98_COEFF9_MASK 0x3FF0000
  828. #define ISPRSZ_HFILT1110_COEF10_SHIFT 0
  829. #define ISPRSZ_HFILT1110_COEF10_MASK 0x3FF
  830. #define ISPRSZ_HFILT1110_COEF11_SHIFT 16
  831. #define ISPRSZ_HFILT1110_COEF11_MASK 0x3FF0000
  832. #define ISPRSZ_HFILT1312_COEFF12_SHIFT 0
  833. #define ISPRSZ_HFILT1312_COEFF12_MASK 0x3FF
  834. #define ISPRSZ_HFILT1312_COEFF13_SHIFT 16
  835. #define ISPRSZ_HFILT1312_COEFF13_MASK 0x3FF0000
  836. #define ISPRSZ_HFILT1514_COEFF14_SHIFT 0
  837. #define ISPRSZ_HFILT1514_COEFF14_MASK 0x3FF
  838. #define ISPRSZ_HFILT1514_COEFF15_SHIFT 16
  839. #define ISPRSZ_HFILT1514_COEFF15_MASK 0x3FF0000
  840. #define ISPRSZ_HFILT1716_COEF16_SHIFT 0
  841. #define ISPRSZ_HFILT1716_COEF16_MASK 0x3FF
  842. #define ISPRSZ_HFILT1716_COEF17_SHIFT 16
  843. #define ISPRSZ_HFILT1716_COEF17_MASK 0x3FF0000
  844. #define ISPRSZ_HFILT1918_COEF18_SHIFT 0
  845. #define ISPRSZ_HFILT1918_COEF18_MASK 0x3FF
  846. #define ISPRSZ_HFILT1918_COEF19_SHIFT 16
  847. #define ISPRSZ_HFILT1918_COEF19_MASK 0x3FF0000
  848. #define ISPRSZ_HFILT2120_COEF20_SHIFT 0
  849. #define ISPRSZ_HFILT2120_COEF20_MASK 0x3FF
  850. #define ISPRSZ_HFILT2120_COEF21_SHIFT 16
  851. #define ISPRSZ_HFILT2120_COEF21_MASK 0x3FF0000
  852. #define ISPRSZ_HFILT2322_COEF22_SHIFT 0
  853. #define ISPRSZ_HFILT2322_COEF22_MASK 0x3FF
  854. #define ISPRSZ_HFILT2322_COEF23_SHIFT 16
  855. #define ISPRSZ_HFILT2322_COEF23_MASK 0x3FF0000
  856. #define ISPRSZ_HFILT2524_COEF24_SHIFT 0
  857. #define ISPRSZ_HFILT2524_COEF24_MASK 0x3FF
  858. #define ISPRSZ_HFILT2524_COEF25_SHIFT 16
  859. #define ISPRSZ_HFILT2524_COEF25_MASK 0x3FF0000
  860. #define ISPRSZ_HFILT2726_COEF26_SHIFT 0
  861. #define ISPRSZ_HFILT2726_COEF26_MASK 0x3FF
  862. #define ISPRSZ_HFILT2726_COEF27_SHIFT 16
  863. #define ISPRSZ_HFILT2726_COEF27_MASK 0x3FF0000
  864. #define ISPRSZ_HFILT2928_COEF28_SHIFT 0
  865. #define ISPRSZ_HFILT2928_COEF28_MASK 0x3FF
  866. #define ISPRSZ_HFILT2928_COEF29_SHIFT 16
  867. #define ISPRSZ_HFILT2928_COEF29_MASK 0x3FF0000
  868. #define ISPRSZ_HFILT3130_COEF30_SHIFT 0
  869. #define ISPRSZ_HFILT3130_COEF30_MASK 0x3FF
  870. #define ISPRSZ_HFILT3130_COEF31_SHIFT 16
  871. #define ISPRSZ_HFILT3130_COEF31_MASK 0x3FF0000
  872. #define ISPRSZ_VFILT_COEF0_SHIFT 0
  873. #define ISPRSZ_VFILT_COEF0_MASK \
  874. (0x3FF << ISPRSZ_VFILT_COEF0_SHIFT)
  875. #define ISPRSZ_VFILT_COEF1_SHIFT 16
  876. #define ISPRSZ_VFILT_COEF1_MASK \
  877. (0x3FF << ISPRSZ_VFILT_COEF1_SHIFT)
  878. #define ISPRSZ_VFILT10_COEF0_SHIFT 0
  879. #define ISPRSZ_VFILT10_COEF0_MASK 0x3FF
  880. #define ISPRSZ_VFILT10_COEF1_SHIFT 16
  881. #define ISPRSZ_VFILT10_COEF1_MASK 0x3FF0000
  882. #define ISPRSZ_VFILT32_COEF2_SHIFT 0
  883. #define ISPRSZ_VFILT32_COEF2_MASK 0x3FF
  884. #define ISPRSZ_VFILT32_COEF3_SHIFT 16
  885. #define ISPRSZ_VFILT32_COEF3_MASK 0x3FF0000
  886. #define ISPRSZ_VFILT54_COEF4_SHIFT 0
  887. #define ISPRSZ_VFILT54_COEF4_MASK 0x3FF
  888. #define ISPRSZ_VFILT54_COEF5_SHIFT 16
  889. #define ISPRSZ_VFILT54_COEF5_MASK 0x3FF0000
  890. #define ISPRSZ_VFILT76_COEFF6_SHIFT 0
  891. #define ISPRSZ_VFILT76_COEFF6_MASK 0x3FF
  892. #define ISPRSZ_VFILT76_COEFF7_SHIFT 16
  893. #define ISPRSZ_VFILT76_COEFF7_MASK 0x3FF0000
  894. #define ISPRSZ_VFILT98_COEFF8_SHIFT 0
  895. #define ISPRSZ_VFILT98_COEFF8_MASK 0x3FF
  896. #define ISPRSZ_VFILT98_COEFF9_SHIFT 16
  897. #define ISPRSZ_VFILT98_COEFF9_MASK 0x3FF0000
  898. #define ISPRSZ_VFILT1110_COEF10_SHIFT 0
  899. #define ISPRSZ_VFILT1110_COEF10_MASK 0x3FF
  900. #define ISPRSZ_VFILT1110_COEF11_SHIFT 16
  901. #define ISPRSZ_VFILT1110_COEF11_MASK 0x3FF0000
  902. #define ISPRSZ_VFILT1312_COEFF12_SHIFT 0
  903. #define ISPRSZ_VFILT1312_COEFF12_MASK 0x3FF
  904. #define ISPRSZ_VFILT1312_COEFF13_SHIFT 16
  905. #define ISPRSZ_VFILT1312_COEFF13_MASK 0x3FF0000
  906. #define ISPRSZ_VFILT1514_COEFF14_SHIFT 0
  907. #define ISPRSZ_VFILT1514_COEFF14_MASK 0x3FF
  908. #define ISPRSZ_VFILT1514_COEFF15_SHIFT 16
  909. #define ISPRSZ_VFILT1514_COEFF15_MASK 0x3FF0000
  910. #define ISPRSZ_VFILT1716_COEF16_SHIFT 0
  911. #define ISPRSZ_VFILT1716_COEF16_MASK 0x3FF
  912. #define ISPRSZ_VFILT1716_COEF17_SHIFT 16
  913. #define ISPRSZ_VFILT1716_COEF17_MASK 0x3FF0000
  914. #define ISPRSZ_VFILT1918_COEF18_SHIFT 0
  915. #define ISPRSZ_VFILT1918_COEF18_MASK 0x3FF
  916. #define ISPRSZ_VFILT1918_COEF19_SHIFT 16
  917. #define ISPRSZ_VFILT1918_COEF19_MASK 0x3FF0000
  918. #define ISPRSZ_VFILT2120_COEF20_SHIFT 0
  919. #define ISPRSZ_VFILT2120_COEF20_MASK 0x3FF
  920. #define ISPRSZ_VFILT2120_COEF21_SHIFT 16
  921. #define ISPRSZ_VFILT2120_COEF21_MASK 0x3FF0000
  922. #define ISPRSZ_VFILT2322_COEF22_SHIFT 0
  923. #define ISPRSZ_VFILT2322_COEF22_MASK 0x3FF
  924. #define ISPRSZ_VFILT2322_COEF23_SHIFT 16
  925. #define ISPRSZ_VFILT2322_COEF23_MASK 0x3FF0000
  926. #define ISPRSZ_VFILT2524_COEF24_SHIFT 0
  927. #define ISPRSZ_VFILT2524_COEF24_MASK 0x3FF
  928. #define ISPRSZ_VFILT2524_COEF25_SHIFT 16
  929. #define ISPRSZ_VFILT2524_COEF25_MASK 0x3FF0000
  930. #define ISPRSZ_VFILT2726_COEF26_SHIFT 0
  931. #define ISPRSZ_VFILT2726_COEF26_MASK 0x3FF
  932. #define ISPRSZ_VFILT2726_COEF27_SHIFT 16
  933. #define ISPRSZ_VFILT2726_COEF27_MASK 0x3FF0000
  934. #define ISPRSZ_VFILT2928_COEF28_SHIFT 0
  935. #define ISPRSZ_VFILT2928_COEF28_MASK 0x3FF
  936. #define ISPRSZ_VFILT2928_COEF29_SHIFT 16
  937. #define ISPRSZ_VFILT2928_COEF29_MASK 0x3FF0000
  938. #define ISPRSZ_VFILT3130_COEF30_SHIFT 0
  939. #define ISPRSZ_VFILT3130_COEF30_MASK 0x3FF
  940. #define ISPRSZ_VFILT3130_COEF31_SHIFT 16
  941. #define ISPRSZ_VFILT3130_COEF31_MASK 0x3FF0000
  942. #define ISPRSZ_YENH_CORE_SHIFT 0
  943. #define ISPRSZ_YENH_CORE_MASK \
  944. (0xFF << ISPRSZ_YENH_CORE_SHIFT)
  945. #define ISPRSZ_YENH_SLOP_SHIFT 8
  946. #define ISPRSZ_YENH_SLOP_MASK \
  947. (0xF << ISPRSZ_YENH_SLOP_SHIFT)
  948. #define ISPRSZ_YENH_GAIN_SHIFT 12
  949. #define ISPRSZ_YENH_GAIN_MASK \
  950. (0xF << ISPRSZ_YENH_GAIN_SHIFT)
  951. #define ISPRSZ_YENH_ALGO_SHIFT 16
  952. #define ISPRSZ_YENH_ALGO_MASK \
  953. (0x3 << ISPRSZ_YENH_ALGO_SHIFT)
  954. #define ISPH3A_PCR_AEW_ALAW_EN_SHIFT 1
  955. #define ISPH3A_PCR_AF_MED_TH_SHIFT 3
  956. #define ISPH3A_PCR_AF_RGBPOS_SHIFT 11
  957. #define ISPH3A_PCR_AEW_AVE2LMT_SHIFT 22
  958. #define ISPH3A_PCR_AEW_AVE2LMT_MASK 0xFFC00000
  959. #define ISPH3A_PCR_BUSYAF (1 << 15)
  960. #define ISPH3A_PCR_BUSYAEAWB (1 << 18)
  961. #define ISPH3A_AEWWIN1_WINHC_SHIFT 0
  962. #define ISPH3A_AEWWIN1_WINHC_MASK 0x3F
  963. #define ISPH3A_AEWWIN1_WINVC_SHIFT 6
  964. #define ISPH3A_AEWWIN1_WINVC_MASK 0x1FC0
  965. #define ISPH3A_AEWWIN1_WINW_SHIFT 13
  966. #define ISPH3A_AEWWIN1_WINW_MASK 0xFE000
  967. #define ISPH3A_AEWWIN1_WINH_SHIFT 24
  968. #define ISPH3A_AEWWIN1_WINH_MASK 0x7F000000
  969. #define ISPH3A_AEWINSTART_WINSH_SHIFT 0
  970. #define ISPH3A_AEWINSTART_WINSH_MASK 0x0FFF
  971. #define ISPH3A_AEWINSTART_WINSV_SHIFT 16
  972. #define ISPH3A_AEWINSTART_WINSV_MASK 0x0FFF0000
  973. #define ISPH3A_AEWINBLK_WINH_SHIFT 0
  974. #define ISPH3A_AEWINBLK_WINH_MASK 0x7F
  975. #define ISPH3A_AEWINBLK_WINSV_SHIFT 16
  976. #define ISPH3A_AEWINBLK_WINSV_MASK 0x0FFF0000
  977. #define ISPH3A_AEWSUBWIN_AEWINCH_SHIFT 0
  978. #define ISPH3A_AEWSUBWIN_AEWINCH_MASK 0x0F
  979. #define ISPH3A_AEWSUBWIN_AEWINCV_SHIFT 8
  980. #define ISPH3A_AEWSUBWIN_AEWINCV_MASK 0x0F00
  981. #define ISPHIST_PCR_ENABLE_SHIFT 0
  982. #define ISPHIST_PCR_ENABLE_MASK 0x01
  983. #define ISPHIST_PCR_ENABLE (1 << ISPHIST_PCR_ENABLE_SHIFT)
  984. #define ISPHIST_PCR_BUSY 0x02
  985. #define ISPHIST_CNT_DATASIZE_SHIFT 8
  986. #define ISPHIST_CNT_DATASIZE_MASK 0x0100
  987. #define ISPHIST_CNT_CLEAR_SHIFT 7
  988. #define ISPHIST_CNT_CLEAR_MASK 0x080
  989. #define ISPHIST_CNT_CLEAR (1 << ISPHIST_CNT_CLEAR_SHIFT)
  990. #define ISPHIST_CNT_CFA_SHIFT 6
  991. #define ISPHIST_CNT_CFA_MASK 0x040
  992. #define ISPHIST_CNT_BINS_SHIFT 4
  993. #define ISPHIST_CNT_BINS_MASK 0x030
  994. #define ISPHIST_CNT_SOURCE_SHIFT 3
  995. #define ISPHIST_CNT_SOURCE_MASK 0x08
  996. #define ISPHIST_CNT_SHIFT_SHIFT 0
  997. #define ISPHIST_CNT_SHIFT_MASK 0x07
  998. #define ISPHIST_WB_GAIN_WG00_SHIFT 24
  999. #define ISPHIST_WB_GAIN_WG00_MASK 0xFF000000
  1000. #define ISPHIST_WB_GAIN_WG01_SHIFT 16
  1001. #define ISPHIST_WB_GAIN_WG01_MASK 0xFF0000
  1002. #define ISPHIST_WB_GAIN_WG02_SHIFT 8
  1003. #define ISPHIST_WB_GAIN_WG02_MASK 0xFF00
  1004. #define ISPHIST_WB_GAIN_WG03_SHIFT 0
  1005. #define ISPHIST_WB_GAIN_WG03_MASK 0xFF
  1006. #define ISPHIST_REG_START_END_MASK 0x3FFF
  1007. #define ISPHIST_REG_START_SHIFT 16
  1008. #define ISPHIST_REG_END_SHIFT 0
  1009. #define ISPHIST_REG_START_MASK (ISPHIST_REG_START_END_MASK << \
  1010. ISPHIST_REG_START_SHIFT)
  1011. #define ISPHIST_REG_END_MASK (ISPHIST_REG_START_END_MASK << \
  1012. ISPHIST_REG_END_SHIFT)
  1013. #define ISPHIST_REG_MASK (ISPHIST_REG_START_MASK | \
  1014. ISPHIST_REG_END_MASK)
  1015. #define ISPHIST_ADDR_SHIFT 0
  1016. #define ISPHIST_ADDR_MASK 0x3FF
  1017. #define ISPHIST_DATA_SHIFT 0
  1018. #define ISPHIST_DATA_MASK 0xFFFFF
  1019. #define ISPHIST_RADD_SHIFT 0
  1020. #define ISPHIST_RADD_MASK 0xFFFFFFFF
  1021. #define ISPHIST_RADD_OFF_SHIFT 0
  1022. #define ISPHIST_RADD_OFF_MASK 0xFFFF
  1023. #define ISPHIST_HV_INFO_HSIZE_SHIFT 16
  1024. #define ISPHIST_HV_INFO_HSIZE_MASK 0x3FFF0000
  1025. #define ISPHIST_HV_INFO_VSIZE_SHIFT 0
  1026. #define ISPHIST_HV_INFO_VSIZE_MASK 0x3FFF
  1027. #define ISPHIST_HV_INFO_MASK 0x3FFF3FFF
  1028. #define ISPCCDC_LSC_ENABLE 1
  1029. #define ISPCCDC_LSC_BUSY (1 << 7)
  1030. #define ISPCCDC_LSC_GAIN_MODE_N_MASK 0x700
  1031. #define ISPCCDC_LSC_GAIN_MODE_N_SHIFT 8
  1032. #define ISPCCDC_LSC_GAIN_MODE_M_MASK 0x3800
  1033. #define ISPCCDC_LSC_GAIN_MODE_M_SHIFT 12
  1034. #define ISPCCDC_LSC_GAIN_FORMAT_MASK 0xE
  1035. #define ISPCCDC_LSC_GAIN_FORMAT_SHIFT 1
  1036. #define ISPCCDC_LSC_AFTER_REFORMATTER_MASK (1<<6)
  1037. #define ISPCCDC_LSC_INITIAL_X_MASK 0x3F
  1038. #define ISPCCDC_LSC_INITIAL_X_SHIFT 0
  1039. #define ISPCCDC_LSC_INITIAL_Y_MASK 0x3F0000
  1040. #define ISPCCDC_LSC_INITIAL_Y_SHIFT 16
  1041. /* -----------------------------------------------------------------------------
  1042. * CSI2 receiver registers (ES2.0)
  1043. */
  1044. #define ISPCSI2_REVISION (0x000)
  1045. #define ISPCSI2_SYSCONFIG (0x010)
  1046. #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT 12
  1047. #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_MASK \
  1048. (0x3 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  1049. #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_FORCE \
  1050. (0x0 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  1051. #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_NO \
  1052. (0x1 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  1053. #define ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SMART \
  1054. (0x2 << ISPCSI2_SYSCONFIG_MSTANDBY_MODE_SHIFT)
  1055. #define ISPCSI2_SYSCONFIG_SOFT_RESET (1 << 1)
  1056. #define ISPCSI2_SYSCONFIG_AUTO_IDLE (1 << 0)
  1057. #define ISPCSI2_SYSSTATUS (0x014)
  1058. #define ISPCSI2_SYSSTATUS_RESET_DONE (1 << 0)
  1059. #define ISPCSI2_IRQSTATUS (0x018)
  1060. #define ISPCSI2_IRQSTATUS_OCP_ERR_IRQ (1 << 14)
  1061. #define ISPCSI2_IRQSTATUS_SHORT_PACKET_IRQ (1 << 13)
  1062. #define ISPCSI2_IRQSTATUS_ECC_CORRECTION_IRQ (1 << 12)
  1063. #define ISPCSI2_IRQSTATUS_ECC_NO_CORRECTION_IRQ (1 << 11)
  1064. #define ISPCSI2_IRQSTATUS_COMPLEXIO2_ERR_IRQ (1 << 10)
  1065. #define ISPCSI2_IRQSTATUS_COMPLEXIO1_ERR_IRQ (1 << 9)
  1066. #define ISPCSI2_IRQSTATUS_FIFO_OVF_IRQ (1 << 8)
  1067. #define ISPCSI2_IRQSTATUS_CONTEXT(n) (1 << (n))
  1068. #define ISPCSI2_IRQENABLE (0x01c)
  1069. #define ISPCSI2_CTRL (0x040)
  1070. #define ISPCSI2_CTRL_VP_CLK_EN (1 << 15)
  1071. #define ISPCSI2_CTRL_VP_ONLY_EN (1 << 11)
  1072. #define ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT 8
  1073. #define ISPCSI2_CTRL_VP_OUT_CTRL_MASK \
  1074. (3 << ISPCSI2_CTRL_VP_OUT_CTRL_SHIFT)
  1075. #define ISPCSI2_CTRL_DBG_EN (1 << 7)
  1076. #define ISPCSI2_CTRL_BURST_SIZE_SHIFT 5
  1077. #define ISPCSI2_CTRL_BURST_SIZE_MASK \
  1078. (3 << ISPCSI2_CTRL_BURST_SIZE_SHIFT)
  1079. #define ISPCSI2_CTRL_FRAME (1 << 3)
  1080. #define ISPCSI2_CTRL_ECC_EN (1 << 2)
  1081. #define ISPCSI2_CTRL_SECURE (1 << 1)
  1082. #define ISPCSI2_CTRL_IF_EN (1 << 0)
  1083. #define ISPCSI2_DBG_H (0x044)
  1084. #define ISPCSI2_GNQ (0x048)
  1085. #define ISPCSI2_PHY_CFG (0x050)
  1086. #define ISPCSI2_PHY_CFG_RESET_CTRL (1 << 30)
  1087. #define ISPCSI2_PHY_CFG_RESET_DONE (1 << 29)
  1088. #define ISPCSI2_PHY_CFG_PWR_CMD_SHIFT 27
  1089. #define ISPCSI2_PHY_CFG_PWR_CMD_MASK \
  1090. (0x3 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT)
  1091. #define ISPCSI2_PHY_CFG_PWR_CMD_OFF \
  1092. (0x0 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT)
  1093. #define ISPCSI2_PHY_CFG_PWR_CMD_ON \
  1094. (0x1 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT)
  1095. #define ISPCSI2_PHY_CFG_PWR_CMD_ULPW \
  1096. (0x2 << ISPCSI2_PHY_CFG_PWR_CMD_SHIFT)
  1097. #define ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT 25
  1098. #define ISPCSI2_PHY_CFG_PWR_STATUS_MASK \
  1099. (0x3 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT)
  1100. #define ISPCSI2_PHY_CFG_PWR_STATUS_OFF \
  1101. (0x0 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT)
  1102. #define ISPCSI2_PHY_CFG_PWR_STATUS_ON \
  1103. (0x1 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT)
  1104. #define ISPCSI2_PHY_CFG_PWR_STATUS_ULPW \
  1105. (0x2 << ISPCSI2_PHY_CFG_PWR_STATUS_SHIFT)
  1106. #define ISPCSI2_PHY_CFG_PWR_AUTO (1 << 24)
  1107. #define ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n) (3 + ((n) * 4))
  1108. #define ISPCSI2_PHY_CFG_DATA_POL_MASK(n) \
  1109. (0x1 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n))
  1110. #define ISPCSI2_PHY_CFG_DATA_POL_PN(n) \
  1111. (0x0 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n))
  1112. #define ISPCSI2_PHY_CFG_DATA_POL_NP(n) \
  1113. (0x1 << ISPCSI2_PHY_CFG_DATA_POL_SHIFT(n))
  1114. #define ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n) ((n) * 4)
  1115. #define ISPCSI2_PHY_CFG_DATA_POSITION_MASK(n) \
  1116. (0x7 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1117. #define ISPCSI2_PHY_CFG_DATA_POSITION_NC(n) \
  1118. (0x0 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1119. #define ISPCSI2_PHY_CFG_DATA_POSITION_1(n) \
  1120. (0x1 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1121. #define ISPCSI2_PHY_CFG_DATA_POSITION_2(n) \
  1122. (0x2 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1123. #define ISPCSI2_PHY_CFG_DATA_POSITION_3(n) \
  1124. (0x3 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1125. #define ISPCSI2_PHY_CFG_DATA_POSITION_4(n) \
  1126. (0x4 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1127. #define ISPCSI2_PHY_CFG_DATA_POSITION_5(n) \
  1128. (0x5 << ISPCSI2_PHY_CFG_DATA_POSITION_SHIFT(n))
  1129. #define ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT 3
  1130. #define ISPCSI2_PHY_CFG_CLOCK_POL_MASK \
  1131. (0x1 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT)
  1132. #define ISPCSI2_PHY_CFG_CLOCK_POL_PN \
  1133. (0x0 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT)
  1134. #define ISPCSI2_PHY_CFG_CLOCK_POL_NP \
  1135. (0x1 << ISPCSI2_PHY_CFG_CLOCK_POL_SHIFT)
  1136. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT 0
  1137. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_MASK \
  1138. (0x7 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1139. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_1 \
  1140. (0x1 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1141. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_2 \
  1142. (0x2 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1143. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_3 \
  1144. (0x3 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1145. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_4 \
  1146. (0x4 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1147. #define ISPCSI2_PHY_CFG_CLOCK_POSITION_5 \
  1148. (0x5 << ISPCSI2_PHY_CFG_CLOCK_POSITION_SHIFT)
  1149. #define ISPCSI2_PHY_IRQSTATUS (0x054)
  1150. #define ISPCSI2_PHY_IRQSTATUS_STATEALLULPMEXIT (1 << 26)
  1151. #define ISPCSI2_PHY_IRQSTATUS_STATEALLULPMENTER (1 << 25)
  1152. #define ISPCSI2_PHY_IRQSTATUS_STATEULPM5 (1 << 24)
  1153. #define ISPCSI2_PHY_IRQSTATUS_STATEULPM4 (1 << 23)
  1154. #define ISPCSI2_PHY_IRQSTATUS_STATEULPM3 (1 << 22)
  1155. #define ISPCSI2_PHY_IRQSTATUS_STATEULPM2 (1 << 21)
  1156. #define ISPCSI2_PHY_IRQSTATUS_STATEULPM1 (1 << 20)
  1157. #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL5 (1 << 19)
  1158. #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL4 (1 << 18)
  1159. #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL3 (1 << 17)
  1160. #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL2 (1 << 16)
  1161. #define ISPCSI2_PHY_IRQSTATUS_ERRCONTROL1 (1 << 15)
  1162. #define ISPCSI2_PHY_IRQSTATUS_ERRESC5 (1 << 14)
  1163. #define ISPCSI2_PHY_IRQSTATUS_ERRESC4 (1 << 13)
  1164. #define ISPCSI2_PHY_IRQSTATUS_ERRESC3 (1 << 12)
  1165. #define ISPCSI2_PHY_IRQSTATUS_ERRESC2 (1 << 11)
  1166. #define ISPCSI2_PHY_IRQSTATUS_ERRESC1 (1 << 10)
  1167. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS5 (1 << 9)
  1168. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS4 (1 << 8)
  1169. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS3 (1 << 7)
  1170. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS2 (1 << 6)
  1171. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTSYNCHS1 (1 << 5)
  1172. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS5 (1 << 4)
  1173. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS4 (1 << 3)
  1174. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS3 (1 << 2)
  1175. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS2 (1 << 1)
  1176. #define ISPCSI2_PHY_IRQSTATUS_ERRSOTHS1 1
  1177. #define ISPCSI2_SHORT_PACKET (0x05c)
  1178. #define ISPCSI2_PHY_IRQENABLE (0x060)
  1179. #define ISPCSI2_PHY_IRQENABLE_STATEALLULPMEXIT (1 << 26)
  1180. #define ISPCSI2_PHY_IRQENABLE_STATEALLULPMENTER (1 << 25)
  1181. #define ISPCSI2_PHY_IRQENABLE_STATEULPM5 (1 << 24)
  1182. #define ISPCSI2_PHY_IRQENABLE_STATEULPM4 (1 << 23)
  1183. #define ISPCSI2_PHY_IRQENABLE_STATEULPM3 (1 << 22)
  1184. #define ISPCSI2_PHY_IRQENABLE_STATEULPM2 (1 << 21)
  1185. #define ISPCSI2_PHY_IRQENABLE_STATEULPM1 (1 << 20)
  1186. #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL5 (1 << 19)
  1187. #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL4 (1 << 18)
  1188. #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL3 (1 << 17)
  1189. #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL2 (1 << 16)
  1190. #define ISPCSI2_PHY_IRQENABLE_ERRCONTROL1 (1 << 15)
  1191. #define ISPCSI2_PHY_IRQENABLE_ERRESC5 (1 << 14)
  1192. #define ISPCSI2_PHY_IRQENABLE_ERRESC4 (1 << 13)
  1193. #define ISPCSI2_PHY_IRQENABLE_ERRESC3 (1 << 12)
  1194. #define ISPCSI2_PHY_IRQENABLE_ERRESC2 (1 << 11)
  1195. #define ISPCSI2_PHY_IRQENABLE_ERRESC1 (1 << 10)
  1196. #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS5 (1 << 9)
  1197. #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS4 (1 << 8)
  1198. #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS3 (1 << 7)
  1199. #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS2 (1 << 6)
  1200. #define ISPCSI2_PHY_IRQENABLE_ERRSOTSYNCHS1 (1 << 5)
  1201. #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS5 (1 << 4)
  1202. #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS4 (1 << 3)
  1203. #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS3 (1 << 2)
  1204. #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS2 (1 << 1)
  1205. #define ISPCSI2_PHY_IRQENABLE_ERRSOTHS1 (1 << 0)
  1206. #define ISPCSI2_DBG_P (0x068)
  1207. #define ISPCSI2_TIMING (0x06c)
  1208. #define ISPCSI2_TIMING_FORCE_RX_MODE_IO(n) (1 << ((16 * ((n) - 1)) + 15))
  1209. #define ISPCSI2_TIMING_STOP_STATE_X16_IO(n) (1 << ((16 * ((n) - 1)) + 14))
  1210. #define ISPCSI2_TIMING_STOP_STATE_X4_IO(n) (1 << ((16 * ((n) - 1)) + 13))
  1211. #define ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(n) (16 * ((n) - 1))
  1212. #define ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_MASK(n) \
  1213. (0x1fff << ISPCSI2_TIMING_STOP_STATE_COUNTER_IO_SHIFT(n))
  1214. #define ISPCSI2_CTX_CTRL1(n) ((0x070) + 0x20 * (n))
  1215. #define ISPCSI2_CTX_CTRL1_COUNT_SHIFT 8
  1216. #define ISPCSI2_CTX_CTRL1_COUNT_MASK \
  1217. (0xff << ISPCSI2_CTX_CTRL1_COUNT_SHIFT)
  1218. #define ISPCSI2_CTX_CTRL1_EOF_EN (1 << 7)
  1219. #define ISPCSI2_CTX_CTRL1_EOL_EN (1 << 6)
  1220. #define ISPCSI2_CTX_CTRL1_CS_EN (1 << 5)
  1221. #define ISPCSI2_CTX_CTRL1_COUNT_UNLOCK (1 << 4)
  1222. #define ISPCSI2_CTX_CTRL1_PING_PONG (1 << 3)
  1223. #define ISPCSI2_CTX_CTRL1_CTX_EN (1 << 0)
  1224. #define ISPCSI2_CTX_CTRL2(n) ((0x074) + 0x20 * (n))
  1225. #define ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT 13
  1226. #define ISPCSI2_CTX_CTRL2_USER_DEF_MAP_MASK \
  1227. (0x3 << ISPCSI2_CTX_CTRL2_USER_DEF_MAP_SHIFT)
  1228. #define ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT 11
  1229. #define ISPCSI2_CTX_CTRL2_VIRTUAL_ID_MASK \
  1230. (0x3 << ISPCSI2_CTX_CTRL2_VIRTUAL_ID_SHIFT)
  1231. #define ISPCSI2_CTX_CTRL2_DPCM_PRED (1 << 10)
  1232. #define ISPCSI2_CTX_CTRL2_FORMAT_SHIFT 0
  1233. #define ISPCSI2_CTX_CTRL2_FORMAT_MASK \
  1234. (0x3ff << ISPCSI2_CTX_CTRL2_FORMAT_SHIFT)
  1235. #define ISPCSI2_CTX_CTRL2_FRAME_SHIFT 16
  1236. #define ISPCSI2_CTX_CTRL2_FRAME_MASK \
  1237. (0xffff << ISPCSI2_CTX_CTRL2_FRAME_SHIFT)
  1238. #define ISPCSI2_CTX_DAT_OFST(n) ((0x078) + 0x20 * (n))
  1239. #define ISPCSI2_CTX_DAT_OFST_OFST_SHIFT 0
  1240. #define ISPCSI2_CTX_DAT_OFST_OFST_MASK \
  1241. (0x1ffe0 << ISPCSI2_CTX_DAT_OFST_OFST_SHIFT)
  1242. #define ISPCSI2_CTX_DAT_PING_ADDR(n) ((0x07c) + 0x20 * (n))
  1243. #define ISPCSI2_CTX_DAT_PONG_ADDR(n) ((0x080) + 0x20 * (n))
  1244. #define ISPCSI2_CTX_IRQENABLE(n) ((0x084) + 0x20 * (n))
  1245. #define ISPCSI2_CTX_IRQENABLE_ECC_CORRECTION_IRQ (1 << 8)
  1246. #define ISPCSI2_CTX_IRQENABLE_LINE_NUMBER_IRQ (1 << 7)
  1247. #define ISPCSI2_CTX_IRQENABLE_FRAME_NUMBER_IRQ (1 << 6)
  1248. #define ISPCSI2_CTX_IRQENABLE_CS_IRQ (1 << 5)
  1249. #define ISPCSI2_CTX_IRQENABLE_LE_IRQ (1 << 3)
  1250. #define ISPCSI2_CTX_IRQENABLE_LS_IRQ (1 << 2)
  1251. #define ISPCSI2_CTX_IRQENABLE_FE_IRQ (1 << 1)
  1252. #define ISPCSI2_CTX_IRQENABLE_FS_IRQ (1 << 0)
  1253. #define ISPCSI2_CTX_IRQSTATUS(n) ((0x088) + 0x20 * (n))
  1254. #define ISPCSI2_CTX_IRQSTATUS_ECC_CORRECTION_IRQ (1 << 8)
  1255. #define ISPCSI2_CTX_IRQSTATUS_LINE_NUMBER_IRQ (1 << 7)
  1256. #define ISPCSI2_CTX_IRQSTATUS_FRAME_NUMBER_IRQ (1 << 6)
  1257. #define ISPCSI2_CTX_IRQSTATUS_CS_IRQ (1 << 5)
  1258. #define ISPCSI2_CTX_IRQSTATUS_LE_IRQ (1 << 3)
  1259. #define ISPCSI2_CTX_IRQSTATUS_LS_IRQ (1 << 2)
  1260. #define ISPCSI2_CTX_IRQSTATUS_FE_IRQ (1 << 1)
  1261. #define ISPCSI2_CTX_IRQSTATUS_FS_IRQ (1 << 0)
  1262. #define ISPCSI2_CTX_CTRL3(n) ((0x08c) + 0x20 * (n))
  1263. #define ISPCSI2_CTX_CTRL3_ALPHA_SHIFT 5
  1264. #define ISPCSI2_CTX_CTRL3_ALPHA_MASK \
  1265. (0x3fff << ISPCSI2_CTX_CTRL3_ALPHA_SHIFT)
  1266. /* This instance is for OMAP3630 only */
  1267. #define ISPCSI2_CTX_TRANSCODEH(n) (0x000 + 0x8 * (n))
  1268. #define ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT 16
  1269. #define ISPCSI2_CTX_TRANSCODEH_HCOUNT_MASK \
  1270. (0x1fff << ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT)
  1271. #define ISPCSI2_CTX_TRANSCODEH_HSKIP_SHIFT 0
  1272. #define ISPCSI2_CTX_TRANSCODEH_HSKIP_MASK \
  1273. (0x1fff << ISPCSI2_CTX_TRANSCODEH_HCOUNT_SHIFT)
  1274. #define ISPCSI2_CTX_TRANSCODEV(n) (0x004 + 0x8 * (n))
  1275. #define ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT 16
  1276. #define ISPCSI2_CTX_TRANSCODEV_VCOUNT_MASK \
  1277. (0x1fff << ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT)
  1278. #define ISPCSI2_CTX_TRANSCODEV_VSKIP_SHIFT 0
  1279. #define ISPCSI2_CTX_TRANSCODEV_VSKIP_MASK \
  1280. (0x1fff << ISPCSI2_CTX_TRANSCODEV_VCOUNT_SHIFT)
  1281. /* -----------------------------------------------------------------------------
  1282. * CSI PHY registers
  1283. */
  1284. #define ISPCSIPHY_REG0 (0x000)
  1285. #define ISPCSIPHY_REG0_THS_TERM_SHIFT 8
  1286. #define ISPCSIPHY_REG0_THS_TERM_MASK \
  1287. (0xff << ISPCSIPHY_REG0_THS_TERM_SHIFT)
  1288. #define ISPCSIPHY_REG0_THS_SETTLE_SHIFT 0
  1289. #define ISPCSIPHY_REG0_THS_SETTLE_MASK \
  1290. (0xff << ISPCSIPHY_REG0_THS_SETTLE_SHIFT)
  1291. #define ISPCSIPHY_REG1 (0x004)
  1292. #define ISPCSIPHY_REG1_RESET_DONE_CTRLCLK (1 << 29)
  1293. /* This field is for OMAP3630 only */
  1294. #define ISPCSIPHY_REG1_CLOCK_MISS_DETECTOR_STATUS (1 << 25)
  1295. #define ISPCSIPHY_REG1_TCLK_TERM_SHIFT 18
  1296. #define ISPCSIPHY_REG1_TCLK_TERM_MASK \
  1297. (0x7f << ISPCSIPHY_REG1_TCLK_TERM_SHIFT)
  1298. #define ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN_SHIFT 10
  1299. #define ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN_MASK \
  1300. (0xff << ISPCSIPHY_REG1_DPHY_HS_SYNC_PATTERN)
  1301. /* This field is for OMAP3430 only */
  1302. #define ISPCSIPHY_REG1_TCLK_MISS_SHIFT 8
  1303. #define ISPCSIPHY_REG1_TCLK_MISS_MASK \
  1304. (0x3 << ISPCSIPHY_REG1_TCLK_MISS_SHIFT)
  1305. /* This field is for OMAP3630 only */
  1306. #define ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_SHIFT 8
  1307. #define ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_MASK \
  1308. (0x3 << ISPCSIPHY_REG1_CTRLCLK_DIV_FACTOR_SHIFT)
  1309. #define ISPCSIPHY_REG1_TCLK_SETTLE_SHIFT 0
  1310. #define ISPCSIPHY_REG1_TCLK_SETTLE_MASK \
  1311. (0xff << ISPCSIPHY_REG1_TCLK_SETTLE_SHIFT)
  1312. /* This register is for OMAP3630 only */
  1313. #define ISPCSIPHY_REG2 (0x008)
  1314. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_SHIFT 30
  1315. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_MASK \
  1316. (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC0_SHIFT)
  1317. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_SHIFT 28
  1318. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_MASK \
  1319. (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC1_SHIFT)
  1320. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_SHIFT 26
  1321. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_MASK \
  1322. (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC2_SHIFT)
  1323. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_SHIFT 24
  1324. #define ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_MASK \
  1325. (0x3 << ISPCSIPHY_REG2_TRIGGER_CMD_RXTRIGESC3_SHIFT)
  1326. #define ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_SHIFT 0
  1327. #define ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_MASK \
  1328. (0x7fffff << ISPCSIPHY_REG2_CCP2_SYNC_PATTERN_SHIFT)
  1329. /* -----------------------------------------------------------------------------
  1330. * CONTROL registers for CSI-2 phy routing
  1331. */
  1332. /* OMAP343X_CONTROL_CSIRXFE */
  1333. #define OMAP343X_CONTROL_CSIRXFE_CSIB_INV (1 << 7)
  1334. #define OMAP343X_CONTROL_CSIRXFE_RESENABLE (1 << 8)
  1335. #define OMAP343X_CONTROL_CSIRXFE_SELFORM (1 << 10)
  1336. #define OMAP343X_CONTROL_CSIRXFE_PWRDNZ (1 << 12)
  1337. #define OMAP343X_CONTROL_CSIRXFE_RESET (1 << 13)
  1338. /* OMAP3630_CONTROL_CAMERA_PHY_CTRL */
  1339. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY1_SHIFT 2
  1340. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_PHY2_SHIFT 0
  1341. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_DPHY 0x0
  1342. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_STROBE 0x1
  1343. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_CCP2_DATA_CLOCK 0x2
  1344. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_GPI 0x3
  1345. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CAMMODE_MASK 0x3
  1346. /* CCP2B: set to receive data from PHY2 instead of PHY1 */
  1347. #define OMAP3630_CONTROL_CAMERA_PHY_CTRL_CSI1_RX_SEL_PHY2 (1 << 4)
  1348. #endif /* OMAP3_ISP_REG_H */