vpss.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. *
  18. * common vpss system module platform driver for all video drivers.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/module.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/compiler.h>
  27. #include <linux/io.h>
  28. #include <media/davinci/vpss.h>
  29. MODULE_LICENSE("GPL");
  30. MODULE_DESCRIPTION("VPSS Driver");
  31. MODULE_AUTHOR("Texas Instruments");
  32. /* DM644x defines */
  33. #define DM644X_SBL_PCR_VPSS (4)
  34. #define DM355_VPSSBL_INTSEL 0x10
  35. #define DM355_VPSSBL_EVTSEL 0x14
  36. /* vpss BL register offsets */
  37. #define DM355_VPSSBL_CCDCMUX 0x1c
  38. /* vpss CLK register offsets */
  39. #define DM355_VPSSCLK_CLKCTRL 0x04
  40. /* masks and shifts */
  41. #define VPSS_HSSISEL_SHIFT 4
  42. /*
  43. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  44. * IPIPE_INT1_SDR - vpss_int5
  45. */
  46. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  47. /* VENCINT - vpss_int8 */
  48. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  49. #define DM365_ISP5_PCCR 0x04
  50. #define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
  51. #define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
  52. #define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
  53. #define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
  54. #define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
  55. #define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
  56. #define DM365_ISP5_PCCR_RSV BIT(6)
  57. #define DM365_ISP5_BCR 0x08
  58. #define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
  59. #define DM365_ISP5_INTSEL1 0x10
  60. #define DM365_ISP5_INTSEL2 0x14
  61. #define DM365_ISP5_INTSEL3 0x18
  62. #define DM365_ISP5_CCDCMUX 0x20
  63. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  64. #define DM365_VPBE_CLK_CTRL 0x00
  65. #define VPSS_CLK_CTRL 0x01c40044
  66. #define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
  67. #define VPSS_CLK_CTRL_DACCLKEN BIT(4)
  68. /*
  69. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  70. * AF - vpss_int3
  71. */
  72. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  73. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  74. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  75. /* VENC - vpss_int8 */
  76. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  77. /* masks and shifts for DM365*/
  78. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  79. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  80. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  81. #define CCD_SRC_SEL_SHIFT 4
  82. /* Different SoC platforms supported by this driver */
  83. enum vpss_platform_type {
  84. DM644X,
  85. DM355,
  86. DM365,
  87. };
  88. /*
  89. * vpss operations. Depends on platform. Not all functions are available
  90. * on all platforms. The api, first check if a functio is available before
  91. * invoking it. In the probe, the function ptrs are initialized based on
  92. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  93. */
  94. struct vpss_hw_ops {
  95. /* enable clock */
  96. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  97. /* select input to ccdc */
  98. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  99. /* clear wbl overflow bit */
  100. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  101. /* set sync polarity */
  102. void (*set_sync_pol)(struct vpss_sync_pol);
  103. /* set the PG_FRAME_SIZE register*/
  104. void (*set_pg_frame_size)(struct vpss_pg_frame_size);
  105. /* check and clear interrupt if occured */
  106. int (*dma_complete_interrupt)(void);
  107. };
  108. /* vpss configuration */
  109. struct vpss_oper_config {
  110. __iomem void *vpss_regs_base0;
  111. __iomem void *vpss_regs_base1;
  112. resource_size_t *vpss_regs_base2;
  113. enum vpss_platform_type platform;
  114. spinlock_t vpss_lock;
  115. struct vpss_hw_ops hw_ops;
  116. };
  117. static struct vpss_oper_config oper_cfg;
  118. /* register access routines */
  119. static inline u32 bl_regr(u32 offset)
  120. {
  121. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  122. }
  123. static inline void bl_regw(u32 val, u32 offset)
  124. {
  125. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  126. }
  127. static inline u32 vpss_regr(u32 offset)
  128. {
  129. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  130. }
  131. static inline void vpss_regw(u32 val, u32 offset)
  132. {
  133. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  134. }
  135. /* For DM365 only */
  136. static inline u32 isp5_read(u32 offset)
  137. {
  138. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  139. }
  140. /* For DM365 only */
  141. static inline void isp5_write(u32 val, u32 offset)
  142. {
  143. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  144. }
  145. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  146. {
  147. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  148. /* if we are using pattern generator, enable it */
  149. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  150. temp |= 0x08;
  151. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  152. isp5_write(temp, DM365_ISP5_CCDCMUX);
  153. }
  154. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  155. {
  156. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  157. }
  158. int vpss_dma_complete_interrupt(void)
  159. {
  160. if (!oper_cfg.hw_ops.dma_complete_interrupt)
  161. return 2;
  162. return oper_cfg.hw_ops.dma_complete_interrupt();
  163. }
  164. EXPORT_SYMBOL(vpss_dma_complete_interrupt);
  165. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  166. {
  167. if (!oper_cfg.hw_ops.select_ccdc_source)
  168. return -EINVAL;
  169. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  170. return 0;
  171. }
  172. EXPORT_SYMBOL(vpss_select_ccdc_source);
  173. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  174. {
  175. u32 mask = 1, val;
  176. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  177. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  178. return -EINVAL;
  179. /* writing a 0 clear the overflow */
  180. mask = ~(mask << wbl_sel);
  181. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  182. bl_regw(val, DM644X_SBL_PCR_VPSS);
  183. return 0;
  184. }
  185. void vpss_set_sync_pol(struct vpss_sync_pol sync)
  186. {
  187. if (!oper_cfg.hw_ops.set_sync_pol)
  188. return;
  189. oper_cfg.hw_ops.set_sync_pol(sync);
  190. }
  191. EXPORT_SYMBOL(vpss_set_sync_pol);
  192. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  193. {
  194. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  195. return -EINVAL;
  196. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  197. }
  198. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  199. /*
  200. * dm355_enable_clock - Enable VPSS Clock
  201. * @clock_sel: CLock to be enabled/disabled
  202. * @en: enable/disable flag
  203. *
  204. * This is called to enable or disable a vpss clock
  205. */
  206. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  207. {
  208. unsigned long flags;
  209. u32 utemp, mask = 0x1, shift = 0;
  210. switch (clock_sel) {
  211. case VPSS_VPBE_CLOCK:
  212. /* nothing since lsb */
  213. break;
  214. case VPSS_VENC_CLOCK_SEL:
  215. shift = 2;
  216. break;
  217. case VPSS_CFALD_CLOCK:
  218. shift = 3;
  219. break;
  220. case VPSS_H3A_CLOCK:
  221. shift = 4;
  222. break;
  223. case VPSS_IPIPE_CLOCK:
  224. shift = 5;
  225. break;
  226. case VPSS_CCDC_CLOCK:
  227. shift = 6;
  228. break;
  229. default:
  230. printk(KERN_ERR "dm355_enable_clock:"
  231. " Invalid selector: %d\n", clock_sel);
  232. return -EINVAL;
  233. }
  234. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  235. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  236. if (!en)
  237. utemp &= ~(mask << shift);
  238. else
  239. utemp |= (mask << shift);
  240. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  241. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  242. return 0;
  243. }
  244. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  245. {
  246. unsigned long flags;
  247. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  248. u32 (*read)(u32 offset) = isp5_read;
  249. void(*write)(u32 val, u32 offset) = isp5_write;
  250. switch (clock_sel) {
  251. case VPSS_BL_CLOCK:
  252. break;
  253. case VPSS_CCDC_CLOCK:
  254. shift = 1;
  255. break;
  256. case VPSS_H3A_CLOCK:
  257. shift = 2;
  258. break;
  259. case VPSS_RSZ_CLOCK:
  260. shift = 3;
  261. break;
  262. case VPSS_IPIPE_CLOCK:
  263. shift = 4;
  264. break;
  265. case VPSS_IPIPEIF_CLOCK:
  266. shift = 5;
  267. break;
  268. case VPSS_PCLK_INTERNAL:
  269. shift = 6;
  270. break;
  271. case VPSS_PSYNC_CLOCK_SEL:
  272. shift = 7;
  273. break;
  274. case VPSS_VPBE_CLOCK:
  275. read = vpss_regr;
  276. write = vpss_regw;
  277. offset = DM365_VPBE_CLK_CTRL;
  278. break;
  279. case VPSS_VENC_CLOCK_SEL:
  280. shift = 2;
  281. read = vpss_regr;
  282. write = vpss_regw;
  283. offset = DM365_VPBE_CLK_CTRL;
  284. break;
  285. case VPSS_LDC_CLOCK:
  286. shift = 3;
  287. read = vpss_regr;
  288. write = vpss_regw;
  289. offset = DM365_VPBE_CLK_CTRL;
  290. break;
  291. case VPSS_FDIF_CLOCK:
  292. shift = 4;
  293. read = vpss_regr;
  294. write = vpss_regw;
  295. offset = DM365_VPBE_CLK_CTRL;
  296. break;
  297. case VPSS_OSD_CLOCK_SEL:
  298. shift = 6;
  299. read = vpss_regr;
  300. write = vpss_regw;
  301. offset = DM365_VPBE_CLK_CTRL;
  302. break;
  303. case VPSS_LDC_CLOCK_SEL:
  304. shift = 7;
  305. read = vpss_regr;
  306. write = vpss_regw;
  307. offset = DM365_VPBE_CLK_CTRL;
  308. break;
  309. default:
  310. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  311. clock_sel);
  312. return -1;
  313. }
  314. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  315. utemp = read(offset);
  316. if (!en) {
  317. mask = ~mask;
  318. utemp &= (mask << shift);
  319. } else
  320. utemp |= (mask << shift);
  321. write(utemp, offset);
  322. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  323. return 0;
  324. }
  325. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  326. {
  327. if (!oper_cfg.hw_ops.enable_clock)
  328. return -EINVAL;
  329. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  330. }
  331. EXPORT_SYMBOL(vpss_enable_clock);
  332. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  333. {
  334. int val = 0;
  335. val = isp5_read(DM365_ISP5_CCDCMUX);
  336. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  337. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  338. isp5_write(val, DM365_ISP5_CCDCMUX);
  339. }
  340. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  341. void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  342. {
  343. if (!oper_cfg.hw_ops.set_pg_frame_size)
  344. return;
  345. oper_cfg.hw_ops.set_pg_frame_size(frame_size);
  346. }
  347. EXPORT_SYMBOL(vpss_set_pg_frame_size);
  348. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  349. {
  350. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  351. current_reg |= (frame_size.pplen - 1);
  352. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  353. }
  354. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  355. static int vpss_probe(struct platform_device *pdev)
  356. {
  357. struct resource *r1, *r2;
  358. char *platform_name;
  359. int status;
  360. if (!pdev->dev.platform_data) {
  361. dev_err(&pdev->dev, "no platform data\n");
  362. return -ENOENT;
  363. }
  364. platform_name = pdev->dev.platform_data;
  365. if (!strcmp(platform_name, "dm355_vpss"))
  366. oper_cfg.platform = DM355;
  367. else if (!strcmp(platform_name, "dm365_vpss"))
  368. oper_cfg.platform = DM365;
  369. else if (!strcmp(platform_name, "dm644x_vpss"))
  370. oper_cfg.platform = DM644X;
  371. else {
  372. dev_err(&pdev->dev, "vpss driver not supported on"
  373. " this platform\n");
  374. return -ENODEV;
  375. }
  376. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  377. r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  378. if (!r1)
  379. return -ENOENT;
  380. r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
  381. if (!r1)
  382. return -EBUSY;
  383. oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
  384. if (!oper_cfg.vpss_regs_base0) {
  385. status = -EBUSY;
  386. goto fail1;
  387. }
  388. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  389. r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  390. if (!r2) {
  391. status = -ENOENT;
  392. goto fail2;
  393. }
  394. r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
  395. if (!r2) {
  396. status = -EBUSY;
  397. goto fail2;
  398. }
  399. oper_cfg.vpss_regs_base1 = ioremap(r2->start,
  400. resource_size(r2));
  401. if (!oper_cfg.vpss_regs_base1) {
  402. status = -EBUSY;
  403. goto fail3;
  404. }
  405. }
  406. if (oper_cfg.platform == DM355) {
  407. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  408. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  409. /* Setup vpss interrupts */
  410. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  411. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  412. } else if (oper_cfg.platform == DM365) {
  413. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  414. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  415. /* Setup vpss interrupts */
  416. isp5_write((isp5_read(DM365_ISP5_PCCR) |
  417. DM365_ISP5_PCCR_BL_CLK_ENABLE |
  418. DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
  419. DM365_ISP5_PCCR_H3A_CLK_ENABLE |
  420. DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
  421. DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
  422. DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
  423. DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
  424. isp5_write((isp5_read(DM365_ISP5_BCR) |
  425. DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
  426. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  427. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  428. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  429. } else
  430. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  431. spin_lock_init(&oper_cfg.vpss_lock);
  432. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  433. return 0;
  434. fail3:
  435. release_mem_region(r2->start, resource_size(r2));
  436. fail2:
  437. iounmap(oper_cfg.vpss_regs_base0);
  438. fail1:
  439. release_mem_region(r1->start, resource_size(r1));
  440. return status;
  441. }
  442. static int vpss_remove(struct platform_device *pdev)
  443. {
  444. struct resource *res;
  445. iounmap(oper_cfg.vpss_regs_base0);
  446. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  447. release_mem_region(res->start, resource_size(res));
  448. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  449. iounmap(oper_cfg.vpss_regs_base1);
  450. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  451. release_mem_region(res->start, resource_size(res));
  452. }
  453. return 0;
  454. }
  455. static struct platform_driver vpss_driver = {
  456. .driver = {
  457. .name = "vpss",
  458. .owner = THIS_MODULE,
  459. },
  460. .remove = vpss_remove,
  461. .probe = vpss_probe,
  462. };
  463. static void vpss_exit(void)
  464. {
  465. iounmap(oper_cfg.vpss_regs_base2);
  466. release_mem_region(VPSS_CLK_CTRL, 4);
  467. platform_driver_unregister(&vpss_driver);
  468. }
  469. static int __init vpss_init(void)
  470. {
  471. if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
  472. return -EBUSY;
  473. oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
  474. writel(VPSS_CLK_CTRL_VENCCLKEN |
  475. VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
  476. return platform_driver_register(&vpss_driver);
  477. }
  478. subsys_initcall(vpss_init);
  479. module_exit(vpss_exit);