vpbe_osd.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619
  1. /*
  2. * Copyright (C) 2007-2010 Texas Instruments Inc
  3. * Copyright (C) 2007 MontaVista Software, Inc.
  4. *
  5. * Andy Lowe (alowe@mvista.com), MontaVista Software
  6. * - Initial version
  7. * Murali Karicheri (mkaricheri@gmail.com), Texas Instruments Ltd.
  8. * - ported to sub device interface
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation version 2.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/clk.h>
  29. #include <linux/slab.h>
  30. #include <mach/cputype.h>
  31. #include <mach/hardware.h>
  32. #include <media/davinci/vpss.h>
  33. #include <media/v4l2-device.h>
  34. #include <media/davinci/vpbe_types.h>
  35. #include <media/davinci/vpbe_osd.h>
  36. #include <linux/io.h>
  37. #include "vpbe_osd_regs.h"
  38. #define MODULE_NAME "davinci-vpbe-osd"
  39. static struct platform_device_id vpbe_osd_devtype[] = {
  40. {
  41. .name = DM644X_VPBE_OSD_SUBDEV_NAME,
  42. .driver_data = VPBE_VERSION_1,
  43. }, {
  44. .name = DM365_VPBE_OSD_SUBDEV_NAME,
  45. .driver_data = VPBE_VERSION_2,
  46. }, {
  47. .name = DM355_VPBE_OSD_SUBDEV_NAME,
  48. .driver_data = VPBE_VERSION_3,
  49. },
  50. };
  51. MODULE_DEVICE_TABLE(platform, vpbe_osd_devtype);
  52. /* register access routines */
  53. static inline u32 osd_read(struct osd_state *sd, u32 offset)
  54. {
  55. struct osd_state *osd = sd;
  56. return readl(osd->osd_base + offset);
  57. }
  58. static inline u32 osd_write(struct osd_state *sd, u32 val, u32 offset)
  59. {
  60. struct osd_state *osd = sd;
  61. writel(val, osd->osd_base + offset);
  62. return val;
  63. }
  64. static inline u32 osd_set(struct osd_state *sd, u32 mask, u32 offset)
  65. {
  66. struct osd_state *osd = sd;
  67. void __iomem *addr = osd->osd_base + offset;
  68. u32 val = readl(addr) | mask;
  69. writel(val, addr);
  70. return val;
  71. }
  72. static inline u32 osd_clear(struct osd_state *sd, u32 mask, u32 offset)
  73. {
  74. struct osd_state *osd = sd;
  75. void __iomem *addr = osd->osd_base + offset;
  76. u32 val = readl(addr) & ~mask;
  77. writel(val, addr);
  78. return val;
  79. }
  80. static inline u32 osd_modify(struct osd_state *sd, u32 mask, u32 val,
  81. u32 offset)
  82. {
  83. struct osd_state *osd = sd;
  84. void __iomem *addr = osd->osd_base + offset;
  85. u32 new_val = (readl(addr) & ~mask) | (val & mask);
  86. writel(new_val, addr);
  87. return new_val;
  88. }
  89. /* define some macros for layer and pixfmt classification */
  90. #define is_osd_win(layer) (((layer) == WIN_OSD0) || ((layer) == WIN_OSD1))
  91. #define is_vid_win(layer) (((layer) == WIN_VID0) || ((layer) == WIN_VID1))
  92. #define is_rgb_pixfmt(pixfmt) \
  93. (((pixfmt) == PIXFMT_RGB565) || ((pixfmt) == PIXFMT_RGB888))
  94. #define is_yc_pixfmt(pixfmt) \
  95. (((pixfmt) == PIXFMT_YCbCrI) || ((pixfmt) == PIXFMT_YCrCbI) || \
  96. ((pixfmt) == PIXFMT_NV12))
  97. #define MAX_WIN_SIZE OSD_VIDWIN0XP_V0X
  98. #define MAX_LINE_LENGTH (OSD_VIDWIN0OFST_V0LO << 5)
  99. /**
  100. * _osd_dm6446_vid0_pingpong() - field inversion fix for DM6446
  101. * @sd - ptr to struct osd_state
  102. * @field_inversion - inversion flag
  103. * @fb_base_phys - frame buffer address
  104. * @lconfig - ptr to layer config
  105. *
  106. * This routine implements a workaround for the field signal inversion silicon
  107. * erratum described in Advisory 1.3.8 for the DM6446. The fb_base_phys and
  108. * lconfig parameters apply to the vid0 window. This routine should be called
  109. * whenever the vid0 layer configuration or start address is modified, or when
  110. * the OSD field inversion setting is modified.
  111. * Returns: 1 if the ping-pong buffers need to be toggled in the vsync isr, or
  112. * 0 otherwise
  113. */
  114. static int _osd_dm6446_vid0_pingpong(struct osd_state *sd,
  115. int field_inversion,
  116. unsigned long fb_base_phys,
  117. const struct osd_layer_config *lconfig)
  118. {
  119. struct osd_platform_data *pdata;
  120. pdata = (struct osd_platform_data *)sd->dev->platform_data;
  121. if (pdata != NULL && pdata->field_inv_wa_enable) {
  122. if (!field_inversion || !lconfig->interlaced) {
  123. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  124. osd_write(sd, fb_base_phys & ~0x1F, OSD_PPVWIN0ADR);
  125. osd_modify(sd, OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, 0,
  126. OSD_MISCCTL);
  127. return 0;
  128. } else {
  129. unsigned miscctl = OSD_MISCCTL_PPRV;
  130. osd_write(sd,
  131. (fb_base_phys & ~0x1F) - lconfig->line_length,
  132. OSD_VIDWIN0ADR);
  133. osd_write(sd,
  134. (fb_base_phys & ~0x1F) + lconfig->line_length,
  135. OSD_PPVWIN0ADR);
  136. osd_modify(sd,
  137. OSD_MISCCTL_PPSW | OSD_MISCCTL_PPRV, miscctl,
  138. OSD_MISCCTL);
  139. return 1;
  140. }
  141. }
  142. return 0;
  143. }
  144. static void _osd_set_field_inversion(struct osd_state *sd, int enable)
  145. {
  146. unsigned fsinv = 0;
  147. if (enable)
  148. fsinv = OSD_MODE_FSINV;
  149. osd_modify(sd, OSD_MODE_FSINV, fsinv, OSD_MODE);
  150. }
  151. static void _osd_set_blink_attribute(struct osd_state *sd, int enable,
  152. enum osd_blink_interval blink)
  153. {
  154. u32 osdatrmd = 0;
  155. if (enable) {
  156. osdatrmd |= OSD_OSDATRMD_BLNK;
  157. osdatrmd |= blink << OSD_OSDATRMD_BLNKINT_SHIFT;
  158. }
  159. /* caller must ensure that OSD1 is configured in attribute mode */
  160. osd_modify(sd, OSD_OSDATRMD_BLNKINT | OSD_OSDATRMD_BLNK, osdatrmd,
  161. OSD_OSDATRMD);
  162. }
  163. static void _osd_set_rom_clut(struct osd_state *sd,
  164. enum osd_rom_clut rom_clut)
  165. {
  166. if (rom_clut == ROM_CLUT0)
  167. osd_clear(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  168. else
  169. osd_set(sd, OSD_MISCCTL_RSEL, OSD_MISCCTL);
  170. }
  171. static void _osd_set_palette_map(struct osd_state *sd,
  172. enum osd_win_layer osdwin,
  173. unsigned char pixel_value,
  174. unsigned char clut_index,
  175. enum osd_pix_format pixfmt)
  176. {
  177. static const int map_2bpp[] = { 0, 5, 10, 15 };
  178. static const int map_1bpp[] = { 0, 15 };
  179. int bmp_offset;
  180. int bmp_shift;
  181. int bmp_mask;
  182. int bmp_reg;
  183. switch (pixfmt) {
  184. case PIXFMT_1BPP:
  185. bmp_reg = map_1bpp[pixel_value & 0x1];
  186. break;
  187. case PIXFMT_2BPP:
  188. bmp_reg = map_2bpp[pixel_value & 0x3];
  189. break;
  190. case PIXFMT_4BPP:
  191. bmp_reg = pixel_value & 0xf;
  192. break;
  193. default:
  194. return;
  195. }
  196. switch (osdwin) {
  197. case OSDWIN_OSD0:
  198. bmp_offset = OSD_W0BMP01 + (bmp_reg >> 1) * sizeof(u32);
  199. break;
  200. case OSDWIN_OSD1:
  201. bmp_offset = OSD_W1BMP01 + (bmp_reg >> 1) * sizeof(u32);
  202. break;
  203. default:
  204. return;
  205. }
  206. if (bmp_reg & 1) {
  207. bmp_shift = 8;
  208. bmp_mask = 0xff << 8;
  209. } else {
  210. bmp_shift = 0;
  211. bmp_mask = 0xff;
  212. }
  213. osd_modify(sd, bmp_mask, clut_index << bmp_shift, bmp_offset);
  214. }
  215. static void _osd_set_rec601_attenuation(struct osd_state *sd,
  216. enum osd_win_layer osdwin, int enable)
  217. {
  218. switch (osdwin) {
  219. case OSDWIN_OSD0:
  220. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  221. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  222. OSD_OSDWIN0MD);
  223. if (sd->vpbe_type == VPBE_VERSION_1)
  224. osd_modify(sd, OSD_OSDWIN0MD_ATN0E,
  225. enable ? OSD_OSDWIN0MD_ATN0E : 0,
  226. OSD_OSDWIN0MD);
  227. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  228. (sd->vpbe_type == VPBE_VERSION_2))
  229. osd_modify(sd, OSD_EXTMODE_ATNOSD0EN,
  230. enable ? OSD_EXTMODE_ATNOSD0EN : 0,
  231. OSD_EXTMODE);
  232. break;
  233. case OSDWIN_OSD1:
  234. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  235. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  236. OSD_OSDWIN1MD);
  237. if (sd->vpbe_type == VPBE_VERSION_1)
  238. osd_modify(sd, OSD_OSDWIN1MD_ATN1E,
  239. enable ? OSD_OSDWIN1MD_ATN1E : 0,
  240. OSD_OSDWIN1MD);
  241. else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  242. (sd->vpbe_type == VPBE_VERSION_2))
  243. osd_modify(sd, OSD_EXTMODE_ATNOSD1EN,
  244. enable ? OSD_EXTMODE_ATNOSD1EN : 0,
  245. OSD_EXTMODE);
  246. break;
  247. }
  248. }
  249. static void _osd_set_blending_factor(struct osd_state *sd,
  250. enum osd_win_layer osdwin,
  251. enum osd_blending_factor blend)
  252. {
  253. switch (osdwin) {
  254. case OSDWIN_OSD0:
  255. osd_modify(sd, OSD_OSDWIN0MD_BLND0,
  256. blend << OSD_OSDWIN0MD_BLND0_SHIFT, OSD_OSDWIN0MD);
  257. break;
  258. case OSDWIN_OSD1:
  259. osd_modify(sd, OSD_OSDWIN1MD_BLND1,
  260. blend << OSD_OSDWIN1MD_BLND1_SHIFT, OSD_OSDWIN1MD);
  261. break;
  262. }
  263. }
  264. static void _osd_enable_rgb888_pixblend(struct osd_state *sd,
  265. enum osd_win_layer osdwin)
  266. {
  267. osd_modify(sd, OSD_MISCCTL_BLDSEL, 0, OSD_MISCCTL);
  268. switch (osdwin) {
  269. case OSDWIN_OSD0:
  270. osd_modify(sd, OSD_EXTMODE_OSD0BLDCHR,
  271. OSD_EXTMODE_OSD0BLDCHR, OSD_EXTMODE);
  272. break;
  273. case OSDWIN_OSD1:
  274. osd_modify(sd, OSD_EXTMODE_OSD1BLDCHR,
  275. OSD_EXTMODE_OSD1BLDCHR, OSD_EXTMODE);
  276. break;
  277. }
  278. }
  279. static void _osd_enable_color_key(struct osd_state *sd,
  280. enum osd_win_layer osdwin,
  281. unsigned colorkey,
  282. enum osd_pix_format pixfmt)
  283. {
  284. switch (pixfmt) {
  285. case PIXFMT_1BPP:
  286. case PIXFMT_2BPP:
  287. case PIXFMT_4BPP:
  288. case PIXFMT_8BPP:
  289. if (sd->vpbe_type == VPBE_VERSION_3) {
  290. switch (osdwin) {
  291. case OSDWIN_OSD0:
  292. osd_modify(sd, OSD_TRANSPBMPIDX_BMP0,
  293. colorkey <<
  294. OSD_TRANSPBMPIDX_BMP0_SHIFT,
  295. OSD_TRANSPBMPIDX);
  296. break;
  297. case OSDWIN_OSD1:
  298. osd_modify(sd, OSD_TRANSPBMPIDX_BMP1,
  299. colorkey <<
  300. OSD_TRANSPBMPIDX_BMP1_SHIFT,
  301. OSD_TRANSPBMPIDX);
  302. break;
  303. }
  304. }
  305. break;
  306. case PIXFMT_RGB565:
  307. if (sd->vpbe_type == VPBE_VERSION_1)
  308. osd_write(sd, colorkey & OSD_TRANSPVAL_RGBTRANS,
  309. OSD_TRANSPVAL);
  310. else if (sd->vpbe_type == VPBE_VERSION_3)
  311. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  312. OSD_TRANSPVALL);
  313. break;
  314. case PIXFMT_YCbCrI:
  315. case PIXFMT_YCrCbI:
  316. if (sd->vpbe_type == VPBE_VERSION_3)
  317. osd_modify(sd, OSD_TRANSPVALU_Y, colorkey,
  318. OSD_TRANSPVALU);
  319. break;
  320. case PIXFMT_RGB888:
  321. if (sd->vpbe_type == VPBE_VERSION_3) {
  322. osd_write(sd, colorkey & OSD_TRANSPVALL_RGBL,
  323. OSD_TRANSPVALL);
  324. osd_modify(sd, OSD_TRANSPVALU_RGBU, colorkey >> 16,
  325. OSD_TRANSPVALU);
  326. }
  327. break;
  328. default:
  329. break;
  330. }
  331. switch (osdwin) {
  332. case OSDWIN_OSD0:
  333. osd_set(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  334. break;
  335. case OSDWIN_OSD1:
  336. osd_set(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  337. break;
  338. }
  339. }
  340. static void _osd_disable_color_key(struct osd_state *sd,
  341. enum osd_win_layer osdwin)
  342. {
  343. switch (osdwin) {
  344. case OSDWIN_OSD0:
  345. osd_clear(sd, OSD_OSDWIN0MD_TE0, OSD_OSDWIN0MD);
  346. break;
  347. case OSDWIN_OSD1:
  348. osd_clear(sd, OSD_OSDWIN1MD_TE1, OSD_OSDWIN1MD);
  349. break;
  350. }
  351. }
  352. static void _osd_set_osd_clut(struct osd_state *sd,
  353. enum osd_win_layer osdwin,
  354. enum osd_clut clut)
  355. {
  356. u32 winmd = 0;
  357. switch (osdwin) {
  358. case OSDWIN_OSD0:
  359. if (clut == RAM_CLUT)
  360. winmd |= OSD_OSDWIN0MD_CLUTS0;
  361. osd_modify(sd, OSD_OSDWIN0MD_CLUTS0, winmd, OSD_OSDWIN0MD);
  362. break;
  363. case OSDWIN_OSD1:
  364. if (clut == RAM_CLUT)
  365. winmd |= OSD_OSDWIN1MD_CLUTS1;
  366. osd_modify(sd, OSD_OSDWIN1MD_CLUTS1, winmd, OSD_OSDWIN1MD);
  367. break;
  368. }
  369. }
  370. static void _osd_set_zoom(struct osd_state *sd, enum osd_layer layer,
  371. enum osd_zoom_factor h_zoom,
  372. enum osd_zoom_factor v_zoom)
  373. {
  374. u32 winmd = 0;
  375. switch (layer) {
  376. case WIN_OSD0:
  377. winmd |= (h_zoom << OSD_OSDWIN0MD_OHZ0_SHIFT);
  378. winmd |= (v_zoom << OSD_OSDWIN0MD_OVZ0_SHIFT);
  379. osd_modify(sd, OSD_OSDWIN0MD_OHZ0 | OSD_OSDWIN0MD_OVZ0, winmd,
  380. OSD_OSDWIN0MD);
  381. break;
  382. case WIN_VID0:
  383. winmd |= (h_zoom << OSD_VIDWINMD_VHZ0_SHIFT);
  384. winmd |= (v_zoom << OSD_VIDWINMD_VVZ0_SHIFT);
  385. osd_modify(sd, OSD_VIDWINMD_VHZ0 | OSD_VIDWINMD_VVZ0, winmd,
  386. OSD_VIDWINMD);
  387. break;
  388. case WIN_OSD1:
  389. winmd |= (h_zoom << OSD_OSDWIN1MD_OHZ1_SHIFT);
  390. winmd |= (v_zoom << OSD_OSDWIN1MD_OVZ1_SHIFT);
  391. osd_modify(sd, OSD_OSDWIN1MD_OHZ1 | OSD_OSDWIN1MD_OVZ1, winmd,
  392. OSD_OSDWIN1MD);
  393. break;
  394. case WIN_VID1:
  395. winmd |= (h_zoom << OSD_VIDWINMD_VHZ1_SHIFT);
  396. winmd |= (v_zoom << OSD_VIDWINMD_VVZ1_SHIFT);
  397. osd_modify(sd, OSD_VIDWINMD_VHZ1 | OSD_VIDWINMD_VVZ1, winmd,
  398. OSD_VIDWINMD);
  399. break;
  400. }
  401. }
  402. static void _osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  403. {
  404. switch (layer) {
  405. case WIN_OSD0:
  406. osd_clear(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  407. break;
  408. case WIN_VID0:
  409. osd_clear(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  410. break;
  411. case WIN_OSD1:
  412. /* disable attribute mode as well as disabling the window */
  413. osd_clear(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  414. OSD_OSDWIN1MD);
  415. break;
  416. case WIN_VID1:
  417. osd_clear(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  418. break;
  419. }
  420. }
  421. static void osd_disable_layer(struct osd_state *sd, enum osd_layer layer)
  422. {
  423. struct osd_state *osd = sd;
  424. struct osd_window_state *win = &osd->win[layer];
  425. unsigned long flags;
  426. spin_lock_irqsave(&osd->lock, flags);
  427. if (!win->is_enabled) {
  428. spin_unlock_irqrestore(&osd->lock, flags);
  429. return;
  430. }
  431. win->is_enabled = 0;
  432. _osd_disable_layer(sd, layer);
  433. spin_unlock_irqrestore(&osd->lock, flags);
  434. }
  435. static void _osd_enable_attribute_mode(struct osd_state *sd)
  436. {
  437. /* enable attribute mode for OSD1 */
  438. osd_set(sd, OSD_OSDWIN1MD_OASW, OSD_OSDWIN1MD);
  439. }
  440. static void _osd_enable_layer(struct osd_state *sd, enum osd_layer layer)
  441. {
  442. switch (layer) {
  443. case WIN_OSD0:
  444. osd_set(sd, OSD_OSDWIN0MD_OACT0, OSD_OSDWIN0MD);
  445. break;
  446. case WIN_VID0:
  447. osd_set(sd, OSD_VIDWINMD_ACT0, OSD_VIDWINMD);
  448. break;
  449. case WIN_OSD1:
  450. /* enable OSD1 and disable attribute mode */
  451. osd_modify(sd, OSD_OSDWIN1MD_OASW | OSD_OSDWIN1MD_OACT1,
  452. OSD_OSDWIN1MD_OACT1, OSD_OSDWIN1MD);
  453. break;
  454. case WIN_VID1:
  455. osd_set(sd, OSD_VIDWINMD_ACT1, OSD_VIDWINMD);
  456. break;
  457. }
  458. }
  459. static int osd_enable_layer(struct osd_state *sd, enum osd_layer layer,
  460. int otherwin)
  461. {
  462. struct osd_state *osd = sd;
  463. struct osd_window_state *win = &osd->win[layer];
  464. struct osd_layer_config *cfg = &win->lconfig;
  465. unsigned long flags;
  466. spin_lock_irqsave(&osd->lock, flags);
  467. /*
  468. * use otherwin flag to know this is the other vid window
  469. * in YUV420 mode, if is, skip this check
  470. */
  471. if (!otherwin && (!win->is_allocated ||
  472. !win->fb_base_phys ||
  473. !cfg->line_length ||
  474. !cfg->xsize ||
  475. !cfg->ysize)) {
  476. spin_unlock_irqrestore(&osd->lock, flags);
  477. return -1;
  478. }
  479. if (win->is_enabled) {
  480. spin_unlock_irqrestore(&osd->lock, flags);
  481. return 0;
  482. }
  483. win->is_enabled = 1;
  484. if (cfg->pixfmt != PIXFMT_OSD_ATTR)
  485. _osd_enable_layer(sd, layer);
  486. else {
  487. _osd_enable_attribute_mode(sd);
  488. _osd_set_blink_attribute(sd, osd->is_blinking, osd->blink);
  489. }
  490. spin_unlock_irqrestore(&osd->lock, flags);
  491. return 0;
  492. }
  493. #define OSD_SRC_ADDR_HIGH4 0x7800000
  494. #define OSD_SRC_ADDR_HIGH7 0x7F0000
  495. #define OSD_SRCADD_OFSET_SFT 23
  496. #define OSD_SRCADD_ADD_SFT 16
  497. #define OSD_WINADL_MASK 0xFFFF
  498. #define OSD_WINOFST_MASK 0x1000
  499. #define VPBE_REG_BASE 0x80000000
  500. static void _osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  501. unsigned long fb_base_phys,
  502. unsigned long cbcr_ofst)
  503. {
  504. if (sd->vpbe_type == VPBE_VERSION_1) {
  505. switch (layer) {
  506. case WIN_OSD0:
  507. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN0ADR);
  508. break;
  509. case WIN_VID0:
  510. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN0ADR);
  511. break;
  512. case WIN_OSD1:
  513. osd_write(sd, fb_base_phys & ~0x1F, OSD_OSDWIN1ADR);
  514. break;
  515. case WIN_VID1:
  516. osd_write(sd, fb_base_phys & ~0x1F, OSD_VIDWIN1ADR);
  517. break;
  518. }
  519. } else if (sd->vpbe_type == VPBE_VERSION_3) {
  520. unsigned long fb_offset_32 =
  521. (fb_base_phys - VPBE_REG_BASE) >> 5;
  522. switch (layer) {
  523. case WIN_OSD0:
  524. osd_modify(sd, OSD_OSDWINADH_O0AH,
  525. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  526. OSD_OSDWINADH_O0AH_SHIFT),
  527. OSD_OSDWINADH);
  528. osd_write(sd, fb_offset_32 & OSD_OSDWIN0ADL_O0AL,
  529. OSD_OSDWIN0ADL);
  530. break;
  531. case WIN_VID0:
  532. osd_modify(sd, OSD_VIDWINADH_V0AH,
  533. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  534. OSD_VIDWINADH_V0AH_SHIFT),
  535. OSD_VIDWINADH);
  536. osd_write(sd, fb_offset_32 & OSD_VIDWIN0ADL_V0AL,
  537. OSD_VIDWIN0ADL);
  538. break;
  539. case WIN_OSD1:
  540. osd_modify(sd, OSD_OSDWINADH_O1AH,
  541. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  542. OSD_OSDWINADH_O1AH_SHIFT),
  543. OSD_OSDWINADH);
  544. osd_write(sd, fb_offset_32 & OSD_OSDWIN1ADL_O1AL,
  545. OSD_OSDWIN1ADL);
  546. break;
  547. case WIN_VID1:
  548. osd_modify(sd, OSD_VIDWINADH_V1AH,
  549. fb_offset_32 >> (OSD_SRCADD_ADD_SFT -
  550. OSD_VIDWINADH_V1AH_SHIFT),
  551. OSD_VIDWINADH);
  552. osd_write(sd, fb_offset_32 & OSD_VIDWIN1ADL_V1AL,
  553. OSD_VIDWIN1ADL);
  554. break;
  555. }
  556. } else if (sd->vpbe_type == VPBE_VERSION_2) {
  557. struct osd_window_state *win = &sd->win[layer];
  558. unsigned long fb_offset_32, cbcr_offset_32;
  559. fb_offset_32 = fb_base_phys - VPBE_REG_BASE;
  560. if (cbcr_ofst)
  561. cbcr_offset_32 = cbcr_ofst;
  562. else
  563. cbcr_offset_32 = win->lconfig.line_length *
  564. win->lconfig.ysize;
  565. cbcr_offset_32 += fb_offset_32;
  566. fb_offset_32 = fb_offset_32 >> 5;
  567. cbcr_offset_32 = cbcr_offset_32 >> 5;
  568. /*
  569. * DM365: start address is 27-bit long address b26 - b23 are
  570. * in offset register b12 - b9, and * bit 26 has to be '1'
  571. */
  572. if (win->lconfig.pixfmt == PIXFMT_NV12) {
  573. switch (layer) {
  574. case WIN_VID0:
  575. case WIN_VID1:
  576. /* Y is in VID0 */
  577. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  578. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  579. (OSD_SRCADD_OFSET_SFT -
  580. OSD_WINOFST_AH_SHIFT)) |
  581. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  582. osd_modify(sd, OSD_VIDWINADH_V0AH,
  583. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  584. (OSD_SRCADD_ADD_SFT -
  585. OSD_VIDWINADH_V0AH_SHIFT),
  586. OSD_VIDWINADH);
  587. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  588. OSD_VIDWIN0ADL);
  589. /* CbCr is in VID1 */
  590. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  591. ((cbcr_offset_32 &
  592. OSD_SRC_ADDR_HIGH4) >>
  593. (OSD_SRCADD_OFSET_SFT -
  594. OSD_WINOFST_AH_SHIFT)) |
  595. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  596. osd_modify(sd, OSD_VIDWINADH_V1AH,
  597. (cbcr_offset_32 &
  598. OSD_SRC_ADDR_HIGH7) >>
  599. (OSD_SRCADD_ADD_SFT -
  600. OSD_VIDWINADH_V1AH_SHIFT),
  601. OSD_VIDWINADH);
  602. osd_write(sd, cbcr_offset_32 & OSD_WINADL_MASK,
  603. OSD_VIDWIN1ADL);
  604. break;
  605. default:
  606. break;
  607. }
  608. }
  609. switch (layer) {
  610. case WIN_OSD0:
  611. osd_modify(sd, OSD_OSDWIN0OFST_O0AH,
  612. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  613. (OSD_SRCADD_OFSET_SFT -
  614. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  615. OSD_OSDWIN0OFST);
  616. osd_modify(sd, OSD_OSDWINADH_O0AH,
  617. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  618. (OSD_SRCADD_ADD_SFT -
  619. OSD_OSDWINADH_O0AH_SHIFT), OSD_OSDWINADH);
  620. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  621. OSD_OSDWIN0ADL);
  622. break;
  623. case WIN_VID0:
  624. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  625. osd_modify(sd, OSD_VIDWIN0OFST_V0AH,
  626. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  627. (OSD_SRCADD_OFSET_SFT -
  628. OSD_WINOFST_AH_SHIFT)) |
  629. OSD_WINOFST_MASK, OSD_VIDWIN0OFST);
  630. osd_modify(sd, OSD_VIDWINADH_V0AH,
  631. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  632. (OSD_SRCADD_ADD_SFT -
  633. OSD_VIDWINADH_V0AH_SHIFT),
  634. OSD_VIDWINADH);
  635. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  636. OSD_VIDWIN0ADL);
  637. }
  638. break;
  639. case WIN_OSD1:
  640. osd_modify(sd, OSD_OSDWIN1OFST_O1AH,
  641. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  642. (OSD_SRCADD_OFSET_SFT -
  643. OSD_WINOFST_AH_SHIFT)) | OSD_WINOFST_MASK,
  644. OSD_OSDWIN1OFST);
  645. osd_modify(sd, OSD_OSDWINADH_O1AH,
  646. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  647. (OSD_SRCADD_ADD_SFT -
  648. OSD_OSDWINADH_O1AH_SHIFT),
  649. OSD_OSDWINADH);
  650. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  651. OSD_OSDWIN1ADL);
  652. break;
  653. case WIN_VID1:
  654. if (win->lconfig.pixfmt != PIXFMT_NV12) {
  655. osd_modify(sd, OSD_VIDWIN1OFST_V1AH,
  656. ((fb_offset_32 & OSD_SRC_ADDR_HIGH4) >>
  657. (OSD_SRCADD_OFSET_SFT -
  658. OSD_WINOFST_AH_SHIFT)) |
  659. OSD_WINOFST_MASK, OSD_VIDWIN1OFST);
  660. osd_modify(sd, OSD_VIDWINADH_V1AH,
  661. (fb_offset_32 & OSD_SRC_ADDR_HIGH7) >>
  662. (OSD_SRCADD_ADD_SFT -
  663. OSD_VIDWINADH_V1AH_SHIFT),
  664. OSD_VIDWINADH);
  665. osd_write(sd, fb_offset_32 & OSD_WINADL_MASK,
  666. OSD_VIDWIN1ADL);
  667. }
  668. break;
  669. }
  670. }
  671. }
  672. static void osd_start_layer(struct osd_state *sd, enum osd_layer layer,
  673. unsigned long fb_base_phys,
  674. unsigned long cbcr_ofst)
  675. {
  676. struct osd_state *osd = sd;
  677. struct osd_window_state *win = &osd->win[layer];
  678. struct osd_layer_config *cfg = &win->lconfig;
  679. unsigned long flags;
  680. spin_lock_irqsave(&osd->lock, flags);
  681. win->fb_base_phys = fb_base_phys & ~0x1F;
  682. _osd_start_layer(sd, layer, fb_base_phys, cbcr_ofst);
  683. if (layer == WIN_VID0) {
  684. osd->pingpong =
  685. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  686. win->fb_base_phys,
  687. cfg);
  688. }
  689. spin_unlock_irqrestore(&osd->lock, flags);
  690. }
  691. static void osd_get_layer_config(struct osd_state *sd, enum osd_layer layer,
  692. struct osd_layer_config *lconfig)
  693. {
  694. struct osd_state *osd = sd;
  695. struct osd_window_state *win = &osd->win[layer];
  696. unsigned long flags;
  697. spin_lock_irqsave(&osd->lock, flags);
  698. *lconfig = win->lconfig;
  699. spin_unlock_irqrestore(&osd->lock, flags);
  700. }
  701. /**
  702. * try_layer_config() - Try a specific configuration for the layer
  703. * @sd - ptr to struct osd_state
  704. * @layer - layer to configure
  705. * @lconfig - layer configuration to try
  706. *
  707. * If the requested lconfig is completely rejected and the value of lconfig on
  708. * exit is the current lconfig, then try_layer_config() returns 1. Otherwise,
  709. * try_layer_config() returns 0. A return value of 0 does not necessarily mean
  710. * that the value of lconfig on exit is identical to the value of lconfig on
  711. * entry, but merely that it represents a change from the current lconfig.
  712. */
  713. static int try_layer_config(struct osd_state *sd, enum osd_layer layer,
  714. struct osd_layer_config *lconfig)
  715. {
  716. struct osd_state *osd = sd;
  717. struct osd_window_state *win = &osd->win[layer];
  718. int bad_config = 0;
  719. /* verify that the pixel format is compatible with the layer */
  720. switch (lconfig->pixfmt) {
  721. case PIXFMT_1BPP:
  722. case PIXFMT_2BPP:
  723. case PIXFMT_4BPP:
  724. case PIXFMT_8BPP:
  725. case PIXFMT_RGB565:
  726. if (osd->vpbe_type == VPBE_VERSION_1)
  727. bad_config = !is_vid_win(layer);
  728. break;
  729. case PIXFMT_YCbCrI:
  730. case PIXFMT_YCrCbI:
  731. bad_config = !is_vid_win(layer);
  732. break;
  733. case PIXFMT_RGB888:
  734. if (osd->vpbe_type == VPBE_VERSION_1)
  735. bad_config = !is_vid_win(layer);
  736. else if ((osd->vpbe_type == VPBE_VERSION_3) ||
  737. (osd->vpbe_type == VPBE_VERSION_2))
  738. bad_config = !is_osd_win(layer);
  739. break;
  740. case PIXFMT_NV12:
  741. if (osd->vpbe_type != VPBE_VERSION_2)
  742. bad_config = 1;
  743. else
  744. bad_config = is_osd_win(layer);
  745. break;
  746. case PIXFMT_OSD_ATTR:
  747. bad_config = (layer != WIN_OSD1);
  748. break;
  749. default:
  750. bad_config = 1;
  751. break;
  752. }
  753. if (bad_config) {
  754. /*
  755. * The requested pixel format is incompatible with the layer,
  756. * so keep the current layer configuration.
  757. */
  758. *lconfig = win->lconfig;
  759. return bad_config;
  760. }
  761. /* DM6446: */
  762. /* only one OSD window at a time can use RGB pixel formats */
  763. if ((osd->vpbe_type == VPBE_VERSION_1) &&
  764. is_osd_win(layer) && is_rgb_pixfmt(lconfig->pixfmt)) {
  765. enum osd_pix_format pixfmt;
  766. if (layer == WIN_OSD0)
  767. pixfmt = osd->win[WIN_OSD1].lconfig.pixfmt;
  768. else
  769. pixfmt = osd->win[WIN_OSD0].lconfig.pixfmt;
  770. if (is_rgb_pixfmt(pixfmt)) {
  771. /*
  772. * The other OSD window is already configured for an
  773. * RGB, so keep the current layer configuration.
  774. */
  775. *lconfig = win->lconfig;
  776. return 1;
  777. }
  778. }
  779. /* DM6446: only one video window at a time can use RGB888 */
  780. if ((osd->vpbe_type == VPBE_VERSION_1) && is_vid_win(layer) &&
  781. lconfig->pixfmt == PIXFMT_RGB888) {
  782. enum osd_pix_format pixfmt;
  783. if (layer == WIN_VID0)
  784. pixfmt = osd->win[WIN_VID1].lconfig.pixfmt;
  785. else
  786. pixfmt = osd->win[WIN_VID0].lconfig.pixfmt;
  787. if (pixfmt == PIXFMT_RGB888) {
  788. /*
  789. * The other video window is already configured for
  790. * RGB888, so keep the current layer configuration.
  791. */
  792. *lconfig = win->lconfig;
  793. return 1;
  794. }
  795. }
  796. /* window dimensions must be non-zero */
  797. if (!lconfig->line_length || !lconfig->xsize || !lconfig->ysize) {
  798. *lconfig = win->lconfig;
  799. return 1;
  800. }
  801. /* round line_length up to a multiple of 32 */
  802. lconfig->line_length = ((lconfig->line_length + 31) / 32) * 32;
  803. lconfig->line_length =
  804. min(lconfig->line_length, (unsigned)MAX_LINE_LENGTH);
  805. lconfig->xsize = min(lconfig->xsize, (unsigned)MAX_WIN_SIZE);
  806. lconfig->ysize = min(lconfig->ysize, (unsigned)MAX_WIN_SIZE);
  807. lconfig->xpos = min(lconfig->xpos, (unsigned)MAX_WIN_SIZE);
  808. lconfig->ypos = min(lconfig->ypos, (unsigned)MAX_WIN_SIZE);
  809. lconfig->interlaced = (lconfig->interlaced != 0);
  810. if (lconfig->interlaced) {
  811. /* ysize and ypos must be even for interlaced displays */
  812. lconfig->ysize &= ~1;
  813. lconfig->ypos &= ~1;
  814. }
  815. return 0;
  816. }
  817. static void _osd_disable_vid_rgb888(struct osd_state *sd)
  818. {
  819. /*
  820. * The DM6446 supports RGB888 pixel format in a single video window.
  821. * This routine disables RGB888 pixel format for both video windows.
  822. * The caller must ensure that neither video window is currently
  823. * configured for RGB888 pixel format.
  824. */
  825. if (sd->vpbe_type == VPBE_VERSION_1)
  826. osd_clear(sd, OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  827. }
  828. static void _osd_enable_vid_rgb888(struct osd_state *sd,
  829. enum osd_layer layer)
  830. {
  831. /*
  832. * The DM6446 supports RGB888 pixel format in a single video window.
  833. * This routine enables RGB888 pixel format for the specified video
  834. * window. The caller must ensure that the other video window is not
  835. * currently configured for RGB888 pixel format, as this routine will
  836. * disable RGB888 pixel format for the other window.
  837. */
  838. if (sd->vpbe_type == VPBE_VERSION_1) {
  839. if (layer == WIN_VID0)
  840. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  841. OSD_MISCCTL_RGBEN, OSD_MISCCTL);
  842. else if (layer == WIN_VID1)
  843. osd_modify(sd, OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  844. OSD_MISCCTL_RGBEN | OSD_MISCCTL_RGBWIN,
  845. OSD_MISCCTL);
  846. }
  847. }
  848. static void _osd_set_cbcr_order(struct osd_state *sd,
  849. enum osd_pix_format pixfmt)
  850. {
  851. /*
  852. * The caller must ensure that all windows using YC pixfmt use the same
  853. * Cb/Cr order.
  854. */
  855. if (pixfmt == PIXFMT_YCbCrI)
  856. osd_clear(sd, OSD_MODE_CS, OSD_MODE);
  857. else if (pixfmt == PIXFMT_YCrCbI)
  858. osd_set(sd, OSD_MODE_CS, OSD_MODE);
  859. }
  860. static void _osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  861. const struct osd_layer_config *lconfig)
  862. {
  863. u32 winmd = 0, winmd_mask = 0, bmw = 0;
  864. _osd_set_cbcr_order(sd, lconfig->pixfmt);
  865. switch (layer) {
  866. case WIN_OSD0:
  867. if (sd->vpbe_type == VPBE_VERSION_1) {
  868. winmd_mask |= OSD_OSDWIN0MD_RGB0E;
  869. if (lconfig->pixfmt == PIXFMT_RGB565)
  870. winmd |= OSD_OSDWIN0MD_RGB0E;
  871. } else if ((sd->vpbe_type == VPBE_VERSION_3) ||
  872. (sd->vpbe_type == VPBE_VERSION_2)) {
  873. winmd_mask |= OSD_OSDWIN0MD_BMP0MD;
  874. switch (lconfig->pixfmt) {
  875. case PIXFMT_RGB565:
  876. winmd |= (1 <<
  877. OSD_OSDWIN0MD_BMP0MD_SHIFT);
  878. break;
  879. case PIXFMT_RGB888:
  880. winmd |= (2 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  881. _osd_enable_rgb888_pixblend(sd, OSDWIN_OSD0);
  882. break;
  883. case PIXFMT_YCbCrI:
  884. case PIXFMT_YCrCbI:
  885. winmd |= (3 << OSD_OSDWIN0MD_BMP0MD_SHIFT);
  886. break;
  887. default:
  888. break;
  889. }
  890. }
  891. winmd_mask |= OSD_OSDWIN0MD_BMW0 | OSD_OSDWIN0MD_OFF0;
  892. switch (lconfig->pixfmt) {
  893. case PIXFMT_1BPP:
  894. bmw = 0;
  895. break;
  896. case PIXFMT_2BPP:
  897. bmw = 1;
  898. break;
  899. case PIXFMT_4BPP:
  900. bmw = 2;
  901. break;
  902. case PIXFMT_8BPP:
  903. bmw = 3;
  904. break;
  905. default:
  906. break;
  907. }
  908. winmd |= (bmw << OSD_OSDWIN0MD_BMW0_SHIFT);
  909. if (lconfig->interlaced)
  910. winmd |= OSD_OSDWIN0MD_OFF0;
  911. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN0MD);
  912. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN0OFST);
  913. osd_write(sd, lconfig->xpos, OSD_OSDWIN0XP);
  914. osd_write(sd, lconfig->xsize, OSD_OSDWIN0XL);
  915. if (lconfig->interlaced) {
  916. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN0YP);
  917. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN0YL);
  918. } else {
  919. osd_write(sd, lconfig->ypos, OSD_OSDWIN0YP);
  920. osd_write(sd, lconfig->ysize, OSD_OSDWIN0YL);
  921. }
  922. break;
  923. case WIN_VID0:
  924. winmd_mask |= OSD_VIDWINMD_VFF0;
  925. if (lconfig->interlaced)
  926. winmd |= OSD_VIDWINMD_VFF0;
  927. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  928. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN0OFST);
  929. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  930. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  931. /*
  932. * For YUV420P format the register contents are
  933. * duplicated in both VID registers
  934. */
  935. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  936. (lconfig->pixfmt == PIXFMT_NV12)) {
  937. /* other window also */
  938. if (lconfig->interlaced) {
  939. winmd_mask |= OSD_VIDWINMD_VFF1;
  940. winmd |= OSD_VIDWINMD_VFF1;
  941. osd_modify(sd, winmd_mask, winmd,
  942. OSD_VIDWINMD);
  943. }
  944. osd_modify(sd, OSD_MISCCTL_S420D,
  945. OSD_MISCCTL_S420D, OSD_MISCCTL);
  946. osd_write(sd, lconfig->line_length >> 5,
  947. OSD_VIDWIN1OFST);
  948. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  949. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  950. /*
  951. * if NV21 pixfmt and line length not 32B
  952. * aligned (e.g. NTSC), Need to set window
  953. * X pixel size to be 32B aligned as well
  954. */
  955. if (lconfig->xsize % 32) {
  956. osd_write(sd,
  957. ((lconfig->xsize + 31) & ~31),
  958. OSD_VIDWIN1XL);
  959. osd_write(sd,
  960. ((lconfig->xsize + 31) & ~31),
  961. OSD_VIDWIN0XL);
  962. }
  963. } else if ((sd->vpbe_type == VPBE_VERSION_2) &&
  964. (lconfig->pixfmt != PIXFMT_NV12)) {
  965. osd_modify(sd, OSD_MISCCTL_S420D, ~OSD_MISCCTL_S420D,
  966. OSD_MISCCTL);
  967. }
  968. if (lconfig->interlaced) {
  969. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN0YP);
  970. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN0YL);
  971. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  972. lconfig->pixfmt == PIXFMT_NV12) {
  973. osd_write(sd, lconfig->ypos >> 1,
  974. OSD_VIDWIN1YP);
  975. osd_write(sd, lconfig->ysize >> 1,
  976. OSD_VIDWIN1YL);
  977. }
  978. } else {
  979. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  980. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  981. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  982. lconfig->pixfmt == PIXFMT_NV12) {
  983. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  984. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  985. }
  986. }
  987. break;
  988. case WIN_OSD1:
  989. /*
  990. * The caller must ensure that OSD1 is disabled prior to
  991. * switching from a normal mode to attribute mode or from
  992. * attribute mode to a normal mode.
  993. */
  994. if (lconfig->pixfmt == PIXFMT_OSD_ATTR) {
  995. if (sd->vpbe_type == VPBE_VERSION_1) {
  996. winmd_mask |= OSD_OSDWIN1MD_ATN1E |
  997. OSD_OSDWIN1MD_RGB1E | OSD_OSDWIN1MD_CLUTS1 |
  998. OSD_OSDWIN1MD_BLND1 | OSD_OSDWIN1MD_TE1;
  999. } else {
  1000. winmd_mask |= OSD_OSDWIN1MD_BMP1MD |
  1001. OSD_OSDWIN1MD_CLUTS1 | OSD_OSDWIN1MD_BLND1 |
  1002. OSD_OSDWIN1MD_TE1;
  1003. }
  1004. } else {
  1005. if (sd->vpbe_type == VPBE_VERSION_1) {
  1006. winmd_mask |= OSD_OSDWIN1MD_RGB1E;
  1007. if (lconfig->pixfmt == PIXFMT_RGB565)
  1008. winmd |= OSD_OSDWIN1MD_RGB1E;
  1009. } else if ((sd->vpbe_type == VPBE_VERSION_3)
  1010. || (sd->vpbe_type == VPBE_VERSION_2)) {
  1011. winmd_mask |= OSD_OSDWIN1MD_BMP1MD;
  1012. switch (lconfig->pixfmt) {
  1013. case PIXFMT_RGB565:
  1014. winmd |=
  1015. (1 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1016. break;
  1017. case PIXFMT_RGB888:
  1018. winmd |=
  1019. (2 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1020. _osd_enable_rgb888_pixblend(sd,
  1021. OSDWIN_OSD1);
  1022. break;
  1023. case PIXFMT_YCbCrI:
  1024. case PIXFMT_YCrCbI:
  1025. winmd |=
  1026. (3 << OSD_OSDWIN1MD_BMP1MD_SHIFT);
  1027. break;
  1028. default:
  1029. break;
  1030. }
  1031. }
  1032. winmd_mask |= OSD_OSDWIN1MD_BMW1;
  1033. switch (lconfig->pixfmt) {
  1034. case PIXFMT_1BPP:
  1035. bmw = 0;
  1036. break;
  1037. case PIXFMT_2BPP:
  1038. bmw = 1;
  1039. break;
  1040. case PIXFMT_4BPP:
  1041. bmw = 2;
  1042. break;
  1043. case PIXFMT_8BPP:
  1044. bmw = 3;
  1045. break;
  1046. default:
  1047. break;
  1048. }
  1049. winmd |= (bmw << OSD_OSDWIN1MD_BMW1_SHIFT);
  1050. }
  1051. winmd_mask |= OSD_OSDWIN1MD_OFF1;
  1052. if (lconfig->interlaced)
  1053. winmd |= OSD_OSDWIN1MD_OFF1;
  1054. osd_modify(sd, winmd_mask, winmd, OSD_OSDWIN1MD);
  1055. osd_write(sd, lconfig->line_length >> 5, OSD_OSDWIN1OFST);
  1056. osd_write(sd, lconfig->xpos, OSD_OSDWIN1XP);
  1057. osd_write(sd, lconfig->xsize, OSD_OSDWIN1XL);
  1058. if (lconfig->interlaced) {
  1059. osd_write(sd, lconfig->ypos >> 1, OSD_OSDWIN1YP);
  1060. osd_write(sd, lconfig->ysize >> 1, OSD_OSDWIN1YL);
  1061. } else {
  1062. osd_write(sd, lconfig->ypos, OSD_OSDWIN1YP);
  1063. osd_write(sd, lconfig->ysize, OSD_OSDWIN1YL);
  1064. }
  1065. break;
  1066. case WIN_VID1:
  1067. winmd_mask |= OSD_VIDWINMD_VFF1;
  1068. if (lconfig->interlaced)
  1069. winmd |= OSD_VIDWINMD_VFF1;
  1070. osd_modify(sd, winmd_mask, winmd, OSD_VIDWINMD);
  1071. osd_write(sd, lconfig->line_length >> 5, OSD_VIDWIN1OFST);
  1072. osd_write(sd, lconfig->xpos, OSD_VIDWIN1XP);
  1073. osd_write(sd, lconfig->xsize, OSD_VIDWIN1XL);
  1074. /*
  1075. * For YUV420P format the register contents are
  1076. * duplicated in both VID registers
  1077. */
  1078. if (sd->vpbe_type == VPBE_VERSION_2) {
  1079. if (lconfig->pixfmt == PIXFMT_NV12) {
  1080. /* other window also */
  1081. if (lconfig->interlaced) {
  1082. winmd_mask |= OSD_VIDWINMD_VFF0;
  1083. winmd |= OSD_VIDWINMD_VFF0;
  1084. osd_modify(sd, winmd_mask, winmd,
  1085. OSD_VIDWINMD);
  1086. }
  1087. osd_modify(sd, OSD_MISCCTL_S420D,
  1088. OSD_MISCCTL_S420D, OSD_MISCCTL);
  1089. osd_write(sd, lconfig->line_length >> 5,
  1090. OSD_VIDWIN0OFST);
  1091. osd_write(sd, lconfig->xpos, OSD_VIDWIN0XP);
  1092. osd_write(sd, lconfig->xsize, OSD_VIDWIN0XL);
  1093. } else {
  1094. osd_modify(sd, OSD_MISCCTL_S420D,
  1095. ~OSD_MISCCTL_S420D, OSD_MISCCTL);
  1096. }
  1097. }
  1098. if (lconfig->interlaced) {
  1099. osd_write(sd, lconfig->ypos >> 1, OSD_VIDWIN1YP);
  1100. osd_write(sd, lconfig->ysize >> 1, OSD_VIDWIN1YL);
  1101. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1102. lconfig->pixfmt == PIXFMT_NV12) {
  1103. osd_write(sd, lconfig->ypos >> 1,
  1104. OSD_VIDWIN0YP);
  1105. osd_write(sd, lconfig->ysize >> 1,
  1106. OSD_VIDWIN0YL);
  1107. }
  1108. } else {
  1109. osd_write(sd, lconfig->ypos, OSD_VIDWIN1YP);
  1110. osd_write(sd, lconfig->ysize, OSD_VIDWIN1YL);
  1111. if ((sd->vpbe_type == VPBE_VERSION_2) &&
  1112. lconfig->pixfmt == PIXFMT_NV12) {
  1113. osd_write(sd, lconfig->ypos, OSD_VIDWIN0YP);
  1114. osd_write(sd, lconfig->ysize, OSD_VIDWIN0YL);
  1115. }
  1116. }
  1117. break;
  1118. }
  1119. }
  1120. static int osd_set_layer_config(struct osd_state *sd, enum osd_layer layer,
  1121. struct osd_layer_config *lconfig)
  1122. {
  1123. struct osd_state *osd = sd;
  1124. struct osd_window_state *win = &osd->win[layer];
  1125. struct osd_layer_config *cfg = &win->lconfig;
  1126. unsigned long flags;
  1127. int reject_config;
  1128. spin_lock_irqsave(&osd->lock, flags);
  1129. reject_config = try_layer_config(sd, layer, lconfig);
  1130. if (reject_config) {
  1131. spin_unlock_irqrestore(&osd->lock, flags);
  1132. return reject_config;
  1133. }
  1134. /* update the current Cb/Cr order */
  1135. if (is_yc_pixfmt(lconfig->pixfmt))
  1136. osd->yc_pixfmt = lconfig->pixfmt;
  1137. /*
  1138. * If we are switching OSD1 from normal mode to attribute mode or from
  1139. * attribute mode to normal mode, then we must disable the window.
  1140. */
  1141. if (layer == WIN_OSD1) {
  1142. if (((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1143. (cfg->pixfmt != PIXFMT_OSD_ATTR)) ||
  1144. ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1145. (cfg->pixfmt == PIXFMT_OSD_ATTR))) {
  1146. win->is_enabled = 0;
  1147. _osd_disable_layer(sd, layer);
  1148. }
  1149. }
  1150. _osd_set_layer_config(sd, layer, lconfig);
  1151. if (layer == WIN_OSD1) {
  1152. struct osd_osdwin_state *osdwin_state =
  1153. &osd->osdwin[OSDWIN_OSD1];
  1154. if ((lconfig->pixfmt != PIXFMT_OSD_ATTR) &&
  1155. (cfg->pixfmt == PIXFMT_OSD_ATTR)) {
  1156. /*
  1157. * We just switched OSD1 from attribute mode to normal
  1158. * mode, so we must initialize the CLUT select, the
  1159. * blend factor, transparency colorkey enable, and
  1160. * attenuation enable (DM6446 only) bits in the
  1161. * OSDWIN1MD register.
  1162. */
  1163. _osd_set_osd_clut(sd, OSDWIN_OSD1,
  1164. osdwin_state->clut);
  1165. _osd_set_blending_factor(sd, OSDWIN_OSD1,
  1166. osdwin_state->blend);
  1167. if (osdwin_state->colorkey_blending) {
  1168. _osd_enable_color_key(sd, OSDWIN_OSD1,
  1169. osdwin_state->
  1170. colorkey,
  1171. lconfig->pixfmt);
  1172. } else
  1173. _osd_disable_color_key(sd, OSDWIN_OSD1);
  1174. _osd_set_rec601_attenuation(sd, OSDWIN_OSD1,
  1175. osdwin_state->
  1176. rec601_attenuation);
  1177. } else if ((lconfig->pixfmt == PIXFMT_OSD_ATTR) &&
  1178. (cfg->pixfmt != PIXFMT_OSD_ATTR)) {
  1179. /*
  1180. * We just switched OSD1 from normal mode to attribute
  1181. * mode, so we must initialize the blink enable and
  1182. * blink interval bits in the OSDATRMD register.
  1183. */
  1184. _osd_set_blink_attribute(sd, osd->is_blinking,
  1185. osd->blink);
  1186. }
  1187. }
  1188. /*
  1189. * If we just switched to a 1-, 2-, or 4-bits-per-pixel bitmap format
  1190. * then configure a default palette map.
  1191. */
  1192. if ((lconfig->pixfmt != cfg->pixfmt) &&
  1193. ((lconfig->pixfmt == PIXFMT_1BPP) ||
  1194. (lconfig->pixfmt == PIXFMT_2BPP) ||
  1195. (lconfig->pixfmt == PIXFMT_4BPP))) {
  1196. enum osd_win_layer osdwin =
  1197. ((layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1);
  1198. struct osd_osdwin_state *osdwin_state =
  1199. &osd->osdwin[osdwin];
  1200. unsigned char clut_index;
  1201. unsigned char clut_entries = 0;
  1202. switch (lconfig->pixfmt) {
  1203. case PIXFMT_1BPP:
  1204. clut_entries = 2;
  1205. break;
  1206. case PIXFMT_2BPP:
  1207. clut_entries = 4;
  1208. break;
  1209. case PIXFMT_4BPP:
  1210. clut_entries = 16;
  1211. break;
  1212. default:
  1213. break;
  1214. }
  1215. /*
  1216. * The default palette map maps the pixel value to the clut
  1217. * index, i.e. pixel value 0 maps to clut entry 0, pixel value
  1218. * 1 maps to clut entry 1, etc.
  1219. */
  1220. for (clut_index = 0; clut_index < 16; clut_index++) {
  1221. osdwin_state->palette_map[clut_index] = clut_index;
  1222. if (clut_index < clut_entries) {
  1223. _osd_set_palette_map(sd, osdwin, clut_index,
  1224. clut_index,
  1225. lconfig->pixfmt);
  1226. }
  1227. }
  1228. }
  1229. *cfg = *lconfig;
  1230. /* DM6446: configure the RGB888 enable and window selection */
  1231. if (osd->win[WIN_VID0].lconfig.pixfmt == PIXFMT_RGB888)
  1232. _osd_enable_vid_rgb888(sd, WIN_VID0);
  1233. else if (osd->win[WIN_VID1].lconfig.pixfmt == PIXFMT_RGB888)
  1234. _osd_enable_vid_rgb888(sd, WIN_VID1);
  1235. else
  1236. _osd_disable_vid_rgb888(sd);
  1237. if (layer == WIN_VID0) {
  1238. osd->pingpong =
  1239. _osd_dm6446_vid0_pingpong(sd, osd->field_inversion,
  1240. win->fb_base_phys,
  1241. cfg);
  1242. }
  1243. spin_unlock_irqrestore(&osd->lock, flags);
  1244. return 0;
  1245. }
  1246. static void osd_init_layer(struct osd_state *sd, enum osd_layer layer)
  1247. {
  1248. struct osd_state *osd = sd;
  1249. struct osd_window_state *win = &osd->win[layer];
  1250. enum osd_win_layer osdwin;
  1251. struct osd_osdwin_state *osdwin_state;
  1252. struct osd_layer_config *cfg = &win->lconfig;
  1253. unsigned long flags;
  1254. spin_lock_irqsave(&osd->lock, flags);
  1255. win->is_enabled = 0;
  1256. _osd_disable_layer(sd, layer);
  1257. win->h_zoom = ZOOM_X1;
  1258. win->v_zoom = ZOOM_X1;
  1259. _osd_set_zoom(sd, layer, win->h_zoom, win->v_zoom);
  1260. win->fb_base_phys = 0;
  1261. _osd_start_layer(sd, layer, win->fb_base_phys, 0);
  1262. cfg->line_length = 0;
  1263. cfg->xsize = 0;
  1264. cfg->ysize = 0;
  1265. cfg->xpos = 0;
  1266. cfg->ypos = 0;
  1267. cfg->interlaced = 0;
  1268. switch (layer) {
  1269. case WIN_OSD0:
  1270. case WIN_OSD1:
  1271. osdwin = (layer == WIN_OSD0) ? OSDWIN_OSD0 : OSDWIN_OSD1;
  1272. osdwin_state = &osd->osdwin[osdwin];
  1273. /*
  1274. * Other code relies on the fact that OSD windows default to a
  1275. * bitmap pixel format when they are deallocated, so don't
  1276. * change this default pixel format.
  1277. */
  1278. cfg->pixfmt = PIXFMT_8BPP;
  1279. _osd_set_layer_config(sd, layer, cfg);
  1280. osdwin_state->clut = RAM_CLUT;
  1281. _osd_set_osd_clut(sd, osdwin, osdwin_state->clut);
  1282. osdwin_state->colorkey_blending = 0;
  1283. _osd_disable_color_key(sd, osdwin);
  1284. osdwin_state->blend = OSD_8_VID_0;
  1285. _osd_set_blending_factor(sd, osdwin, osdwin_state->blend);
  1286. osdwin_state->rec601_attenuation = 0;
  1287. _osd_set_rec601_attenuation(sd, osdwin,
  1288. osdwin_state->
  1289. rec601_attenuation);
  1290. if (osdwin == OSDWIN_OSD1) {
  1291. osd->is_blinking = 0;
  1292. osd->blink = BLINK_X1;
  1293. }
  1294. break;
  1295. case WIN_VID0:
  1296. case WIN_VID1:
  1297. cfg->pixfmt = osd->yc_pixfmt;
  1298. _osd_set_layer_config(sd, layer, cfg);
  1299. break;
  1300. }
  1301. spin_unlock_irqrestore(&osd->lock, flags);
  1302. }
  1303. static void osd_release_layer(struct osd_state *sd, enum osd_layer layer)
  1304. {
  1305. struct osd_state *osd = sd;
  1306. struct osd_window_state *win = &osd->win[layer];
  1307. unsigned long flags;
  1308. spin_lock_irqsave(&osd->lock, flags);
  1309. if (!win->is_allocated) {
  1310. spin_unlock_irqrestore(&osd->lock, flags);
  1311. return;
  1312. }
  1313. spin_unlock_irqrestore(&osd->lock, flags);
  1314. osd_init_layer(sd, layer);
  1315. spin_lock_irqsave(&osd->lock, flags);
  1316. win->is_allocated = 0;
  1317. spin_unlock_irqrestore(&osd->lock, flags);
  1318. }
  1319. static int osd_request_layer(struct osd_state *sd, enum osd_layer layer)
  1320. {
  1321. struct osd_state *osd = sd;
  1322. struct osd_window_state *win = &osd->win[layer];
  1323. unsigned long flags;
  1324. spin_lock_irqsave(&osd->lock, flags);
  1325. if (win->is_allocated) {
  1326. spin_unlock_irqrestore(&osd->lock, flags);
  1327. return -1;
  1328. }
  1329. win->is_allocated = 1;
  1330. spin_unlock_irqrestore(&osd->lock, flags);
  1331. return 0;
  1332. }
  1333. static void _osd_init(struct osd_state *sd)
  1334. {
  1335. osd_write(sd, 0, OSD_MODE);
  1336. osd_write(sd, 0, OSD_VIDWINMD);
  1337. osd_write(sd, 0, OSD_OSDWIN0MD);
  1338. osd_write(sd, 0, OSD_OSDWIN1MD);
  1339. osd_write(sd, 0, OSD_RECTCUR);
  1340. osd_write(sd, 0, OSD_MISCCTL);
  1341. if (sd->vpbe_type == VPBE_VERSION_3) {
  1342. osd_write(sd, 0, OSD_VBNDRY);
  1343. osd_write(sd, 0, OSD_EXTMODE);
  1344. osd_write(sd, OSD_MISCCTL_DMANG, OSD_MISCCTL);
  1345. }
  1346. }
  1347. static void osd_set_left_margin(struct osd_state *sd, u32 val)
  1348. {
  1349. osd_write(sd, val, OSD_BASEPX);
  1350. }
  1351. static void osd_set_top_margin(struct osd_state *sd, u32 val)
  1352. {
  1353. osd_write(sd, val, OSD_BASEPY);
  1354. }
  1355. static int osd_initialize(struct osd_state *osd)
  1356. {
  1357. if (osd == NULL)
  1358. return -ENODEV;
  1359. _osd_init(osd);
  1360. /* set default Cb/Cr order */
  1361. osd->yc_pixfmt = PIXFMT_YCbCrI;
  1362. if (osd->vpbe_type == VPBE_VERSION_3) {
  1363. /*
  1364. * ROM CLUT1 on the DM355 is similar (identical?) to ROM CLUT0
  1365. * on the DM6446, so make ROM_CLUT1 the default on the DM355.
  1366. */
  1367. osd->rom_clut = ROM_CLUT1;
  1368. }
  1369. _osd_set_field_inversion(osd, osd->field_inversion);
  1370. _osd_set_rom_clut(osd, osd->rom_clut);
  1371. osd_init_layer(osd, WIN_OSD0);
  1372. osd_init_layer(osd, WIN_VID0);
  1373. osd_init_layer(osd, WIN_OSD1);
  1374. osd_init_layer(osd, WIN_VID1);
  1375. return 0;
  1376. }
  1377. static const struct vpbe_osd_ops osd_ops = {
  1378. .initialize = osd_initialize,
  1379. .request_layer = osd_request_layer,
  1380. .release_layer = osd_release_layer,
  1381. .enable_layer = osd_enable_layer,
  1382. .disable_layer = osd_disable_layer,
  1383. .set_layer_config = osd_set_layer_config,
  1384. .get_layer_config = osd_get_layer_config,
  1385. .start_layer = osd_start_layer,
  1386. .set_left_margin = osd_set_left_margin,
  1387. .set_top_margin = osd_set_top_margin,
  1388. };
  1389. static int osd_probe(struct platform_device *pdev)
  1390. {
  1391. const struct platform_device_id *pdev_id;
  1392. struct osd_state *osd;
  1393. struct resource *res;
  1394. int ret = 0;
  1395. osd = kzalloc(sizeof(struct osd_state), GFP_KERNEL);
  1396. if (osd == NULL)
  1397. return -ENOMEM;
  1398. pdev_id = platform_get_device_id(pdev);
  1399. if (!pdev_id) {
  1400. ret = -EINVAL;
  1401. goto free_mem;
  1402. }
  1403. osd->dev = &pdev->dev;
  1404. osd->vpbe_type = pdev_id->driver_data;
  1405. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1406. if (!res) {
  1407. dev_err(osd->dev, "Unable to get OSD register address map\n");
  1408. ret = -ENODEV;
  1409. goto free_mem;
  1410. }
  1411. osd->osd_base_phys = res->start;
  1412. osd->osd_size = resource_size(res);
  1413. if (!request_mem_region(osd->osd_base_phys, osd->osd_size,
  1414. MODULE_NAME)) {
  1415. dev_err(osd->dev, "Unable to reserve OSD MMIO region\n");
  1416. ret = -ENODEV;
  1417. goto free_mem;
  1418. }
  1419. osd->osd_base = ioremap_nocache(res->start, osd->osd_size);
  1420. if (!osd->osd_base) {
  1421. dev_err(osd->dev, "Unable to map the OSD region\n");
  1422. ret = -ENODEV;
  1423. goto release_mem_region;
  1424. }
  1425. spin_lock_init(&osd->lock);
  1426. osd->ops = osd_ops;
  1427. platform_set_drvdata(pdev, osd);
  1428. dev_notice(osd->dev, "OSD sub device probe success\n");
  1429. return ret;
  1430. release_mem_region:
  1431. release_mem_region(osd->osd_base_phys, osd->osd_size);
  1432. free_mem:
  1433. kfree(osd);
  1434. return ret;
  1435. }
  1436. static int osd_remove(struct platform_device *pdev)
  1437. {
  1438. struct osd_state *osd = platform_get_drvdata(pdev);
  1439. iounmap((void *)osd->osd_base);
  1440. release_mem_region(osd->osd_base_phys, osd->osd_size);
  1441. kfree(osd);
  1442. return 0;
  1443. }
  1444. static struct platform_driver osd_driver = {
  1445. .probe = osd_probe,
  1446. .remove = osd_remove,
  1447. .driver = {
  1448. .name = MODULE_NAME,
  1449. .owner = THIS_MODULE,
  1450. },
  1451. .id_table = vpbe_osd_devtype
  1452. };
  1453. module_platform_driver(osd_driver);
  1454. MODULE_LICENSE("GPL");
  1455. MODULE_DESCRIPTION("DaVinci OSD Manager Driver");
  1456. MODULE_AUTHOR("Texas Instruments");