rtl2832.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include "dvb_math.h"
  22. #include <linux/bitops.h>
  23. int rtl2832_debug;
  24. module_param_named(debug, rtl2832_debug, int, 0644);
  25. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  26. #define REG_MASK(b) (BIT(b + 1) - 1)
  27. static const struct rtl2832_reg_entry registers[] = {
  28. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  29. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  30. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  31. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  32. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  33. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  34. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  35. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  36. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  37. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  38. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  39. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  40. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  41. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  42. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  43. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  44. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  45. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  46. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  47. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  48. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  49. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  50. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  51. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  52. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  53. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  54. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  55. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  56. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  57. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  58. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  59. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  60. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  61. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  62. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  63. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  64. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  65. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  66. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  67. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  68. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  69. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  70. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  71. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  72. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  73. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  74. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  75. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  76. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  77. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  78. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  79. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  80. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  81. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  82. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  83. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  84. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  85. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  86. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  87. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  88. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  89. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  90. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  91. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  92. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  93. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  94. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  95. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  96. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  97. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  98. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  99. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  100. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  101. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  102. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  103. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  104. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  105. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  106. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  107. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  108. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  109. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  110. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  111. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  112. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  113. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  114. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  115. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  116. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  117. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  118. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  119. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  120. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  121. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  122. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  123. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  124. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  125. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  126. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  127. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  128. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  129. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  130. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  131. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  132. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  133. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  134. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  135. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  136. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  137. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  138. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  139. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  140. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  141. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  142. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  143. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  144. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  145. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  146. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  147. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  148. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  149. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  150. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  151. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  152. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  153. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  154. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  155. };
  156. /* write multiple hardware registers */
  157. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  158. {
  159. int ret;
  160. u8 buf[1+len];
  161. struct i2c_msg msg[1] = {
  162. {
  163. .addr = priv->cfg.i2c_addr,
  164. .flags = 0,
  165. .len = 1+len,
  166. .buf = buf,
  167. }
  168. };
  169. buf[0] = reg;
  170. memcpy(&buf[1], val, len);
  171. ret = i2c_transfer(priv->i2c, msg, 1);
  172. if (ret == 1) {
  173. ret = 0;
  174. } else {
  175. dev_warn(&priv->i2c->dev, "%s: i2c wr failed=%d reg=%02x " \
  176. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  177. ret = -EREMOTEIO;
  178. }
  179. return ret;
  180. }
  181. /* read multiple hardware registers */
  182. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  183. {
  184. int ret;
  185. struct i2c_msg msg[2] = {
  186. {
  187. .addr = priv->cfg.i2c_addr,
  188. .flags = 0,
  189. .len = 1,
  190. .buf = &reg,
  191. }, {
  192. .addr = priv->cfg.i2c_addr,
  193. .flags = I2C_M_RD,
  194. .len = len,
  195. .buf = val,
  196. }
  197. };
  198. ret = i2c_transfer(priv->i2c, msg, 2);
  199. if (ret == 2) {
  200. ret = 0;
  201. } else {
  202. dev_warn(&priv->i2c->dev, "%s: i2c rd failed=%d reg=%02x " \
  203. "len=%d\n", KBUILD_MODNAME, ret, reg, len);
  204. ret = -EREMOTEIO;
  205. }
  206. return ret;
  207. }
  208. /* write multiple registers */
  209. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  210. int len)
  211. {
  212. int ret;
  213. /* switch bank if needed */
  214. if (page != priv->page) {
  215. ret = rtl2832_wr(priv, 0x00, &page, 1);
  216. if (ret)
  217. return ret;
  218. priv->page = page;
  219. }
  220. return rtl2832_wr(priv, reg, val, len);
  221. }
  222. /* read multiple registers */
  223. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  224. int len)
  225. {
  226. int ret;
  227. /* switch bank if needed */
  228. if (page != priv->page) {
  229. ret = rtl2832_wr(priv, 0x00, &page, 1);
  230. if (ret)
  231. return ret;
  232. priv->page = page;
  233. }
  234. return rtl2832_rd(priv, reg, val, len);
  235. }
  236. #if 0 /* currently not used */
  237. /* write single register */
  238. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  239. {
  240. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  241. }
  242. #endif
  243. /* read single register */
  244. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  245. {
  246. return rtl2832_rd_regs(priv, reg, page, val, 1);
  247. }
  248. static int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  249. {
  250. int ret;
  251. u8 reg_start_addr;
  252. u8 msb, lsb;
  253. u8 page;
  254. u8 reading[4];
  255. u32 reading_tmp;
  256. int i;
  257. u8 len;
  258. u32 mask;
  259. reg_start_addr = registers[reg].start_address;
  260. msb = registers[reg].msb;
  261. lsb = registers[reg].lsb;
  262. page = registers[reg].page;
  263. len = (msb >> 3) + 1;
  264. mask = REG_MASK(msb - lsb);
  265. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  266. if (ret)
  267. goto err;
  268. reading_tmp = 0;
  269. for (i = 0; i < len; i++)
  270. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  271. *val = (reading_tmp >> lsb) & mask;
  272. return ret;
  273. err:
  274. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  275. return ret;
  276. }
  277. static int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  278. {
  279. int ret, i;
  280. u8 len;
  281. u8 reg_start_addr;
  282. u8 msb, lsb;
  283. u8 page;
  284. u32 mask;
  285. u8 reading[4];
  286. u8 writing[4];
  287. u32 reading_tmp;
  288. u32 writing_tmp;
  289. reg_start_addr = registers[reg].start_address;
  290. msb = registers[reg].msb;
  291. lsb = registers[reg].lsb;
  292. page = registers[reg].page;
  293. len = (msb >> 3) + 1;
  294. mask = REG_MASK(msb - lsb);
  295. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  296. if (ret)
  297. goto err;
  298. reading_tmp = 0;
  299. for (i = 0; i < len; i++)
  300. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  301. writing_tmp = reading_tmp & ~(mask << lsb);
  302. writing_tmp |= ((val & mask) << lsb);
  303. for (i = 0; i < len; i++)
  304. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  305. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  306. if (ret)
  307. goto err;
  308. return ret;
  309. err:
  310. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  311. return ret;
  312. }
  313. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  314. {
  315. int ret;
  316. struct rtl2832_priv *priv = fe->demodulator_priv;
  317. dev_dbg(&priv->i2c->dev, "%s: enable=%d\n", __func__, enable);
  318. /* gate already open or close */
  319. if (priv->i2c_gate_state == enable)
  320. return 0;
  321. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  322. if (ret)
  323. goto err;
  324. priv->i2c_gate_state = enable;
  325. return ret;
  326. err:
  327. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  328. return ret;
  329. }
  330. static int rtl2832_init(struct dvb_frontend *fe)
  331. {
  332. struct rtl2832_priv *priv = fe->demodulator_priv;
  333. int i, ret, len;
  334. u8 en_bbin;
  335. u64 pset_iffreq;
  336. const struct rtl2832_reg_value *init;
  337. /* initialization values for the demodulator registers */
  338. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  339. {DVBT_AD_EN_REG, 0x1},
  340. {DVBT_AD_EN_REG1, 0x1},
  341. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  342. {DVBT_MGD_THD0, 0x10},
  343. {DVBT_MGD_THD1, 0x20},
  344. {DVBT_MGD_THD2, 0x20},
  345. {DVBT_MGD_THD3, 0x40},
  346. {DVBT_MGD_THD4, 0x22},
  347. {DVBT_MGD_THD5, 0x32},
  348. {DVBT_MGD_THD6, 0x37},
  349. {DVBT_MGD_THD7, 0x39},
  350. {DVBT_EN_BK_TRK, 0x0},
  351. {DVBT_EN_CACQ_NOTCH, 0x0},
  352. {DVBT_AD_AV_REF, 0x2a},
  353. {DVBT_REG_PI, 0x6},
  354. {DVBT_PIP_ON, 0x0},
  355. {DVBT_CDIV_PH0, 0x8},
  356. {DVBT_CDIV_PH1, 0x8},
  357. {DVBT_SCALE1_B92, 0x4},
  358. {DVBT_SCALE1_B93, 0xb0},
  359. {DVBT_SCALE1_BA7, 0x78},
  360. {DVBT_SCALE1_BA9, 0x28},
  361. {DVBT_SCALE1_BAA, 0x59},
  362. {DVBT_SCALE1_BAB, 0x83},
  363. {DVBT_SCALE1_BAC, 0xd4},
  364. {DVBT_SCALE1_BB0, 0x65},
  365. {DVBT_SCALE1_BB1, 0x43},
  366. {DVBT_KB_P1, 0x1},
  367. {DVBT_KB_P2, 0x4},
  368. {DVBT_KB_P3, 0x7},
  369. {DVBT_K1_CR_STEP12, 0xa},
  370. {DVBT_REG_GPE, 0x1},
  371. {DVBT_SERIAL, 0x0},
  372. {DVBT_CDIV_PH0, 0x9},
  373. {DVBT_CDIV_PH1, 0x9},
  374. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  375. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  376. {DVBT_TRK_KS_P2, 0x4},
  377. {DVBT_TRK_KS_I2, 0x7},
  378. {DVBT_TR_THD_SET2, 0x6},
  379. {DVBT_TRK_KC_I2, 0x5},
  380. {DVBT_CR_THD_SET2, 0x1},
  381. {DVBT_SPEC_INV, 0x0},
  382. };
  383. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  384. en_bbin = (priv->cfg.if_dvbt == 0 ? 0x1 : 0x0);
  385. /*
  386. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  387. * / CrystalFreqHz)
  388. */
  389. pset_iffreq = priv->cfg.if_dvbt % priv->cfg.xtal;
  390. pset_iffreq *= 0x400000;
  391. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  392. pset_iffreq = pset_iffreq & 0x3fffff;
  393. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  394. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  395. rtl2832_initial_regs[i].value);
  396. if (ret)
  397. goto err;
  398. }
  399. /* load tuner specific settings */
  400. dev_dbg(&priv->i2c->dev, "%s: load settings for tuner=%02x\n",
  401. __func__, priv->cfg.tuner);
  402. switch (priv->cfg.tuner) {
  403. case RTL2832_TUNER_FC0012:
  404. case RTL2832_TUNER_FC0013:
  405. len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
  406. init = rtl2832_tuner_init_fc0012;
  407. break;
  408. case RTL2832_TUNER_TUA9001:
  409. len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
  410. init = rtl2832_tuner_init_tua9001;
  411. break;
  412. case RTL2832_TUNER_E4000:
  413. len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
  414. init = rtl2832_tuner_init_e4000;
  415. break;
  416. default:
  417. ret = -EINVAL;
  418. goto err;
  419. }
  420. for (i = 0; i < len; i++) {
  421. ret = rtl2832_wr_demod_reg(priv, init[i].reg, init[i].value);
  422. if (ret)
  423. goto err;
  424. }
  425. /* if frequency settings */
  426. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  427. if (ret)
  428. goto err;
  429. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  430. if (ret)
  431. goto err;
  432. priv->sleeping = false;
  433. return ret;
  434. err:
  435. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  436. return ret;
  437. }
  438. static int rtl2832_sleep(struct dvb_frontend *fe)
  439. {
  440. struct rtl2832_priv *priv = fe->demodulator_priv;
  441. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  442. priv->sleeping = true;
  443. return 0;
  444. }
  445. static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  446. struct dvb_frontend_tune_settings *s)
  447. {
  448. struct rtl2832_priv *priv = fe->demodulator_priv;
  449. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  450. s->min_delay_ms = 1000;
  451. s->step_size = fe->ops.info.frequency_stepsize * 2;
  452. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  453. return 0;
  454. }
  455. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  456. {
  457. struct rtl2832_priv *priv = fe->demodulator_priv;
  458. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  459. int ret, i, j;
  460. u64 bw_mode, num, num2;
  461. u32 resamp_ratio, cfreq_off_ratio;
  462. static u8 bw_params[3][32] = {
  463. /* 6 MHz bandwidth */
  464. {
  465. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  466. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  467. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  468. 0x19, 0xe0,
  469. },
  470. /* 7 MHz bandwidth */
  471. {
  472. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  473. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  474. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  475. 0x19, 0x10,
  476. },
  477. /* 8 MHz bandwidth */
  478. {
  479. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  480. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  481. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  482. 0x19, 0xe0,
  483. },
  484. };
  485. dev_dbg(&priv->i2c->dev, "%s: frequency=%d bandwidth_hz=%d " \
  486. "inversion=%d\n", __func__, c->frequency,
  487. c->bandwidth_hz, c->inversion);
  488. /* program tuner */
  489. if (fe->ops.tuner_ops.set_params)
  490. fe->ops.tuner_ops.set_params(fe);
  491. switch (c->bandwidth_hz) {
  492. case 6000000:
  493. i = 0;
  494. bw_mode = 48000000;
  495. break;
  496. case 7000000:
  497. i = 1;
  498. bw_mode = 56000000;
  499. break;
  500. case 8000000:
  501. i = 2;
  502. bw_mode = 64000000;
  503. break;
  504. default:
  505. dev_dbg(&priv->i2c->dev, "%s: invalid bandwidth\n", __func__);
  506. return -EINVAL;
  507. }
  508. for (j = 0; j < sizeof(bw_params[0]); j++) {
  509. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  510. if (ret)
  511. goto err;
  512. }
  513. /* calculate and set resample ratio
  514. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  515. * / ConstWithBandwidthMode)
  516. */
  517. num = priv->cfg.xtal * 7;
  518. num *= 0x400000;
  519. num = div_u64(num, bw_mode);
  520. resamp_ratio = num & 0x3ffffff;
  521. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  522. if (ret)
  523. goto err;
  524. /* calculate and set cfreq off ratio
  525. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  526. * / (CrystalFreqHz * 7))
  527. */
  528. num = bw_mode << 20;
  529. num2 = priv->cfg.xtal * 7;
  530. num = div_u64(num, num2);
  531. num = -num;
  532. cfreq_off_ratio = num & 0xfffff;
  533. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  534. if (ret)
  535. goto err;
  536. /* soft reset */
  537. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  538. if (ret)
  539. goto err;
  540. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  541. if (ret)
  542. goto err;
  543. return ret;
  544. err:
  545. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  546. return ret;
  547. }
  548. static int rtl2832_get_frontend(struct dvb_frontend *fe)
  549. {
  550. struct rtl2832_priv *priv = fe->demodulator_priv;
  551. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  552. int ret;
  553. u8 buf[3];
  554. if (priv->sleeping)
  555. return 0;
  556. ret = rtl2832_rd_regs(priv, 0x3c, 3, buf, 2);
  557. if (ret)
  558. goto err;
  559. ret = rtl2832_rd_reg(priv, 0x51, 3, &buf[2]);
  560. if (ret)
  561. goto err;
  562. dev_dbg(&priv->i2c->dev, "%s: TPS=%*ph\n", __func__, 3, buf);
  563. switch ((buf[0] >> 2) & 3) {
  564. case 0:
  565. c->modulation = QPSK;
  566. break;
  567. case 1:
  568. c->modulation = QAM_16;
  569. break;
  570. case 2:
  571. c->modulation = QAM_64;
  572. break;
  573. }
  574. switch ((buf[2] >> 2) & 1) {
  575. case 0:
  576. c->transmission_mode = TRANSMISSION_MODE_2K;
  577. break;
  578. case 1:
  579. c->transmission_mode = TRANSMISSION_MODE_8K;
  580. }
  581. switch ((buf[2] >> 0) & 3) {
  582. case 0:
  583. c->guard_interval = GUARD_INTERVAL_1_32;
  584. break;
  585. case 1:
  586. c->guard_interval = GUARD_INTERVAL_1_16;
  587. break;
  588. case 2:
  589. c->guard_interval = GUARD_INTERVAL_1_8;
  590. break;
  591. case 3:
  592. c->guard_interval = GUARD_INTERVAL_1_4;
  593. break;
  594. }
  595. switch ((buf[0] >> 4) & 7) {
  596. case 0:
  597. c->hierarchy = HIERARCHY_NONE;
  598. break;
  599. case 1:
  600. c->hierarchy = HIERARCHY_1;
  601. break;
  602. case 2:
  603. c->hierarchy = HIERARCHY_2;
  604. break;
  605. case 3:
  606. c->hierarchy = HIERARCHY_4;
  607. break;
  608. }
  609. switch ((buf[1] >> 3) & 7) {
  610. case 0:
  611. c->code_rate_HP = FEC_1_2;
  612. break;
  613. case 1:
  614. c->code_rate_HP = FEC_2_3;
  615. break;
  616. case 2:
  617. c->code_rate_HP = FEC_3_4;
  618. break;
  619. case 3:
  620. c->code_rate_HP = FEC_5_6;
  621. break;
  622. case 4:
  623. c->code_rate_HP = FEC_7_8;
  624. break;
  625. }
  626. switch ((buf[1] >> 0) & 7) {
  627. case 0:
  628. c->code_rate_LP = FEC_1_2;
  629. break;
  630. case 1:
  631. c->code_rate_LP = FEC_2_3;
  632. break;
  633. case 2:
  634. c->code_rate_LP = FEC_3_4;
  635. break;
  636. case 3:
  637. c->code_rate_LP = FEC_5_6;
  638. break;
  639. case 4:
  640. c->code_rate_LP = FEC_7_8;
  641. break;
  642. }
  643. return 0;
  644. err:
  645. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  646. return ret;
  647. }
  648. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  649. {
  650. struct rtl2832_priv *priv = fe->demodulator_priv;
  651. int ret;
  652. u32 tmp;
  653. *status = 0;
  654. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  655. if (priv->sleeping)
  656. return 0;
  657. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  658. if (ret)
  659. goto err;
  660. if (tmp == 11) {
  661. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  662. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  663. }
  664. /* TODO find out if this is also true for rtl2832? */
  665. /*else if (tmp == 10) {
  666. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  667. FE_HAS_VITERBI;
  668. }*/
  669. return ret;
  670. err:
  671. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  672. return ret;
  673. }
  674. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  675. {
  676. struct rtl2832_priv *priv = fe->demodulator_priv;
  677. int ret, hierarchy, constellation;
  678. u8 buf[2], tmp;
  679. u16 tmp16;
  680. #define CONSTELLATION_NUM 3
  681. #define HIERARCHY_NUM 4
  682. static const u32 snr_constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  683. { 85387325, 85387325, 85387325, 85387325 },
  684. { 86676178, 86676178, 87167949, 87795660 },
  685. { 87659938, 87659938, 87885178, 88241743 },
  686. };
  687. /* reports SNR in resolution of 0.1 dB */
  688. ret = rtl2832_rd_reg(priv, 0x3c, 3, &tmp);
  689. if (ret)
  690. goto err;
  691. constellation = (tmp >> 2) & 0x03; /* [3:2] */
  692. if (constellation > CONSTELLATION_NUM - 1)
  693. goto err;
  694. hierarchy = (tmp >> 4) & 0x07; /* [6:4] */
  695. if (hierarchy > HIERARCHY_NUM - 1)
  696. goto err;
  697. ret = rtl2832_rd_regs(priv, 0x0c, 4, buf, 2);
  698. if (ret)
  699. goto err;
  700. tmp16 = buf[0] << 8 | buf[1];
  701. if (tmp16)
  702. *snr = (snr_constant[constellation][hierarchy] -
  703. intlog10(tmp16)) / ((1 << 24) / 100);
  704. else
  705. *snr = 0;
  706. return 0;
  707. err:
  708. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  709. return ret;
  710. }
  711. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  712. {
  713. struct rtl2832_priv *priv = fe->demodulator_priv;
  714. int ret;
  715. u8 buf[2];
  716. ret = rtl2832_rd_regs(priv, 0x4e, 3, buf, 2);
  717. if (ret)
  718. goto err;
  719. *ber = buf[0] << 8 | buf[1];
  720. return 0;
  721. err:
  722. dev_dbg(&priv->i2c->dev, "%s: failed=%d\n", __func__, ret);
  723. return ret;
  724. }
  725. static struct dvb_frontend_ops rtl2832_ops;
  726. static void rtl2832_release(struct dvb_frontend *fe)
  727. {
  728. struct rtl2832_priv *priv = fe->demodulator_priv;
  729. dev_dbg(&priv->i2c->dev, "%s:\n", __func__);
  730. kfree(priv);
  731. }
  732. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  733. struct i2c_adapter *i2c)
  734. {
  735. struct rtl2832_priv *priv = NULL;
  736. int ret = 0;
  737. u8 tmp;
  738. dev_dbg(&i2c->dev, "%s:\n", __func__);
  739. /* allocate memory for the internal state */
  740. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  741. if (priv == NULL)
  742. goto err;
  743. /* setup the priv */
  744. priv->i2c = i2c;
  745. priv->tuner = cfg->tuner;
  746. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  747. /* check if the demod is there */
  748. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  749. if (ret)
  750. goto err;
  751. /* create dvb_frontend */
  752. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  753. priv->fe.demodulator_priv = priv;
  754. /* TODO implement sleep mode */
  755. priv->sleeping = true;
  756. return &priv->fe;
  757. err:
  758. dev_dbg(&i2c->dev, "%s: failed=%d\n", __func__, ret);
  759. kfree(priv);
  760. return NULL;
  761. }
  762. EXPORT_SYMBOL(rtl2832_attach);
  763. static struct dvb_frontend_ops rtl2832_ops = {
  764. .delsys = { SYS_DVBT },
  765. .info = {
  766. .name = "Realtek RTL2832 (DVB-T)",
  767. .frequency_min = 174000000,
  768. .frequency_max = 862000000,
  769. .frequency_stepsize = 166667,
  770. .caps = FE_CAN_FEC_1_2 |
  771. FE_CAN_FEC_2_3 |
  772. FE_CAN_FEC_3_4 |
  773. FE_CAN_FEC_5_6 |
  774. FE_CAN_FEC_7_8 |
  775. FE_CAN_FEC_AUTO |
  776. FE_CAN_QPSK |
  777. FE_CAN_QAM_16 |
  778. FE_CAN_QAM_64 |
  779. FE_CAN_QAM_AUTO |
  780. FE_CAN_TRANSMISSION_MODE_AUTO |
  781. FE_CAN_GUARD_INTERVAL_AUTO |
  782. FE_CAN_HIERARCHY_AUTO |
  783. FE_CAN_RECOVER |
  784. FE_CAN_MUTE_TS
  785. },
  786. .release = rtl2832_release,
  787. .init = rtl2832_init,
  788. .sleep = rtl2832_sleep,
  789. .get_tune_settings = rtl2832_get_tune_settings,
  790. .set_frontend = rtl2832_set_frontend,
  791. .get_frontend = rtl2832_get_frontend,
  792. .read_status = rtl2832_read_status,
  793. .read_snr = rtl2832_read_snr,
  794. .read_ber = rtl2832_read_ber,
  795. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  796. };
  797. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  798. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  799. MODULE_LICENSE("GPL");
  800. MODULE_VERSION("0.5");