m88rs2000.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. /*
  2. Driver for M88RS2000 demodulator and tuner
  3. Copyright (C) 2012 Malcolm Priestley (tvboxspy@gmail.com)
  4. Beta Driver
  5. Include various calculation code from DS3000 driver.
  6. Copyright (C) 2009 Konstantin Dimitrov.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/string.h>
  24. #include <linux/slab.h>
  25. #include <linux/types.h>
  26. #include "dvb_frontend.h"
  27. #include "m88rs2000.h"
  28. struct m88rs2000_state {
  29. struct i2c_adapter *i2c;
  30. const struct m88rs2000_config *config;
  31. struct dvb_frontend frontend;
  32. u8 no_lock_count;
  33. u32 tuner_frequency;
  34. u32 symbol_rate;
  35. fe_code_rate_t fec_inner;
  36. u8 tuner_level;
  37. int errmode;
  38. };
  39. static int m88rs2000_debug;
  40. module_param_named(debug, m88rs2000_debug, int, 0644);
  41. MODULE_PARM_DESC(debug, "set debugging level (1=info (or-able)).");
  42. #define dprintk(level, args...) do { \
  43. if (level & m88rs2000_debug) \
  44. printk(KERN_DEBUG "m88rs2000-fe: " args); \
  45. } while (0)
  46. #define deb_info(args...) dprintk(0x01, args)
  47. #define info(format, arg...) \
  48. printk(KERN_INFO "m88rs2000-fe: " format "\n" , ## arg)
  49. static int m88rs2000_writereg(struct m88rs2000_state *state,
  50. u8 reg, u8 data)
  51. {
  52. int ret;
  53. u8 buf[] = { reg, data };
  54. struct i2c_msg msg = {
  55. .addr = state->config->demod_addr,
  56. .flags = 0,
  57. .buf = buf,
  58. .len = 2
  59. };
  60. ret = i2c_transfer(state->i2c, &msg, 1);
  61. if (ret != 1)
  62. deb_info("%s: writereg error (reg == 0x%02x, val == 0x%02x, "
  63. "ret == %i)\n", __func__, reg, data, ret);
  64. return (ret != 1) ? -EREMOTEIO : 0;
  65. }
  66. static u8 m88rs2000_readreg(struct m88rs2000_state *state, u8 reg)
  67. {
  68. int ret;
  69. u8 b0[] = { reg };
  70. u8 b1[] = { 0 };
  71. struct i2c_msg msg[] = {
  72. {
  73. .addr = state->config->demod_addr,
  74. .flags = 0,
  75. .buf = b0,
  76. .len = 1
  77. }, {
  78. .addr = state->config->demod_addr,
  79. .flags = I2C_M_RD,
  80. .buf = b1,
  81. .len = 1
  82. }
  83. };
  84. ret = i2c_transfer(state->i2c, msg, 2);
  85. if (ret != 2)
  86. deb_info("%s: readreg error (reg == 0x%02x, ret == %i)\n",
  87. __func__, reg, ret);
  88. return b1[0];
  89. }
  90. static int m88rs2000_set_symbolrate(struct dvb_frontend *fe, u32 srate)
  91. {
  92. struct m88rs2000_state *state = fe->demodulator_priv;
  93. int ret;
  94. u32 temp;
  95. u8 b[3];
  96. if ((srate < 1000000) || (srate > 45000000))
  97. return -EINVAL;
  98. temp = srate / 1000;
  99. temp *= 11831;
  100. temp /= 68;
  101. temp -= 3;
  102. b[0] = (u8) (temp >> 16) & 0xff;
  103. b[1] = (u8) (temp >> 8) & 0xff;
  104. b[2] = (u8) temp & 0xff;
  105. ret = m88rs2000_writereg(state, 0x93, b[2]);
  106. ret |= m88rs2000_writereg(state, 0x94, b[1]);
  107. ret |= m88rs2000_writereg(state, 0x95, b[0]);
  108. deb_info("m88rs2000: m88rs2000_set_symbolrate\n");
  109. return ret;
  110. }
  111. static int m88rs2000_send_diseqc_msg(struct dvb_frontend *fe,
  112. struct dvb_diseqc_master_cmd *m)
  113. {
  114. struct m88rs2000_state *state = fe->demodulator_priv;
  115. int i;
  116. u8 reg;
  117. deb_info("%s\n", __func__);
  118. m88rs2000_writereg(state, 0x9a, 0x30);
  119. reg = m88rs2000_readreg(state, 0xb2);
  120. reg &= 0x3f;
  121. m88rs2000_writereg(state, 0xb2, reg);
  122. for (i = 0; i < m->msg_len; i++)
  123. m88rs2000_writereg(state, 0xb3 + i, m->msg[i]);
  124. reg = m88rs2000_readreg(state, 0xb1);
  125. reg &= 0x87;
  126. reg |= ((m->msg_len - 1) << 3) | 0x07;
  127. reg &= 0x7f;
  128. m88rs2000_writereg(state, 0xb1, reg);
  129. for (i = 0; i < 15; i++) {
  130. if ((m88rs2000_readreg(state, 0xb1) & 0x40) == 0x0)
  131. break;
  132. msleep(20);
  133. }
  134. reg = m88rs2000_readreg(state, 0xb1);
  135. if ((reg & 0x40) > 0x0) {
  136. reg &= 0x7f;
  137. reg |= 0x40;
  138. m88rs2000_writereg(state, 0xb1, reg);
  139. }
  140. reg = m88rs2000_readreg(state, 0xb2);
  141. reg &= 0x3f;
  142. reg |= 0x80;
  143. m88rs2000_writereg(state, 0xb2, reg);
  144. m88rs2000_writereg(state, 0x9a, 0xb0);
  145. return 0;
  146. }
  147. static int m88rs2000_send_diseqc_burst(struct dvb_frontend *fe,
  148. fe_sec_mini_cmd_t burst)
  149. {
  150. struct m88rs2000_state *state = fe->demodulator_priv;
  151. u8 reg0, reg1;
  152. deb_info("%s\n", __func__);
  153. m88rs2000_writereg(state, 0x9a, 0x30);
  154. msleep(50);
  155. reg0 = m88rs2000_readreg(state, 0xb1);
  156. reg1 = m88rs2000_readreg(state, 0xb2);
  157. /* TODO complete this section */
  158. m88rs2000_writereg(state, 0xb2, reg1);
  159. m88rs2000_writereg(state, 0xb1, reg0);
  160. m88rs2000_writereg(state, 0x9a, 0xb0);
  161. return 0;
  162. }
  163. static int m88rs2000_set_tone(struct dvb_frontend *fe, fe_sec_tone_mode_t tone)
  164. {
  165. struct m88rs2000_state *state = fe->demodulator_priv;
  166. u8 reg0, reg1;
  167. m88rs2000_writereg(state, 0x9a, 0x30);
  168. reg0 = m88rs2000_readreg(state, 0xb1);
  169. reg1 = m88rs2000_readreg(state, 0xb2);
  170. reg1 &= 0x3f;
  171. switch (tone) {
  172. case SEC_TONE_ON:
  173. reg0 |= 0x4;
  174. reg0 &= 0xbc;
  175. break;
  176. case SEC_TONE_OFF:
  177. reg1 |= 0x80;
  178. break;
  179. default:
  180. break;
  181. }
  182. m88rs2000_writereg(state, 0xb2, reg1);
  183. m88rs2000_writereg(state, 0xb1, reg0);
  184. m88rs2000_writereg(state, 0x9a, 0xb0);
  185. return 0;
  186. }
  187. struct inittab {
  188. u8 cmd;
  189. u8 reg;
  190. u8 val;
  191. };
  192. struct inittab m88rs2000_setup[] = {
  193. {DEMOD_WRITE, 0x9a, 0x30},
  194. {DEMOD_WRITE, 0x00, 0x01},
  195. {WRITE_DELAY, 0x19, 0x00},
  196. {DEMOD_WRITE, 0x00, 0x00},
  197. {DEMOD_WRITE, 0x9a, 0xb0},
  198. {DEMOD_WRITE, 0x81, 0xc1},
  199. {DEMOD_WRITE, 0x81, 0x81},
  200. {DEMOD_WRITE, 0x86, 0xc6},
  201. {DEMOD_WRITE, 0x9a, 0x30},
  202. {DEMOD_WRITE, 0xf0, 0x22},
  203. {DEMOD_WRITE, 0xf1, 0xbf},
  204. {DEMOD_WRITE, 0xb0, 0x45},
  205. {DEMOD_WRITE, 0xb2, 0x01}, /* set voltage pin always set 1*/
  206. {DEMOD_WRITE, 0x9a, 0xb0},
  207. {0xff, 0xaa, 0xff}
  208. };
  209. struct inittab m88rs2000_shutdown[] = {
  210. {DEMOD_WRITE, 0x9a, 0x30},
  211. {DEMOD_WRITE, 0xb0, 0x00},
  212. {DEMOD_WRITE, 0xf1, 0x89},
  213. {DEMOD_WRITE, 0x00, 0x01},
  214. {DEMOD_WRITE, 0x9a, 0xb0},
  215. {DEMOD_WRITE, 0x81, 0x81},
  216. {0xff, 0xaa, 0xff}
  217. };
  218. struct inittab fe_reset[] = {
  219. {DEMOD_WRITE, 0x00, 0x01},
  220. {DEMOD_WRITE, 0xf1, 0xbf},
  221. {DEMOD_WRITE, 0x00, 0x01},
  222. {DEMOD_WRITE, 0x20, 0x81},
  223. {DEMOD_WRITE, 0x21, 0x80},
  224. {DEMOD_WRITE, 0x10, 0x33},
  225. {DEMOD_WRITE, 0x11, 0x44},
  226. {DEMOD_WRITE, 0x12, 0x07},
  227. {DEMOD_WRITE, 0x18, 0x20},
  228. {DEMOD_WRITE, 0x28, 0x04},
  229. {DEMOD_WRITE, 0x29, 0x8e},
  230. {DEMOD_WRITE, 0x3b, 0xff},
  231. {DEMOD_WRITE, 0x32, 0x10},
  232. {DEMOD_WRITE, 0x33, 0x02},
  233. {DEMOD_WRITE, 0x34, 0x30},
  234. {DEMOD_WRITE, 0x35, 0xff},
  235. {DEMOD_WRITE, 0x38, 0x50},
  236. {DEMOD_WRITE, 0x39, 0x68},
  237. {DEMOD_WRITE, 0x3c, 0x7f},
  238. {DEMOD_WRITE, 0x3d, 0x0f},
  239. {DEMOD_WRITE, 0x45, 0x20},
  240. {DEMOD_WRITE, 0x46, 0x24},
  241. {DEMOD_WRITE, 0x47, 0x7c},
  242. {DEMOD_WRITE, 0x48, 0x16},
  243. {DEMOD_WRITE, 0x49, 0x04},
  244. {DEMOD_WRITE, 0x4a, 0x01},
  245. {DEMOD_WRITE, 0x4b, 0x78},
  246. {DEMOD_WRITE, 0X4d, 0xd2},
  247. {DEMOD_WRITE, 0x4e, 0x6d},
  248. {DEMOD_WRITE, 0x50, 0x30},
  249. {DEMOD_WRITE, 0x51, 0x30},
  250. {DEMOD_WRITE, 0x54, 0x7b},
  251. {DEMOD_WRITE, 0x56, 0x09},
  252. {DEMOD_WRITE, 0x58, 0x59},
  253. {DEMOD_WRITE, 0x59, 0x37},
  254. {DEMOD_WRITE, 0x63, 0xfa},
  255. {0xff, 0xaa, 0xff}
  256. };
  257. struct inittab fe_trigger[] = {
  258. {DEMOD_WRITE, 0x97, 0x04},
  259. {DEMOD_WRITE, 0x99, 0x77},
  260. {DEMOD_WRITE, 0x9b, 0x64},
  261. {DEMOD_WRITE, 0x9e, 0x00},
  262. {DEMOD_WRITE, 0x9f, 0xf8},
  263. {DEMOD_WRITE, 0xa0, 0x20},
  264. {DEMOD_WRITE, 0xa1, 0xe0},
  265. {DEMOD_WRITE, 0xa3, 0x38},
  266. {DEMOD_WRITE, 0x98, 0xff},
  267. {DEMOD_WRITE, 0xc0, 0x0f},
  268. {DEMOD_WRITE, 0x89, 0x01},
  269. {DEMOD_WRITE, 0x00, 0x00},
  270. {WRITE_DELAY, 0x0a, 0x00},
  271. {DEMOD_WRITE, 0x00, 0x01},
  272. {DEMOD_WRITE, 0x00, 0x00},
  273. {DEMOD_WRITE, 0x9a, 0xb0},
  274. {0xff, 0xaa, 0xff}
  275. };
  276. static int m88rs2000_tab_set(struct m88rs2000_state *state,
  277. struct inittab *tab)
  278. {
  279. int ret = 0;
  280. u8 i;
  281. if (tab == NULL)
  282. return -EINVAL;
  283. for (i = 0; i < 255; i++) {
  284. switch (tab[i].cmd) {
  285. case 0x01:
  286. ret = m88rs2000_writereg(state, tab[i].reg,
  287. tab[i].val);
  288. break;
  289. case 0x10:
  290. if (tab[i].reg > 0)
  291. mdelay(tab[i].reg);
  292. break;
  293. case 0xff:
  294. if (tab[i].reg == 0xaa && tab[i].val == 0xff)
  295. return 0;
  296. case 0x00:
  297. break;
  298. default:
  299. return -EINVAL;
  300. }
  301. if (ret < 0)
  302. return -ENODEV;
  303. }
  304. return 0;
  305. }
  306. static int m88rs2000_set_voltage(struct dvb_frontend *fe, fe_sec_voltage_t volt)
  307. {
  308. struct m88rs2000_state *state = fe->demodulator_priv;
  309. u8 data;
  310. data = m88rs2000_readreg(state, 0xb2);
  311. data |= 0x03; /* bit0 V/H, bit1 off/on */
  312. switch (volt) {
  313. case SEC_VOLTAGE_18:
  314. data &= ~0x03;
  315. break;
  316. case SEC_VOLTAGE_13:
  317. data &= ~0x03;
  318. data |= 0x01;
  319. break;
  320. case SEC_VOLTAGE_OFF:
  321. break;
  322. }
  323. m88rs2000_writereg(state, 0xb2, data);
  324. return 0;
  325. }
  326. static int m88rs2000_init(struct dvb_frontend *fe)
  327. {
  328. struct m88rs2000_state *state = fe->demodulator_priv;
  329. int ret;
  330. deb_info("m88rs2000: init chip\n");
  331. /* Setup frontend from shutdown/cold */
  332. if (state->config->inittab)
  333. ret = m88rs2000_tab_set(state,
  334. (struct inittab *)state->config->inittab);
  335. else
  336. ret = m88rs2000_tab_set(state, m88rs2000_setup);
  337. return ret;
  338. }
  339. static int m88rs2000_sleep(struct dvb_frontend *fe)
  340. {
  341. struct m88rs2000_state *state = fe->demodulator_priv;
  342. int ret;
  343. /* Shutdown the frondend */
  344. ret = m88rs2000_tab_set(state, m88rs2000_shutdown);
  345. return ret;
  346. }
  347. static int m88rs2000_read_status(struct dvb_frontend *fe, fe_status_t *status)
  348. {
  349. struct m88rs2000_state *state = fe->demodulator_priv;
  350. u8 reg = m88rs2000_readreg(state, 0x8c);
  351. *status = 0;
  352. if ((reg & 0x7) == 0x7) {
  353. *status = FE_HAS_CARRIER | FE_HAS_SIGNAL | FE_HAS_VITERBI
  354. | FE_HAS_SYNC | FE_HAS_LOCK;
  355. if (state->config->set_ts_params)
  356. state->config->set_ts_params(fe, CALL_IS_READ);
  357. }
  358. return 0;
  359. }
  360. static int m88rs2000_read_ber(struct dvb_frontend *fe, u32 *ber)
  361. {
  362. struct m88rs2000_state *state = fe->demodulator_priv;
  363. u8 tmp0, tmp1;
  364. m88rs2000_writereg(state, 0x9a, 0x30);
  365. tmp0 = m88rs2000_readreg(state, 0xd8);
  366. if ((tmp0 & 0x10) != 0) {
  367. m88rs2000_writereg(state, 0x9a, 0xb0);
  368. *ber = 0xffffffff;
  369. return 0;
  370. }
  371. *ber = (m88rs2000_readreg(state, 0xd7) << 8) |
  372. m88rs2000_readreg(state, 0xd6);
  373. tmp1 = m88rs2000_readreg(state, 0xd9);
  374. m88rs2000_writereg(state, 0xd9, (tmp1 & ~7) | 4);
  375. /* needs twice */
  376. m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
  377. m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
  378. m88rs2000_writereg(state, 0x9a, 0xb0);
  379. return 0;
  380. }
  381. static int m88rs2000_read_signal_strength(struct dvb_frontend *fe,
  382. u16 *strength)
  383. {
  384. if (fe->ops.tuner_ops.get_rf_strength)
  385. fe->ops.tuner_ops.get_rf_strength(fe, strength);
  386. return 0;
  387. }
  388. static int m88rs2000_read_snr(struct dvb_frontend *fe, u16 *snr)
  389. {
  390. struct m88rs2000_state *state = fe->demodulator_priv;
  391. *snr = 512 * m88rs2000_readreg(state, 0x65);
  392. return 0;
  393. }
  394. static int m88rs2000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  395. {
  396. struct m88rs2000_state *state = fe->demodulator_priv;
  397. u8 tmp;
  398. *ucblocks = (m88rs2000_readreg(state, 0xd5) << 8) |
  399. m88rs2000_readreg(state, 0xd4);
  400. tmp = m88rs2000_readreg(state, 0xd8);
  401. m88rs2000_writereg(state, 0xd8, tmp & ~0x20);
  402. /* needs two times */
  403. m88rs2000_writereg(state, 0xd8, tmp | 0x20);
  404. m88rs2000_writereg(state, 0xd8, tmp | 0x20);
  405. return 0;
  406. }
  407. static int m88rs2000_set_fec(struct m88rs2000_state *state,
  408. fe_code_rate_t fec)
  409. {
  410. u16 fec_set;
  411. switch (fec) {
  412. /* This is not confirmed kept for reference */
  413. /* case FEC_1_2:
  414. fec_set = 0x88;
  415. break;
  416. case FEC_2_3:
  417. fec_set = 0x68;
  418. break;
  419. case FEC_3_4:
  420. fec_set = 0x48;
  421. break;
  422. case FEC_5_6:
  423. fec_set = 0x28;
  424. break;
  425. case FEC_7_8:
  426. fec_set = 0x18;
  427. break; */
  428. case FEC_AUTO:
  429. default:
  430. fec_set = 0x08;
  431. }
  432. m88rs2000_writereg(state, 0x76, fec_set);
  433. return 0;
  434. }
  435. static fe_code_rate_t m88rs2000_get_fec(struct m88rs2000_state *state)
  436. {
  437. u8 reg;
  438. m88rs2000_writereg(state, 0x9a, 0x30);
  439. reg = m88rs2000_readreg(state, 0x76);
  440. m88rs2000_writereg(state, 0x9a, 0xb0);
  441. switch (reg) {
  442. case 0x88:
  443. return FEC_1_2;
  444. case 0x68:
  445. return FEC_2_3;
  446. case 0x48:
  447. return FEC_3_4;
  448. case 0x28:
  449. return FEC_5_6;
  450. case 0x18:
  451. return FEC_7_8;
  452. case 0x08:
  453. default:
  454. break;
  455. }
  456. return FEC_AUTO;
  457. }
  458. static int m88rs2000_set_frontend(struct dvb_frontend *fe)
  459. {
  460. struct m88rs2000_state *state = fe->demodulator_priv;
  461. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  462. fe_status_t status;
  463. int i, ret = 0;
  464. s32 tmp;
  465. u32 tuner_freq;
  466. u16 offset = 0;
  467. u8 reg;
  468. state->no_lock_count = 0;
  469. if (c->delivery_system != SYS_DVBS) {
  470. deb_info("%s: unsupported delivery "
  471. "system selected (%d)\n",
  472. __func__, c->delivery_system);
  473. return -EOPNOTSUPP;
  474. }
  475. /* Set Tuner */
  476. if (fe->ops.tuner_ops.set_params)
  477. ret = fe->ops.tuner_ops.set_params(fe);
  478. if (ret < 0)
  479. return -ENODEV;
  480. if (fe->ops.tuner_ops.get_frequency)
  481. ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_freq);
  482. if (ret < 0)
  483. return -ENODEV;
  484. offset = tuner_freq - c->frequency;
  485. /* calculate offset assuming 96000kHz*/
  486. tmp = offset;
  487. tmp *= 65536;
  488. tmp = (2 * tmp + 96000) / (2 * 96000);
  489. if (tmp < 0)
  490. tmp += 65536;
  491. offset = tmp & 0xffff;
  492. ret = m88rs2000_writereg(state, 0x9a, 0x30);
  493. /* Unknown usually 0xc6 sometimes 0xc1 */
  494. reg = m88rs2000_readreg(state, 0x86);
  495. ret |= m88rs2000_writereg(state, 0x86, reg);
  496. /* Offset lower nibble always 0 */
  497. ret |= m88rs2000_writereg(state, 0x9c, (offset >> 8));
  498. ret |= m88rs2000_writereg(state, 0x9d, offset & 0xf0);
  499. /* Reset Demod */
  500. ret = m88rs2000_tab_set(state, fe_reset);
  501. if (ret < 0)
  502. return -ENODEV;
  503. /* Unknown */
  504. reg = m88rs2000_readreg(state, 0x70);
  505. ret = m88rs2000_writereg(state, 0x70, reg);
  506. /* Set FEC */
  507. ret |= m88rs2000_set_fec(state, c->fec_inner);
  508. ret |= m88rs2000_writereg(state, 0x85, 0x1);
  509. ret |= m88rs2000_writereg(state, 0x8a, 0xbf);
  510. ret |= m88rs2000_writereg(state, 0x8d, 0x1e);
  511. ret |= m88rs2000_writereg(state, 0x90, 0xf1);
  512. ret |= m88rs2000_writereg(state, 0x91, 0x08);
  513. if (ret < 0)
  514. return -ENODEV;
  515. /* Set Symbol Rate */
  516. ret = m88rs2000_set_symbolrate(fe, c->symbol_rate);
  517. if (ret < 0)
  518. return -ENODEV;
  519. /* Set up Demod */
  520. ret = m88rs2000_tab_set(state, fe_trigger);
  521. if (ret < 0)
  522. return -ENODEV;
  523. for (i = 0; i < 25; i++) {
  524. reg = m88rs2000_readreg(state, 0x8c);
  525. if ((reg & 0x7) == 0x7) {
  526. status = FE_HAS_LOCK;
  527. break;
  528. }
  529. state->no_lock_count++;
  530. if (state->no_lock_count == 15) {
  531. reg = m88rs2000_readreg(state, 0x70);
  532. reg ^= 0x4;
  533. m88rs2000_writereg(state, 0x70, reg);
  534. state->no_lock_count = 0;
  535. }
  536. msleep(20);
  537. }
  538. if (status & FE_HAS_LOCK) {
  539. state->fec_inner = m88rs2000_get_fec(state);
  540. /* Uknown suspect SNR level */
  541. reg = m88rs2000_readreg(state, 0x65);
  542. }
  543. state->tuner_frequency = c->frequency;
  544. state->symbol_rate = c->symbol_rate;
  545. return 0;
  546. }
  547. static int m88rs2000_get_frontend(struct dvb_frontend *fe)
  548. {
  549. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  550. struct m88rs2000_state *state = fe->demodulator_priv;
  551. c->fec_inner = state->fec_inner;
  552. c->frequency = state->tuner_frequency;
  553. c->symbol_rate = state->symbol_rate;
  554. return 0;
  555. }
  556. static int m88rs2000_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  557. {
  558. struct m88rs2000_state *state = fe->demodulator_priv;
  559. if (enable)
  560. m88rs2000_writereg(state, 0x81, 0x84);
  561. else
  562. m88rs2000_writereg(state, 0x81, 0x81);
  563. udelay(10);
  564. return 0;
  565. }
  566. static void m88rs2000_release(struct dvb_frontend *fe)
  567. {
  568. struct m88rs2000_state *state = fe->demodulator_priv;
  569. kfree(state);
  570. }
  571. static struct dvb_frontend_ops m88rs2000_ops = {
  572. .delsys = { SYS_DVBS },
  573. .info = {
  574. .name = "M88RS2000 DVB-S",
  575. .frequency_min = 950000,
  576. .frequency_max = 2150000,
  577. .frequency_stepsize = 1000, /* kHz for QPSK frontends */
  578. .frequency_tolerance = 5000,
  579. .symbol_rate_min = 1000000,
  580. .symbol_rate_max = 45000000,
  581. .symbol_rate_tolerance = 500, /* ppm */
  582. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  583. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  584. FE_CAN_QPSK |
  585. FE_CAN_FEC_AUTO
  586. },
  587. .release = m88rs2000_release,
  588. .init = m88rs2000_init,
  589. .sleep = m88rs2000_sleep,
  590. .i2c_gate_ctrl = m88rs2000_i2c_gate_ctrl,
  591. .read_status = m88rs2000_read_status,
  592. .read_ber = m88rs2000_read_ber,
  593. .read_signal_strength = m88rs2000_read_signal_strength,
  594. .read_snr = m88rs2000_read_snr,
  595. .read_ucblocks = m88rs2000_read_ucblocks,
  596. .diseqc_send_master_cmd = m88rs2000_send_diseqc_msg,
  597. .diseqc_send_burst = m88rs2000_send_diseqc_burst,
  598. .set_tone = m88rs2000_set_tone,
  599. .set_voltage = m88rs2000_set_voltage,
  600. .set_frontend = m88rs2000_set_frontend,
  601. .get_frontend = m88rs2000_get_frontend,
  602. };
  603. struct dvb_frontend *m88rs2000_attach(const struct m88rs2000_config *config,
  604. struct i2c_adapter *i2c)
  605. {
  606. struct m88rs2000_state *state = NULL;
  607. /* allocate memory for the internal state */
  608. state = kzalloc(sizeof(struct m88rs2000_state), GFP_KERNEL);
  609. if (state == NULL)
  610. goto error;
  611. /* setup the state */
  612. state->config = config;
  613. state->i2c = i2c;
  614. state->tuner_frequency = 0;
  615. state->symbol_rate = 0;
  616. state->fec_inner = 0;
  617. /* create dvb_frontend */
  618. memcpy(&state->frontend.ops, &m88rs2000_ops,
  619. sizeof(struct dvb_frontend_ops));
  620. state->frontend.demodulator_priv = state;
  621. return &state->frontend;
  622. error:
  623. kfree(state);
  624. return NULL;
  625. }
  626. EXPORT_SYMBOL(m88rs2000_attach);
  627. MODULE_DESCRIPTION("M88RS2000 DVB-S Demodulator driver");
  628. MODULE_AUTHOR("Malcolm Priestley tvboxspy@gmail.com");
  629. MODULE_LICENSE("GPL");
  630. MODULE_VERSION("1.13");