irq-gic.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu_pm.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/io.h>
  34. #include <linux/of.h>
  35. #include <linux/of_address.h>
  36. #include <linux/of_irq.h>
  37. #include <linux/irqdomain.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/percpu.h>
  40. #include <linux/slab.h>
  41. #include <linux/irqchip/arm-gic.h>
  42. #include <asm/irq.h>
  43. #include <asm/exception.h>
  44. #include <asm/smp_plat.h>
  45. #include <asm/mach/irq.h>
  46. #include "irqchip.h"
  47. union gic_base {
  48. void __iomem *common_base;
  49. void __percpu __iomem **percpu_base;
  50. };
  51. struct gic_chip_data {
  52. union gic_base dist_base;
  53. union gic_base cpu_base;
  54. #ifdef CONFIG_CPU_PM
  55. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  56. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  57. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  58. u32 __percpu *saved_ppi_enable;
  59. u32 __percpu *saved_ppi_conf;
  60. #endif
  61. struct irq_domain *domain;
  62. unsigned int gic_irqs;
  63. #ifdef CONFIG_GIC_NON_BANKED
  64. void __iomem *(*get_base)(union gic_base *);
  65. #endif
  66. };
  67. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  68. /*
  69. * The GIC mapping of CPU interfaces does not necessarily match
  70. * the logical CPU numbering. Let's use a mapping as returned
  71. * by the GIC itself.
  72. */
  73. #define NR_GIC_CPU_IF 8
  74. static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
  75. /*
  76. * Supported arch specific GIC irq extension.
  77. * Default make them NULL.
  78. */
  79. struct irq_chip gic_arch_extn = {
  80. .irq_eoi = NULL,
  81. .irq_mask = NULL,
  82. .irq_unmask = NULL,
  83. .irq_retrigger = NULL,
  84. .irq_set_type = NULL,
  85. .irq_set_wake = NULL,
  86. };
  87. #ifndef MAX_GIC_NR
  88. #define MAX_GIC_NR 1
  89. #endif
  90. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  91. #ifdef CONFIG_GIC_NON_BANKED
  92. static void __iomem *gic_get_percpu_base(union gic_base *base)
  93. {
  94. return *__this_cpu_ptr(base->percpu_base);
  95. }
  96. static void __iomem *gic_get_common_base(union gic_base *base)
  97. {
  98. return base->common_base;
  99. }
  100. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  101. {
  102. return data->get_base(&data->dist_base);
  103. }
  104. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  105. {
  106. return data->get_base(&data->cpu_base);
  107. }
  108. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  109. void __iomem *(*f)(union gic_base *))
  110. {
  111. data->get_base = f;
  112. }
  113. #else
  114. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  115. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  116. #define gic_set_base_accessor(d,f)
  117. #endif
  118. static inline void __iomem *gic_dist_base(struct irq_data *d)
  119. {
  120. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  121. return gic_data_dist_base(gic_data);
  122. }
  123. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  124. {
  125. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  126. return gic_data_cpu_base(gic_data);
  127. }
  128. static inline unsigned int gic_irq(struct irq_data *d)
  129. {
  130. return d->hwirq;
  131. }
  132. /*
  133. * Routines to acknowledge, disable and enable interrupts
  134. */
  135. static void gic_mask_irq(struct irq_data *d)
  136. {
  137. u32 mask = 1 << (gic_irq(d) % 32);
  138. raw_spin_lock(&irq_controller_lock);
  139. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  140. if (gic_arch_extn.irq_mask)
  141. gic_arch_extn.irq_mask(d);
  142. raw_spin_unlock(&irq_controller_lock);
  143. }
  144. static void gic_unmask_irq(struct irq_data *d)
  145. {
  146. u32 mask = 1 << (gic_irq(d) % 32);
  147. raw_spin_lock(&irq_controller_lock);
  148. if (gic_arch_extn.irq_unmask)
  149. gic_arch_extn.irq_unmask(d);
  150. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  151. raw_spin_unlock(&irq_controller_lock);
  152. }
  153. static void gic_eoi_irq(struct irq_data *d)
  154. {
  155. if (gic_arch_extn.irq_eoi) {
  156. raw_spin_lock(&irq_controller_lock);
  157. gic_arch_extn.irq_eoi(d);
  158. raw_spin_unlock(&irq_controller_lock);
  159. }
  160. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  161. }
  162. static int gic_set_type(struct irq_data *d, unsigned int type)
  163. {
  164. void __iomem *base = gic_dist_base(d);
  165. unsigned int gicirq = gic_irq(d);
  166. u32 enablemask = 1 << (gicirq % 32);
  167. u32 enableoff = (gicirq / 32) * 4;
  168. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  169. u32 confoff = (gicirq / 16) * 4;
  170. bool enabled = false;
  171. u32 val;
  172. /* Interrupt configuration for SGIs can't be changed */
  173. if (gicirq < 16)
  174. return -EINVAL;
  175. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  176. return -EINVAL;
  177. raw_spin_lock(&irq_controller_lock);
  178. if (gic_arch_extn.irq_set_type)
  179. gic_arch_extn.irq_set_type(d, type);
  180. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  181. if (type == IRQ_TYPE_LEVEL_HIGH)
  182. val &= ~confmask;
  183. else if (type == IRQ_TYPE_EDGE_RISING)
  184. val |= confmask;
  185. /*
  186. * As recommended by the spec, disable the interrupt before changing
  187. * the configuration
  188. */
  189. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  190. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  191. enabled = true;
  192. }
  193. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  194. if (enabled)
  195. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  196. raw_spin_unlock(&irq_controller_lock);
  197. return 0;
  198. }
  199. static int gic_retrigger(struct irq_data *d)
  200. {
  201. if (gic_arch_extn.irq_retrigger)
  202. return gic_arch_extn.irq_retrigger(d);
  203. return -ENXIO;
  204. }
  205. #ifdef CONFIG_SMP
  206. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  207. bool force)
  208. {
  209. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  210. unsigned int shift = (gic_irq(d) % 4) * 8;
  211. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  212. u32 val, mask, bit;
  213. if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
  214. return -EINVAL;
  215. mask = 0xff << shift;
  216. bit = gic_cpu_map[cpu] << shift;
  217. raw_spin_lock(&irq_controller_lock);
  218. val = readl_relaxed(reg) & ~mask;
  219. writel_relaxed(val | bit, reg);
  220. raw_spin_unlock(&irq_controller_lock);
  221. return IRQ_SET_MASK_OK;
  222. }
  223. #endif
  224. #ifdef CONFIG_PM
  225. static int gic_set_wake(struct irq_data *d, unsigned int on)
  226. {
  227. int ret = -ENXIO;
  228. if (gic_arch_extn.irq_set_wake)
  229. ret = gic_arch_extn.irq_set_wake(d, on);
  230. return ret;
  231. }
  232. #else
  233. #define gic_set_wake NULL
  234. #endif
  235. static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  236. {
  237. u32 irqstat, irqnr;
  238. struct gic_chip_data *gic = &gic_data[0];
  239. void __iomem *cpu_base = gic_data_cpu_base(gic);
  240. do {
  241. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  242. irqnr = irqstat & ~0x1c00;
  243. if (likely(irqnr > 15 && irqnr < 1021)) {
  244. irqnr = irq_find_mapping(gic->domain, irqnr);
  245. handle_IRQ(irqnr, regs);
  246. continue;
  247. }
  248. if (irqnr < 16) {
  249. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  250. #ifdef CONFIG_SMP
  251. handle_IPI(irqnr, regs);
  252. #endif
  253. continue;
  254. }
  255. break;
  256. } while (1);
  257. }
  258. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  259. {
  260. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  261. struct irq_chip *chip = irq_get_chip(irq);
  262. unsigned int cascade_irq, gic_irq;
  263. unsigned long status;
  264. chained_irq_enter(chip, desc);
  265. raw_spin_lock(&irq_controller_lock);
  266. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  267. raw_spin_unlock(&irq_controller_lock);
  268. gic_irq = (status & 0x3ff);
  269. if (gic_irq == 1023)
  270. goto out;
  271. cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
  272. if (unlikely(gic_irq < 32 || gic_irq > 1020))
  273. do_bad_IRQ(cascade_irq, desc);
  274. else
  275. generic_handle_irq(cascade_irq);
  276. out:
  277. chained_irq_exit(chip, desc);
  278. }
  279. static struct irq_chip gic_chip = {
  280. .name = "GIC",
  281. .irq_mask = gic_mask_irq,
  282. .irq_unmask = gic_unmask_irq,
  283. .irq_eoi = gic_eoi_irq,
  284. .irq_set_type = gic_set_type,
  285. .irq_retrigger = gic_retrigger,
  286. #ifdef CONFIG_SMP
  287. .irq_set_affinity = gic_set_affinity,
  288. #endif
  289. .irq_set_wake = gic_set_wake,
  290. };
  291. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  292. {
  293. if (gic_nr >= MAX_GIC_NR)
  294. BUG();
  295. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  296. BUG();
  297. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  298. }
  299. static u8 gic_get_cpumask(struct gic_chip_data *gic)
  300. {
  301. void __iomem *base = gic_data_dist_base(gic);
  302. u32 mask, i;
  303. for (i = mask = 0; i < 32; i += 4) {
  304. mask = readl_relaxed(base + GIC_DIST_TARGET + i);
  305. mask |= mask >> 16;
  306. mask |= mask >> 8;
  307. if (mask)
  308. break;
  309. }
  310. if (!mask)
  311. pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
  312. return mask;
  313. }
  314. static void __init gic_dist_init(struct gic_chip_data *gic)
  315. {
  316. unsigned int i;
  317. u32 cpumask;
  318. unsigned int gic_irqs = gic->gic_irqs;
  319. void __iomem *base = gic_data_dist_base(gic);
  320. writel_relaxed(0, base + GIC_DIST_CTRL);
  321. /*
  322. * Set all global interrupts to be level triggered, active low.
  323. */
  324. for (i = 32; i < gic_irqs; i += 16)
  325. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  326. /*
  327. * Set all global interrupts to this CPU only.
  328. */
  329. cpumask = gic_get_cpumask(gic);
  330. cpumask |= cpumask << 8;
  331. cpumask |= cpumask << 16;
  332. for (i = 32; i < gic_irqs; i += 4)
  333. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  334. /*
  335. * Set priority on all global interrupts.
  336. */
  337. for (i = 32; i < gic_irqs; i += 4)
  338. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  339. /*
  340. * Disable all interrupts. Leave the PPI and SGIs alone
  341. * as these enables are banked registers.
  342. */
  343. for (i = 32; i < gic_irqs; i += 32)
  344. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  345. writel_relaxed(1, base + GIC_DIST_CTRL);
  346. }
  347. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  348. {
  349. void __iomem *dist_base = gic_data_dist_base(gic);
  350. void __iomem *base = gic_data_cpu_base(gic);
  351. unsigned int cpu_mask, cpu = smp_processor_id();
  352. int i;
  353. /*
  354. * Get what the GIC says our CPU mask is.
  355. */
  356. BUG_ON(cpu >= NR_GIC_CPU_IF);
  357. cpu_mask = gic_get_cpumask(gic);
  358. gic_cpu_map[cpu] = cpu_mask;
  359. /*
  360. * Clear our mask from the other map entries in case they're
  361. * still undefined.
  362. */
  363. for (i = 0; i < NR_GIC_CPU_IF; i++)
  364. if (i != cpu)
  365. gic_cpu_map[i] &= ~cpu_mask;
  366. /*
  367. * Deal with the banked PPI and SGI interrupts - disable all
  368. * PPI interrupts, ensure all SGI interrupts are enabled.
  369. */
  370. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  371. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  372. /*
  373. * Set priority on PPI and SGI interrupts
  374. */
  375. for (i = 0; i < 32; i += 4)
  376. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  377. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  378. writel_relaxed(1, base + GIC_CPU_CTRL);
  379. }
  380. #ifdef CONFIG_CPU_PM
  381. /*
  382. * Saves the GIC distributor registers during suspend or idle. Must be called
  383. * with interrupts disabled but before powering down the GIC. After calling
  384. * this function, no interrupts will be delivered by the GIC, and another
  385. * platform-specific wakeup source must be enabled.
  386. */
  387. static void gic_dist_save(unsigned int gic_nr)
  388. {
  389. unsigned int gic_irqs;
  390. void __iomem *dist_base;
  391. int i;
  392. if (gic_nr >= MAX_GIC_NR)
  393. BUG();
  394. gic_irqs = gic_data[gic_nr].gic_irqs;
  395. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  396. if (!dist_base)
  397. return;
  398. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  399. gic_data[gic_nr].saved_spi_conf[i] =
  400. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  401. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  402. gic_data[gic_nr].saved_spi_target[i] =
  403. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  404. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  405. gic_data[gic_nr].saved_spi_enable[i] =
  406. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  407. }
  408. /*
  409. * Restores the GIC distributor registers during resume or when coming out of
  410. * idle. Must be called before enabling interrupts. If a level interrupt
  411. * that occured while the GIC was suspended is still present, it will be
  412. * handled normally, but any edge interrupts that occured will not be seen by
  413. * the GIC and need to be handled by the platform-specific wakeup source.
  414. */
  415. static void gic_dist_restore(unsigned int gic_nr)
  416. {
  417. unsigned int gic_irqs;
  418. unsigned int i;
  419. void __iomem *dist_base;
  420. if (gic_nr >= MAX_GIC_NR)
  421. BUG();
  422. gic_irqs = gic_data[gic_nr].gic_irqs;
  423. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  424. if (!dist_base)
  425. return;
  426. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  427. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  428. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  429. dist_base + GIC_DIST_CONFIG + i * 4);
  430. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  431. writel_relaxed(0xa0a0a0a0,
  432. dist_base + GIC_DIST_PRI + i * 4);
  433. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  434. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  435. dist_base + GIC_DIST_TARGET + i * 4);
  436. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  437. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  438. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  439. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  440. }
  441. static void gic_cpu_save(unsigned int gic_nr)
  442. {
  443. int i;
  444. u32 *ptr;
  445. void __iomem *dist_base;
  446. void __iomem *cpu_base;
  447. if (gic_nr >= MAX_GIC_NR)
  448. BUG();
  449. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  450. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  451. if (!dist_base || !cpu_base)
  452. return;
  453. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  454. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  455. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  456. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  457. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  458. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  459. }
  460. static void gic_cpu_restore(unsigned int gic_nr)
  461. {
  462. int i;
  463. u32 *ptr;
  464. void __iomem *dist_base;
  465. void __iomem *cpu_base;
  466. if (gic_nr >= MAX_GIC_NR)
  467. BUG();
  468. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  469. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  470. if (!dist_base || !cpu_base)
  471. return;
  472. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  473. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  474. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  475. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  476. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  477. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  478. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  479. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  480. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  481. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  482. }
  483. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  484. {
  485. int i;
  486. for (i = 0; i < MAX_GIC_NR; i++) {
  487. #ifdef CONFIG_GIC_NON_BANKED
  488. /* Skip over unused GICs */
  489. if (!gic_data[i].get_base)
  490. continue;
  491. #endif
  492. switch (cmd) {
  493. case CPU_PM_ENTER:
  494. gic_cpu_save(i);
  495. break;
  496. case CPU_PM_ENTER_FAILED:
  497. case CPU_PM_EXIT:
  498. gic_cpu_restore(i);
  499. break;
  500. case CPU_CLUSTER_PM_ENTER:
  501. gic_dist_save(i);
  502. break;
  503. case CPU_CLUSTER_PM_ENTER_FAILED:
  504. case CPU_CLUSTER_PM_EXIT:
  505. gic_dist_restore(i);
  506. break;
  507. }
  508. }
  509. return NOTIFY_OK;
  510. }
  511. static struct notifier_block gic_notifier_block = {
  512. .notifier_call = gic_notifier,
  513. };
  514. static void __init gic_pm_init(struct gic_chip_data *gic)
  515. {
  516. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  517. sizeof(u32));
  518. BUG_ON(!gic->saved_ppi_enable);
  519. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  520. sizeof(u32));
  521. BUG_ON(!gic->saved_ppi_conf);
  522. if (gic == &gic_data[0])
  523. cpu_pm_register_notifier(&gic_notifier_block);
  524. }
  525. #else
  526. static void __init gic_pm_init(struct gic_chip_data *gic)
  527. {
  528. }
  529. #endif
  530. #ifdef CONFIG_SMP
  531. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  532. {
  533. int cpu;
  534. unsigned long map = 0;
  535. /* Convert our logical CPU mask into a physical one. */
  536. for_each_cpu(cpu, mask)
  537. map |= gic_cpu_map[cpu];
  538. /*
  539. * Ensure that stores to Normal memory are visible to the
  540. * other CPUs before issuing the IPI.
  541. */
  542. dsb();
  543. /* this always happens on GIC0 */
  544. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  545. }
  546. #endif
  547. static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  548. irq_hw_number_t hw)
  549. {
  550. if (hw < 32) {
  551. irq_set_percpu_devid(irq);
  552. irq_set_chip_and_handler(irq, &gic_chip,
  553. handle_percpu_devid_irq);
  554. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  555. } else {
  556. irq_set_chip_and_handler(irq, &gic_chip,
  557. handle_fasteoi_irq);
  558. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  559. }
  560. irq_set_chip_data(irq, d->host_data);
  561. return 0;
  562. }
  563. static int gic_irq_domain_xlate(struct irq_domain *d,
  564. struct device_node *controller,
  565. const u32 *intspec, unsigned int intsize,
  566. unsigned long *out_hwirq, unsigned int *out_type)
  567. {
  568. if (d->of_node != controller)
  569. return -EINVAL;
  570. if (intsize < 3)
  571. return -EINVAL;
  572. /* Get the interrupt number and add 16 to skip over SGIs */
  573. *out_hwirq = intspec[1] + 16;
  574. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  575. if (!intspec[0])
  576. *out_hwirq += 16;
  577. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  578. return 0;
  579. }
  580. const struct irq_domain_ops gic_irq_domain_ops = {
  581. .map = gic_irq_domain_map,
  582. .xlate = gic_irq_domain_xlate,
  583. };
  584. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  585. void __iomem *dist_base, void __iomem *cpu_base,
  586. u32 percpu_offset, struct device_node *node)
  587. {
  588. irq_hw_number_t hwirq_base;
  589. struct gic_chip_data *gic;
  590. int gic_irqs, irq_base, i;
  591. BUG_ON(gic_nr >= MAX_GIC_NR);
  592. gic = &gic_data[gic_nr];
  593. #ifdef CONFIG_GIC_NON_BANKED
  594. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  595. unsigned int cpu;
  596. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  597. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  598. if (WARN_ON(!gic->dist_base.percpu_base ||
  599. !gic->cpu_base.percpu_base)) {
  600. free_percpu(gic->dist_base.percpu_base);
  601. free_percpu(gic->cpu_base.percpu_base);
  602. return;
  603. }
  604. for_each_possible_cpu(cpu) {
  605. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  606. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  607. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  608. }
  609. gic_set_base_accessor(gic, gic_get_percpu_base);
  610. } else
  611. #endif
  612. { /* Normal, sane GIC... */
  613. WARN(percpu_offset,
  614. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  615. percpu_offset);
  616. gic->dist_base.common_base = dist_base;
  617. gic->cpu_base.common_base = cpu_base;
  618. gic_set_base_accessor(gic, gic_get_common_base);
  619. }
  620. /*
  621. * Initialize the CPU interface map to all CPUs.
  622. * It will be refined as each CPU probes its ID.
  623. */
  624. for (i = 0; i < NR_GIC_CPU_IF; i++)
  625. gic_cpu_map[i] = 0xff;
  626. /*
  627. * For primary GICs, skip over SGIs.
  628. * For secondary GICs, skip over PPIs, too.
  629. */
  630. if (gic_nr == 0 && (irq_start & 31) > 0) {
  631. hwirq_base = 16;
  632. if (irq_start != -1)
  633. irq_start = (irq_start & ~31) + 16;
  634. } else {
  635. hwirq_base = 32;
  636. }
  637. /*
  638. * Find out how many interrupts are supported.
  639. * The GIC only supports up to 1020 interrupt sources.
  640. */
  641. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  642. gic_irqs = (gic_irqs + 1) * 32;
  643. if (gic_irqs > 1020)
  644. gic_irqs = 1020;
  645. gic->gic_irqs = gic_irqs;
  646. gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
  647. irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
  648. if (IS_ERR_VALUE(irq_base)) {
  649. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  650. irq_start);
  651. irq_base = irq_start;
  652. }
  653. gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
  654. hwirq_base, &gic_irq_domain_ops, gic);
  655. if (WARN_ON(!gic->domain))
  656. return;
  657. #ifdef CONFIG_SMP
  658. set_smp_cross_call(gic_raise_softirq);
  659. #endif
  660. set_handle_irq(gic_handle_irq);
  661. gic_chip.flags |= gic_arch_extn.flags;
  662. gic_dist_init(gic);
  663. gic_cpu_init(gic);
  664. gic_pm_init(gic);
  665. }
  666. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  667. {
  668. BUG_ON(gic_nr >= MAX_GIC_NR);
  669. gic_cpu_init(&gic_data[gic_nr]);
  670. }
  671. #ifdef CONFIG_OF
  672. static int gic_cnt __initdata = 0;
  673. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  674. {
  675. void __iomem *cpu_base;
  676. void __iomem *dist_base;
  677. u32 percpu_offset;
  678. int irq;
  679. if (WARN_ON(!node))
  680. return -ENODEV;
  681. dist_base = of_iomap(node, 0);
  682. WARN(!dist_base, "unable to map gic dist registers\n");
  683. cpu_base = of_iomap(node, 1);
  684. WARN(!cpu_base, "unable to map gic cpu registers\n");
  685. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  686. percpu_offset = 0;
  687. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
  688. if (parent) {
  689. irq = irq_of_parse_and_map(node, 0);
  690. gic_cascade_irq(gic_cnt, irq);
  691. }
  692. gic_cnt++;
  693. return 0;
  694. }
  695. IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
  696. IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
  697. IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
  698. IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
  699. #endif