exynos-combiner.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Combiner irqchip for EXYNOS
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/export.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <asm/mach/irq.h>
  19. #include <plat/cpu.h>
  20. #include "irqchip.h"
  21. #define COMBINER_ENABLE_SET 0x0
  22. #define COMBINER_ENABLE_CLEAR 0x4
  23. #define COMBINER_INT_STATUS 0xC
  24. static DEFINE_SPINLOCK(irq_controller_lock);
  25. struct combiner_chip_data {
  26. unsigned int irq_offset;
  27. unsigned int irq_mask;
  28. void __iomem *base;
  29. };
  30. static struct irq_domain *combiner_irq_domain;
  31. static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
  32. static inline void __iomem *combiner_base(struct irq_data *data)
  33. {
  34. struct combiner_chip_data *combiner_data =
  35. irq_data_get_irq_chip_data(data);
  36. return combiner_data->base;
  37. }
  38. static void combiner_mask_irq(struct irq_data *data)
  39. {
  40. u32 mask = 1 << (data->hwirq % 32);
  41. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  42. }
  43. static void combiner_unmask_irq(struct irq_data *data)
  44. {
  45. u32 mask = 1 << (data->hwirq % 32);
  46. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  47. }
  48. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  49. {
  50. struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
  51. struct irq_chip *chip = irq_get_chip(irq);
  52. unsigned int cascade_irq, combiner_irq;
  53. unsigned long status;
  54. chained_irq_enter(chip, desc);
  55. spin_lock(&irq_controller_lock);
  56. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  57. spin_unlock(&irq_controller_lock);
  58. status &= chip_data->irq_mask;
  59. if (status == 0)
  60. goto out;
  61. combiner_irq = __ffs(status);
  62. cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
  63. if (unlikely(cascade_irq >= NR_IRQS))
  64. do_bad_IRQ(cascade_irq, desc);
  65. else
  66. generic_handle_irq(cascade_irq);
  67. out:
  68. chained_irq_exit(chip, desc);
  69. }
  70. static struct irq_chip combiner_chip = {
  71. .name = "COMBINER",
  72. .irq_mask = combiner_mask_irq,
  73. .irq_unmask = combiner_unmask_irq,
  74. };
  75. static void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
  76. {
  77. unsigned int max_nr;
  78. if (soc_is_exynos5250())
  79. max_nr = EXYNOS5_MAX_COMBINER_NR;
  80. else
  81. max_nr = EXYNOS4_MAX_COMBINER_NR;
  82. if (combiner_nr >= max_nr)
  83. BUG();
  84. if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
  85. BUG();
  86. irq_set_chained_handler(irq, combiner_handle_cascade_irq);
  87. }
  88. static void __init combiner_init_one(unsigned int combiner_nr,
  89. void __iomem *base)
  90. {
  91. combiner_data[combiner_nr].base = base;
  92. combiner_data[combiner_nr].irq_offset = irq_find_mapping(
  93. combiner_irq_domain, combiner_nr * MAX_IRQ_IN_COMBINER);
  94. combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
  95. /* Disable all interrupts */
  96. __raw_writel(combiner_data[combiner_nr].irq_mask,
  97. base + COMBINER_ENABLE_CLEAR);
  98. }
  99. #ifdef CONFIG_OF
  100. static int combiner_irq_domain_xlate(struct irq_domain *d,
  101. struct device_node *controller,
  102. const u32 *intspec, unsigned int intsize,
  103. unsigned long *out_hwirq,
  104. unsigned int *out_type)
  105. {
  106. if (d->of_node != controller)
  107. return -EINVAL;
  108. if (intsize < 2)
  109. return -EINVAL;
  110. *out_hwirq = intspec[0] * MAX_IRQ_IN_COMBINER + intspec[1];
  111. *out_type = 0;
  112. return 0;
  113. }
  114. #else
  115. static int combiner_irq_domain_xlate(struct irq_domain *d,
  116. struct device_node *controller,
  117. const u32 *intspec, unsigned int intsize,
  118. unsigned long *out_hwirq,
  119. unsigned int *out_type)
  120. {
  121. return -EINVAL;
  122. }
  123. #endif
  124. static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
  125. irq_hw_number_t hw)
  126. {
  127. irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
  128. irq_set_chip_data(irq, &combiner_data[hw >> 3]);
  129. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  130. return 0;
  131. }
  132. static struct irq_domain_ops combiner_irq_domain_ops = {
  133. .xlate = combiner_irq_domain_xlate,
  134. .map = combiner_irq_domain_map,
  135. };
  136. void __init combiner_init(void __iomem *combiner_base,
  137. struct device_node *np)
  138. {
  139. int i, irq, irq_base;
  140. unsigned int max_nr, nr_irq;
  141. if (np) {
  142. if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
  143. pr_warning("%s: number of combiners not specified, "
  144. "setting default as %d.\n",
  145. __func__, EXYNOS4_MAX_COMBINER_NR);
  146. max_nr = EXYNOS4_MAX_COMBINER_NR;
  147. }
  148. } else {
  149. max_nr = soc_is_exynos5250() ? EXYNOS5_MAX_COMBINER_NR :
  150. EXYNOS4_MAX_COMBINER_NR;
  151. }
  152. nr_irq = max_nr * MAX_IRQ_IN_COMBINER;
  153. irq_base = irq_alloc_descs(COMBINER_IRQ(0, 0), 1, nr_irq, 0);
  154. if (IS_ERR_VALUE(irq_base)) {
  155. irq_base = COMBINER_IRQ(0, 0);
  156. pr_warning("%s: irq desc alloc failed. Continuing with %d as linux irq base\n", __func__, irq_base);
  157. }
  158. combiner_irq_domain = irq_domain_add_legacy(np, nr_irq, irq_base, 0,
  159. &combiner_irq_domain_ops, &combiner_data);
  160. if (WARN_ON(!combiner_irq_domain)) {
  161. pr_warning("%s: irq domain init failed\n", __func__);
  162. return;
  163. }
  164. for (i = 0; i < max_nr; i++) {
  165. combiner_init_one(i, combiner_base + (i >> 2) * 0x10);
  166. irq = IRQ_SPI(i);
  167. #ifdef CONFIG_OF
  168. if (np)
  169. irq = irq_of_parse_and_map(np, i);
  170. #endif
  171. combiner_cascade_irq(i, irq);
  172. }
  173. }
  174. #ifdef CONFIG_OF
  175. static int __init combiner_of_init(struct device_node *np,
  176. struct device_node *parent)
  177. {
  178. void __iomem *combiner_base;
  179. combiner_base = of_iomap(np, 0);
  180. if (!combiner_base) {
  181. pr_err("%s: failed to map combiner registers\n", __func__);
  182. return -ENXIO;
  183. }
  184. combiner_init(combiner_base, np);
  185. return 0;
  186. }
  187. IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
  188. combiner_of_init);
  189. #endif