ocrdma_hw.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include <rdma/ib_addr.h>
  34. #include "ocrdma.h"
  35. #include "ocrdma_hw.h"
  36. #include "ocrdma_verbs.h"
  37. #include "ocrdma_ah.h"
  38. enum mbx_status {
  39. OCRDMA_MBX_STATUS_FAILED = 1,
  40. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  41. OCRDMA_MBX_STATUS_OOR = 100,
  42. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  43. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  44. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  45. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  46. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  47. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  48. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  49. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  50. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  51. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  52. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  53. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  54. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  55. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  56. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  57. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  58. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  59. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  60. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  62. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  63. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  64. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  65. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  66. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  67. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  68. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  69. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  70. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  71. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  72. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  73. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  74. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  76. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  77. };
  78. enum additional_status {
  79. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  80. };
  81. enum cqe_status {
  82. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  83. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  84. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  85. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  86. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  87. };
  88. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  89. {
  90. return (u8 *)eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  91. }
  92. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  93. {
  94. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  95. }
  96. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  97. {
  98. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  99. ((u8 *) dev->mq.cq.va +
  100. (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  101. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  102. return NULL;
  103. return cqe;
  104. }
  105. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  106. {
  107. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  108. }
  109. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  110. {
  111. return (struct ocrdma_mqe *)((u8 *) dev->mq.sq.va +
  112. (dev->mq.sq.head *
  113. sizeof(struct ocrdma_mqe)));
  114. }
  115. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  116. {
  117. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  118. atomic_inc(&dev->mq.sq.used);
  119. }
  120. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  121. {
  122. return (void *)((u8 *) dev->mq.sq.va +
  123. (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe)));
  124. }
  125. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  126. {
  127. switch (qps) {
  128. case OCRDMA_QPS_RST:
  129. return IB_QPS_RESET;
  130. case OCRDMA_QPS_INIT:
  131. return IB_QPS_INIT;
  132. case OCRDMA_QPS_RTR:
  133. return IB_QPS_RTR;
  134. case OCRDMA_QPS_RTS:
  135. return IB_QPS_RTS;
  136. case OCRDMA_QPS_SQD:
  137. case OCRDMA_QPS_SQ_DRAINING:
  138. return IB_QPS_SQD;
  139. case OCRDMA_QPS_SQE:
  140. return IB_QPS_SQE;
  141. case OCRDMA_QPS_ERR:
  142. return IB_QPS_ERR;
  143. };
  144. return IB_QPS_ERR;
  145. }
  146. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  147. {
  148. switch (qps) {
  149. case IB_QPS_RESET:
  150. return OCRDMA_QPS_RST;
  151. case IB_QPS_INIT:
  152. return OCRDMA_QPS_INIT;
  153. case IB_QPS_RTR:
  154. return OCRDMA_QPS_RTR;
  155. case IB_QPS_RTS:
  156. return OCRDMA_QPS_RTS;
  157. case IB_QPS_SQD:
  158. return OCRDMA_QPS_SQD;
  159. case IB_QPS_SQE:
  160. return OCRDMA_QPS_SQE;
  161. case IB_QPS_ERR:
  162. return OCRDMA_QPS_ERR;
  163. };
  164. return OCRDMA_QPS_ERR;
  165. }
  166. static int ocrdma_get_mbx_errno(u32 status)
  167. {
  168. int err_num = -EFAULT;
  169. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  170. OCRDMA_MBX_RSP_STATUS_SHIFT;
  171. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  172. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  173. switch (mbox_status) {
  174. case OCRDMA_MBX_STATUS_OOR:
  175. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  176. err_num = -EAGAIN;
  177. break;
  178. case OCRDMA_MBX_STATUS_INVALID_PD:
  179. case OCRDMA_MBX_STATUS_INVALID_CQ:
  180. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  181. case OCRDMA_MBX_STATUS_INVALID_QP:
  182. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  183. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  184. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  185. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  186. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  187. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  188. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  189. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  190. case OCRDMA_MBX_STATUS_INVALID_VA:
  191. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  192. case OCRDMA_MBX_STATUS_INVALID_FBO:
  193. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  194. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  195. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  196. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  197. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  198. err_num = -EINVAL;
  199. break;
  200. case OCRDMA_MBX_STATUS_PD_INUSE:
  201. case OCRDMA_MBX_STATUS_QP_BOUND:
  202. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  203. case OCRDMA_MBX_STATUS_MW_BOUND:
  204. err_num = -EBUSY;
  205. break;
  206. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  209. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  210. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  211. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  212. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  213. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  214. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  215. err_num = -ENOBUFS;
  216. break;
  217. case OCRDMA_MBX_STATUS_FAILED:
  218. switch (add_status) {
  219. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  220. err_num = -EAGAIN;
  221. break;
  222. }
  223. default:
  224. err_num = -EFAULT;
  225. }
  226. return err_num;
  227. }
  228. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  229. {
  230. int err_num = -EINVAL;
  231. switch (cqe_status) {
  232. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  233. err_num = -EPERM;
  234. break;
  235. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  236. err_num = -EINVAL;
  237. break;
  238. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  239. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  240. err_num = -EAGAIN;
  241. break;
  242. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  243. err_num = -EIO;
  244. break;
  245. }
  246. return err_num;
  247. }
  248. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  249. bool solicited, u16 cqe_popped)
  250. {
  251. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  252. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  253. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  254. if (armed)
  255. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  256. if (solicited)
  257. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  258. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  259. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  260. }
  261. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  262. {
  263. u32 val = 0;
  264. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  265. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  266. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  267. }
  268. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  269. bool arm, bool clear_int, u16 num_eqe)
  270. {
  271. u32 val = 0;
  272. val |= eq_id & OCRDMA_EQ_ID_MASK;
  273. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  274. if (arm)
  275. val |= (1 << OCRDMA_REARM_SHIFT);
  276. if (clear_int)
  277. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  278. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  279. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  280. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  281. }
  282. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  283. u8 opcode, u8 subsys, u32 cmd_len)
  284. {
  285. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  286. cmd_hdr->timeout = 20; /* seconds */
  287. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  288. }
  289. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  290. {
  291. struct ocrdma_mqe *mqe;
  292. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  293. if (!mqe)
  294. return NULL;
  295. mqe->hdr.spcl_sge_cnt_emb |=
  296. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  297. OCRDMA_MQE_HDR_EMB_MASK;
  298. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  299. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  300. mqe->hdr.pyld_len);
  301. return mqe;
  302. }
  303. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  304. {
  305. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  306. }
  307. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  308. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  309. {
  310. memset(q, 0, sizeof(*q));
  311. q->len = len;
  312. q->entry_size = entry_size;
  313. q->size = len * entry_size;
  314. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  315. &q->dma, GFP_KERNEL);
  316. if (!q->va)
  317. return -ENOMEM;
  318. memset(q->va, 0, q->size);
  319. return 0;
  320. }
  321. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  322. dma_addr_t host_pa, int hw_page_size)
  323. {
  324. int i;
  325. for (i = 0; i < cnt; i++) {
  326. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  327. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  328. host_pa += hw_page_size;
  329. }
  330. }
  331. static void ocrdma_assign_eq_vect_gen2(struct ocrdma_dev *dev,
  332. struct ocrdma_eq *eq)
  333. {
  334. /* assign vector and update vector id for next EQ */
  335. eq->vector = dev->nic_info.msix.start_vector;
  336. dev->nic_info.msix.start_vector += 1;
  337. }
  338. static void ocrdma_free_eq_vect_gen2(struct ocrdma_dev *dev)
  339. {
  340. /* this assumes that EQs are freed in exactly reverse order
  341. * as its allocation.
  342. */
  343. dev->nic_info.msix.start_vector -= 1;
  344. }
  345. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q,
  346. int queue_type)
  347. {
  348. u8 opcode = 0;
  349. int status;
  350. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  351. switch (queue_type) {
  352. case QTYPE_MCCQ:
  353. opcode = OCRDMA_CMD_DELETE_MQ;
  354. break;
  355. case QTYPE_CQ:
  356. opcode = OCRDMA_CMD_DELETE_CQ;
  357. break;
  358. case QTYPE_EQ:
  359. opcode = OCRDMA_CMD_DELETE_EQ;
  360. break;
  361. default:
  362. BUG();
  363. }
  364. memset(cmd, 0, sizeof(*cmd));
  365. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  366. cmd->id = q->id;
  367. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  368. cmd, sizeof(*cmd), NULL, NULL);
  369. if (!status)
  370. q->created = false;
  371. return status;
  372. }
  373. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  374. {
  375. int status;
  376. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  377. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  378. memset(cmd, 0, sizeof(*cmd));
  379. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  380. sizeof(*cmd));
  381. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  382. cmd->req.rsvd_version = 0;
  383. else
  384. cmd->req.rsvd_version = 2;
  385. cmd->num_pages = 4;
  386. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  387. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  388. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  389. PAGE_SIZE_4K);
  390. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  391. NULL);
  392. if (!status) {
  393. eq->q.id = rsp->vector_eqid & 0xffff;
  394. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  395. ocrdma_assign_eq_vect_gen2(dev, eq);
  396. else {
  397. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  398. dev->nic_info.msix.start_vector += 1;
  399. }
  400. eq->q.created = true;
  401. }
  402. return status;
  403. }
  404. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  405. struct ocrdma_eq *eq, u16 q_len)
  406. {
  407. int status;
  408. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  409. sizeof(struct ocrdma_eqe));
  410. if (status)
  411. return status;
  412. status = ocrdma_mbx_create_eq(dev, eq);
  413. if (status)
  414. goto mbx_err;
  415. eq->dev = dev;
  416. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  417. return 0;
  418. mbx_err:
  419. ocrdma_free_q(dev, &eq->q);
  420. return status;
  421. }
  422. static int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  423. {
  424. int irq;
  425. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  426. irq = dev->nic_info.pdev->irq;
  427. else
  428. irq = dev->nic_info.msix.vector_list[eq->vector];
  429. return irq;
  430. }
  431. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  432. {
  433. if (eq->q.created) {
  434. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  435. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY)
  436. ocrdma_free_eq_vect_gen2(dev);
  437. ocrdma_free_q(dev, &eq->q);
  438. }
  439. }
  440. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  441. {
  442. int irq;
  443. /* disarm EQ so that interrupts are not generated
  444. * during freeing and EQ delete is in progress.
  445. */
  446. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  447. irq = ocrdma_get_irq(dev, eq);
  448. free_irq(irq, eq);
  449. _ocrdma_destroy_eq(dev, eq);
  450. }
  451. static void ocrdma_destroy_qp_eqs(struct ocrdma_dev *dev)
  452. {
  453. int i;
  454. /* deallocate the data path eqs */
  455. for (i = 0; i < dev->eq_cnt; i++)
  456. ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  457. }
  458. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  459. struct ocrdma_queue_info *cq,
  460. struct ocrdma_queue_info *eq)
  461. {
  462. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  463. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  464. int status;
  465. memset(cmd, 0, sizeof(*cmd));
  466. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  467. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  468. cmd->pgsz_pgcnt = PAGES_4K_SPANNED(cq->va, cq->size);
  469. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  470. cmd->eqn = (eq->id << OCRDMA_CREATE_CQ_EQID_SHIFT);
  471. ocrdma_build_q_pages(&cmd->pa[0], cmd->pgsz_pgcnt,
  472. cq->dma, PAGE_SIZE_4K);
  473. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  474. cmd, sizeof(*cmd), NULL, NULL);
  475. if (!status) {
  476. cq->id = (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  477. cq->created = true;
  478. }
  479. return status;
  480. }
  481. static u32 ocrdma_encoded_q_len(int q_len)
  482. {
  483. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  484. if (len_encoded == 16)
  485. len_encoded = 0;
  486. return len_encoded;
  487. }
  488. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  489. struct ocrdma_queue_info *mq,
  490. struct ocrdma_queue_info *cq)
  491. {
  492. int num_pages, status;
  493. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  494. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  495. struct ocrdma_pa *pa;
  496. memset(cmd, 0, sizeof(*cmd));
  497. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  498. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  499. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ,
  500. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  501. cmd->v0.pages = num_pages;
  502. cmd->v0.async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  503. cmd->v0.async_cqid_valid = (cq->id << 1);
  504. cmd->v0.cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  505. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  506. cmd->v0.cqid_ringsize |=
  507. (cq->id << OCRDMA_CREATE_MQ_V0_CQ_ID_SHIFT);
  508. cmd->v0.valid = OCRDMA_CREATE_MQ_VALID;
  509. pa = &cmd->v0.pa[0];
  510. } else {
  511. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  512. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  513. cmd->req.rsvd_version = 1;
  514. cmd->v1.cqid_pages = num_pages;
  515. cmd->v1.cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  516. cmd->v1.async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  517. cmd->v1.async_event_bitmap = Bit(20);
  518. cmd->v1.async_cqid_ringsize = cq->id;
  519. cmd->v1.async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  520. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  521. cmd->v1.valid = OCRDMA_CREATE_MQ_VALID;
  522. pa = &cmd->v1.pa[0];
  523. }
  524. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  525. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  526. cmd, sizeof(*cmd), NULL, NULL);
  527. if (!status) {
  528. mq->id = rsp->id;
  529. mq->created = true;
  530. }
  531. return status;
  532. }
  533. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  534. {
  535. int status;
  536. /* Alloc completion queue for Mailbox queue */
  537. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  538. sizeof(struct ocrdma_mcqe));
  539. if (status)
  540. goto alloc_err;
  541. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->meq.q);
  542. if (status)
  543. goto mbx_cq_free;
  544. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  545. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  546. mutex_init(&dev->mqe_ctx.lock);
  547. /* Alloc Mailbox queue */
  548. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  549. sizeof(struct ocrdma_mqe));
  550. if (status)
  551. goto mbx_cq_destroy;
  552. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  553. if (status)
  554. goto mbx_q_free;
  555. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  556. return 0;
  557. mbx_q_free:
  558. ocrdma_free_q(dev, &dev->mq.sq);
  559. mbx_cq_destroy:
  560. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  561. mbx_cq_free:
  562. ocrdma_free_q(dev, &dev->mq.cq);
  563. alloc_err:
  564. return status;
  565. }
  566. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  567. {
  568. struct ocrdma_queue_info *mbxq, *cq;
  569. /* mqe_ctx lock synchronizes with any other pending cmds. */
  570. mutex_lock(&dev->mqe_ctx.lock);
  571. mbxq = &dev->mq.sq;
  572. if (mbxq->created) {
  573. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  574. ocrdma_free_q(dev, mbxq);
  575. }
  576. mutex_unlock(&dev->mqe_ctx.lock);
  577. cq = &dev->mq.cq;
  578. if (cq->created) {
  579. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  580. ocrdma_free_q(dev, cq);
  581. }
  582. }
  583. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  584. struct ocrdma_qp *qp)
  585. {
  586. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  587. enum ib_qp_state old_ib_qps;
  588. if (qp == NULL)
  589. BUG();
  590. ocrdma_qp_state_machine(qp, new_ib_qps, &old_ib_qps);
  591. }
  592. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  593. struct ocrdma_ae_mcqe *cqe)
  594. {
  595. struct ocrdma_qp *qp = NULL;
  596. struct ocrdma_cq *cq = NULL;
  597. struct ib_event ib_evt;
  598. int cq_event = 0;
  599. int qp_event = 1;
  600. int srq_event = 0;
  601. int dev_event = 0;
  602. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  603. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  604. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  605. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  606. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  607. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  608. ib_evt.device = &dev->ibdev;
  609. switch (type) {
  610. case OCRDMA_CQ_ERROR:
  611. ib_evt.element.cq = &cq->ibcq;
  612. ib_evt.event = IB_EVENT_CQ_ERR;
  613. cq_event = 1;
  614. qp_event = 0;
  615. break;
  616. case OCRDMA_CQ_OVERRUN_ERROR:
  617. ib_evt.element.cq = &cq->ibcq;
  618. ib_evt.event = IB_EVENT_CQ_ERR;
  619. break;
  620. case OCRDMA_CQ_QPCAT_ERROR:
  621. ib_evt.element.qp = &qp->ibqp;
  622. ib_evt.event = IB_EVENT_QP_FATAL;
  623. ocrdma_process_qpcat_error(dev, qp);
  624. break;
  625. case OCRDMA_QP_ACCESS_ERROR:
  626. ib_evt.element.qp = &qp->ibqp;
  627. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  628. break;
  629. case OCRDMA_QP_COMM_EST_EVENT:
  630. ib_evt.element.qp = &qp->ibqp;
  631. ib_evt.event = IB_EVENT_COMM_EST;
  632. break;
  633. case OCRDMA_SQ_DRAINED_EVENT:
  634. ib_evt.element.qp = &qp->ibqp;
  635. ib_evt.event = IB_EVENT_SQ_DRAINED;
  636. break;
  637. case OCRDMA_DEVICE_FATAL_EVENT:
  638. ib_evt.element.port_num = 1;
  639. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  640. qp_event = 0;
  641. dev_event = 1;
  642. break;
  643. case OCRDMA_SRQCAT_ERROR:
  644. ib_evt.element.srq = &qp->srq->ibsrq;
  645. ib_evt.event = IB_EVENT_SRQ_ERR;
  646. srq_event = 1;
  647. qp_event = 0;
  648. break;
  649. case OCRDMA_SRQ_LIMIT_EVENT:
  650. ib_evt.element.srq = &qp->srq->ibsrq;
  651. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  652. srq_event = 1;
  653. qp_event = 0;
  654. break;
  655. case OCRDMA_QP_LAST_WQE_EVENT:
  656. ib_evt.element.qp = &qp->ibqp;
  657. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  658. break;
  659. default:
  660. cq_event = 0;
  661. qp_event = 0;
  662. srq_event = 0;
  663. dev_event = 0;
  664. ocrdma_err("%s() unknown type=0x%x\n", __func__, type);
  665. break;
  666. }
  667. if (qp_event) {
  668. if (qp->ibqp.event_handler)
  669. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  670. } else if (cq_event) {
  671. if (cq->ibcq.event_handler)
  672. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  673. } else if (srq_event) {
  674. if (qp->srq->ibsrq.event_handler)
  675. qp->srq->ibsrq.event_handler(&ib_evt,
  676. qp->srq->ibsrq.
  677. srq_context);
  678. } else if (dev_event)
  679. ib_dispatch_event(&ib_evt);
  680. }
  681. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  682. {
  683. /* async CQE processing */
  684. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  685. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  686. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  687. if (evt_code == OCRDMA_ASYNC_EVE_CODE)
  688. ocrdma_dispatch_ibevent(dev, cqe);
  689. else
  690. ocrdma_err("%s(%d) invalid evt code=0x%x\n",
  691. __func__, dev->id, evt_code);
  692. }
  693. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  694. {
  695. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  696. dev->mqe_ctx.cqe_status = (cqe->status &
  697. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  698. dev->mqe_ctx.ext_status =
  699. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  700. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  701. dev->mqe_ctx.cmd_done = true;
  702. wake_up(&dev->mqe_ctx.cmd_wait);
  703. } else
  704. ocrdma_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  705. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  706. }
  707. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  708. {
  709. u16 cqe_popped = 0;
  710. struct ocrdma_mcqe *cqe;
  711. while (1) {
  712. cqe = ocrdma_get_mcqe(dev);
  713. if (cqe == NULL)
  714. break;
  715. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  716. cqe_popped += 1;
  717. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  718. ocrdma_process_acqe(dev, cqe);
  719. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  720. ocrdma_process_mcqe(dev, cqe);
  721. else
  722. ocrdma_err("%s() cqe->compl is not set.\n", __func__);
  723. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  724. ocrdma_mcq_inc_tail(dev);
  725. }
  726. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  727. return 0;
  728. }
  729. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  730. struct ocrdma_cq *cq)
  731. {
  732. unsigned long flags;
  733. struct ocrdma_qp *qp;
  734. bool buddy_cq_found = false;
  735. /* Go through list of QPs in error state which are using this CQ
  736. * and invoke its callback handler to trigger CQE processing for
  737. * error/flushed CQE. It is rare to find more than few entries in
  738. * this list as most consumers stops after getting error CQE.
  739. * List is traversed only once when a matching buddy cq found for a QP.
  740. */
  741. spin_lock_irqsave(&dev->flush_q_lock, flags);
  742. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  743. if (qp->srq)
  744. continue;
  745. /* if wq and rq share the same cq, than comp_handler
  746. * is already invoked.
  747. */
  748. if (qp->sq_cq == qp->rq_cq)
  749. continue;
  750. /* if completion came on sq, rq's cq is buddy cq.
  751. * if completion came on rq, sq's cq is buddy cq.
  752. */
  753. if (qp->sq_cq == cq)
  754. cq = qp->rq_cq;
  755. else
  756. cq = qp->sq_cq;
  757. buddy_cq_found = true;
  758. break;
  759. }
  760. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  761. if (buddy_cq_found == false)
  762. return;
  763. if (cq->ibcq.comp_handler) {
  764. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  765. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  766. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  767. }
  768. }
  769. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  770. {
  771. unsigned long flags;
  772. struct ocrdma_cq *cq;
  773. if (cq_idx >= OCRDMA_MAX_CQ)
  774. BUG();
  775. cq = dev->cq_tbl[cq_idx];
  776. if (cq == NULL) {
  777. ocrdma_err("%s%d invalid id=0x%x\n", __func__, dev->id, cq_idx);
  778. return;
  779. }
  780. spin_lock_irqsave(&cq->cq_lock, flags);
  781. cq->armed = false;
  782. cq->solicited = false;
  783. spin_unlock_irqrestore(&cq->cq_lock, flags);
  784. ocrdma_ring_cq_db(dev, cq->id, false, false, 0);
  785. if (cq->ibcq.comp_handler) {
  786. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  787. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  788. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  789. }
  790. ocrdma_qp_buddy_cq_handler(dev, cq);
  791. }
  792. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  793. {
  794. /* process the MQ-CQE. */
  795. if (cq_id == dev->mq.cq.id)
  796. ocrdma_mq_cq_handler(dev, cq_id);
  797. else
  798. ocrdma_qp_cq_handler(dev, cq_id);
  799. }
  800. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  801. {
  802. struct ocrdma_eq *eq = handle;
  803. struct ocrdma_dev *dev = eq->dev;
  804. struct ocrdma_eqe eqe;
  805. struct ocrdma_eqe *ptr;
  806. u16 eqe_popped = 0;
  807. u16 cq_id;
  808. while (1) {
  809. ptr = ocrdma_get_eqe(eq);
  810. eqe = *ptr;
  811. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  812. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  813. break;
  814. eqe_popped += 1;
  815. ptr->id_valid = 0;
  816. /* check whether its CQE or not. */
  817. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  818. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  819. ocrdma_cq_handler(dev, cq_id);
  820. }
  821. ocrdma_eq_inc_tail(eq);
  822. }
  823. ocrdma_ring_eq_db(dev, eq->q.id, true, true, eqe_popped);
  824. /* Ring EQ doorbell with num_popped to 0 to enable interrupts again. */
  825. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  826. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  827. return IRQ_HANDLED;
  828. }
  829. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  830. {
  831. struct ocrdma_mqe *mqe;
  832. dev->mqe_ctx.tag = dev->mq.sq.head;
  833. dev->mqe_ctx.cmd_done = false;
  834. mqe = ocrdma_get_mqe(dev);
  835. cmd->hdr.tag_lo = dev->mq.sq.head;
  836. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  837. /* make sure descriptor is written before ringing doorbell */
  838. wmb();
  839. ocrdma_mq_inc_head(dev);
  840. ocrdma_ring_mq_db(dev);
  841. }
  842. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  843. {
  844. long status;
  845. /* 30 sec timeout */
  846. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  847. (dev->mqe_ctx.cmd_done != false),
  848. msecs_to_jiffies(30000));
  849. if (status)
  850. return 0;
  851. else
  852. return -1;
  853. }
  854. /* issue a mailbox command on the MQ */
  855. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  856. {
  857. int status = 0;
  858. u16 cqe_status, ext_status;
  859. struct ocrdma_mqe *rsp;
  860. mutex_lock(&dev->mqe_ctx.lock);
  861. ocrdma_post_mqe(dev, mqe);
  862. status = ocrdma_wait_mqe_cmpl(dev);
  863. if (status)
  864. goto mbx_err;
  865. cqe_status = dev->mqe_ctx.cqe_status;
  866. ext_status = dev->mqe_ctx.ext_status;
  867. rsp = ocrdma_get_mqe_rsp(dev);
  868. ocrdma_copy_le32_to_cpu(mqe, rsp, (sizeof(*mqe)));
  869. if (cqe_status || ext_status) {
  870. ocrdma_err
  871. ("%s() opcode=0x%x, cqe_status=0x%x, ext_status=0x%x\n",
  872. __func__,
  873. (rsp->u.rsp.subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  874. OCRDMA_MBX_RSP_OPCODE_SHIFT, cqe_status, ext_status);
  875. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  876. goto mbx_err;
  877. }
  878. if (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK)
  879. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  880. mbx_err:
  881. mutex_unlock(&dev->mqe_ctx.lock);
  882. return status;
  883. }
  884. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  885. struct ocrdma_dev_attr *attr,
  886. struct ocrdma_mbx_query_config *rsp)
  887. {
  888. attr->max_pd =
  889. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  890. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  891. attr->max_qp =
  892. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  893. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  894. attr->max_send_sge = ((rsp->max_write_send_sge &
  895. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  896. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  897. attr->max_recv_sge = (rsp->max_write_send_sge &
  898. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  899. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  900. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  901. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  902. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  903. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  904. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  905. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  906. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  907. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  908. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  909. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  910. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  911. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  912. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  913. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  914. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  915. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  916. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  917. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  918. attr->max_mr = rsp->max_mr;
  919. attr->max_mr_size = ~0ull;
  920. attr->max_fmr = 0;
  921. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  922. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  923. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  924. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  925. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  926. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  927. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  928. OCRDMA_WQE_STRIDE;
  929. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  930. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  931. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  932. OCRDMA_WQE_STRIDE;
  933. attr->max_inline_data =
  934. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  935. sizeof(struct ocrdma_sge));
  936. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  937. attr->ird = 1;
  938. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  939. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  940. }
  941. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  942. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  943. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  944. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  945. }
  946. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  947. struct ocrdma_fw_conf_rsp *conf)
  948. {
  949. u32 fn_mode;
  950. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  951. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  952. return -EINVAL;
  953. dev->base_eqid = conf->base_eqid;
  954. dev->max_eq = conf->max_eq;
  955. dev->attr.max_cq = OCRDMA_MAX_CQ - 1;
  956. return 0;
  957. }
  958. /* can be issued only during init time. */
  959. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  960. {
  961. int status = -ENOMEM;
  962. struct ocrdma_mqe *cmd;
  963. struct ocrdma_fw_ver_rsp *rsp;
  964. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  965. if (!cmd)
  966. return -ENOMEM;
  967. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  968. OCRDMA_CMD_GET_FW_VER,
  969. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  970. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  971. if (status)
  972. goto mbx_err;
  973. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  974. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  975. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  976. sizeof(rsp->running_ver));
  977. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  978. mbx_err:
  979. kfree(cmd);
  980. return status;
  981. }
  982. /* can be issued only during init time. */
  983. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  984. {
  985. int status = -ENOMEM;
  986. struct ocrdma_mqe *cmd;
  987. struct ocrdma_fw_conf_rsp *rsp;
  988. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  989. if (!cmd)
  990. return -ENOMEM;
  991. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  992. OCRDMA_CMD_GET_FW_CONFIG,
  993. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  994. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  995. if (status)
  996. goto mbx_err;
  997. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  998. status = ocrdma_check_fw_config(dev, rsp);
  999. mbx_err:
  1000. kfree(cmd);
  1001. return status;
  1002. }
  1003. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1004. {
  1005. int status = -ENOMEM;
  1006. struct ocrdma_mbx_query_config *rsp;
  1007. struct ocrdma_mqe *cmd;
  1008. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1009. if (!cmd)
  1010. return status;
  1011. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1012. if (status)
  1013. goto mbx_err;
  1014. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1015. ocrdma_get_attr(dev, &dev->attr, rsp);
  1016. mbx_err:
  1017. kfree(cmd);
  1018. return status;
  1019. }
  1020. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1021. {
  1022. int status = -ENOMEM;
  1023. struct ocrdma_alloc_pd *cmd;
  1024. struct ocrdma_alloc_pd_rsp *rsp;
  1025. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1026. if (!cmd)
  1027. return status;
  1028. if (pd->dpp_enabled)
  1029. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1030. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1031. if (status)
  1032. goto mbx_err;
  1033. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1034. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1035. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1036. pd->dpp_enabled = true;
  1037. pd->dpp_page = rsp->dpp_page_pdid >>
  1038. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1039. } else {
  1040. pd->dpp_enabled = false;
  1041. pd->num_dpp_qp = 0;
  1042. }
  1043. mbx_err:
  1044. kfree(cmd);
  1045. return status;
  1046. }
  1047. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1048. {
  1049. int status = -ENOMEM;
  1050. struct ocrdma_dealloc_pd *cmd;
  1051. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1052. if (!cmd)
  1053. return status;
  1054. cmd->id = pd->id;
  1055. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1056. kfree(cmd);
  1057. return status;
  1058. }
  1059. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1060. int *num_pages, int *page_size)
  1061. {
  1062. int i;
  1063. int mem_size;
  1064. *num_entries = roundup_pow_of_two(*num_entries);
  1065. mem_size = *num_entries * entry_size;
  1066. /* find the possible lowest possible multiplier */
  1067. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1068. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1069. break;
  1070. }
  1071. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1072. return -EINVAL;
  1073. mem_size = roundup(mem_size,
  1074. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1075. *num_pages =
  1076. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1077. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1078. *num_entries = mem_size / entry_size;
  1079. return 0;
  1080. }
  1081. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1082. {
  1083. int i ;
  1084. int status = 0;
  1085. int max_ah;
  1086. struct ocrdma_create_ah_tbl *cmd;
  1087. struct ocrdma_create_ah_tbl_rsp *rsp;
  1088. struct pci_dev *pdev = dev->nic_info.pdev;
  1089. dma_addr_t pa;
  1090. struct ocrdma_pbe *pbes;
  1091. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1092. if (!cmd)
  1093. return status;
  1094. max_ah = OCRDMA_MAX_AH;
  1095. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1096. /* number of PBEs in PBL */
  1097. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1098. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1099. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1100. /* page size */
  1101. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1102. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1103. break;
  1104. }
  1105. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1106. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1107. /* ah_entry size */
  1108. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1109. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1110. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1111. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1112. &dev->av_tbl.pbl.pa,
  1113. GFP_KERNEL);
  1114. if (dev->av_tbl.pbl.va == NULL)
  1115. goto mem_err;
  1116. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1117. &pa, GFP_KERNEL);
  1118. if (dev->av_tbl.va == NULL)
  1119. goto mem_err_ah;
  1120. dev->av_tbl.pa = pa;
  1121. dev->av_tbl.num_ah = max_ah;
  1122. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1123. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1124. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1125. pbes[i].pa_lo = (u32) (pa & 0xffffffff);
  1126. pbes[i].pa_hi = (u32) upper_32_bits(pa);
  1127. pa += PAGE_SIZE;
  1128. }
  1129. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1130. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1131. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1132. if (status)
  1133. goto mbx_err;
  1134. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1135. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1136. kfree(cmd);
  1137. return 0;
  1138. mbx_err:
  1139. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1140. dev->av_tbl.pa);
  1141. dev->av_tbl.va = NULL;
  1142. mem_err_ah:
  1143. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1144. dev->av_tbl.pbl.pa);
  1145. dev->av_tbl.pbl.va = NULL;
  1146. dev->av_tbl.size = 0;
  1147. mem_err:
  1148. kfree(cmd);
  1149. return status;
  1150. }
  1151. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1152. {
  1153. struct ocrdma_delete_ah_tbl *cmd;
  1154. struct pci_dev *pdev = dev->nic_info.pdev;
  1155. if (dev->av_tbl.va == NULL)
  1156. return;
  1157. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1158. if (!cmd)
  1159. return;
  1160. cmd->ahid = dev->av_tbl.ahid;
  1161. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1162. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1163. dev->av_tbl.pa);
  1164. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1165. dev->av_tbl.pbl.pa);
  1166. kfree(cmd);
  1167. }
  1168. /* Multiple CQs uses the EQ. This routine returns least used
  1169. * EQ to associate with CQ. This will distributes the interrupt
  1170. * processing and CPU load to associated EQ, vector and so to that CPU.
  1171. */
  1172. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1173. {
  1174. int i, selected_eq = 0, cq_cnt = 0;
  1175. u16 eq_id;
  1176. mutex_lock(&dev->dev_lock);
  1177. cq_cnt = dev->qp_eq_tbl[0].cq_cnt;
  1178. eq_id = dev->qp_eq_tbl[0].q.id;
  1179. /* find the EQ which is has the least number of
  1180. * CQs associated with it.
  1181. */
  1182. for (i = 0; i < dev->eq_cnt; i++) {
  1183. if (dev->qp_eq_tbl[i].cq_cnt < cq_cnt) {
  1184. cq_cnt = dev->qp_eq_tbl[i].cq_cnt;
  1185. eq_id = dev->qp_eq_tbl[i].q.id;
  1186. selected_eq = i;
  1187. }
  1188. }
  1189. dev->qp_eq_tbl[selected_eq].cq_cnt += 1;
  1190. mutex_unlock(&dev->dev_lock);
  1191. return eq_id;
  1192. }
  1193. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1194. {
  1195. int i;
  1196. mutex_lock(&dev->dev_lock);
  1197. for (i = 0; i < dev->eq_cnt; i++) {
  1198. if (dev->qp_eq_tbl[i].q.id != eq_id)
  1199. continue;
  1200. dev->qp_eq_tbl[i].cq_cnt -= 1;
  1201. break;
  1202. }
  1203. mutex_unlock(&dev->dev_lock);
  1204. }
  1205. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1206. int entries, int dpp_cq)
  1207. {
  1208. int status = -ENOMEM; int max_hw_cqe;
  1209. struct pci_dev *pdev = dev->nic_info.pdev;
  1210. struct ocrdma_create_cq *cmd;
  1211. struct ocrdma_create_cq_rsp *rsp;
  1212. u32 hw_pages, cqe_size, page_size, cqe_count;
  1213. if (dpp_cq)
  1214. return -EINVAL;
  1215. if (entries > dev->attr.max_cqe) {
  1216. ocrdma_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1217. __func__, dev->id, dev->attr.max_cqe, entries);
  1218. return -EINVAL;
  1219. }
  1220. if (dpp_cq && (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY))
  1221. return -EINVAL;
  1222. if (dpp_cq) {
  1223. cq->max_hw_cqe = 1;
  1224. max_hw_cqe = 1;
  1225. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1226. hw_pages = 1;
  1227. } else {
  1228. cq->max_hw_cqe = dev->attr.max_cqe;
  1229. max_hw_cqe = dev->attr.max_cqe;
  1230. cqe_size = sizeof(struct ocrdma_cqe);
  1231. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1232. }
  1233. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1234. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1235. if (!cmd)
  1236. return -ENOMEM;
  1237. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1238. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1239. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1240. if (!cq->va) {
  1241. status = -ENOMEM;
  1242. goto mem_err;
  1243. }
  1244. memset(cq->va, 0, cq->len);
  1245. page_size = cq->len / hw_pages;
  1246. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1247. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1248. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1249. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1250. if (dev->eq_cnt < 0)
  1251. goto eq_err;
  1252. cq->eqn = ocrdma_bind_eq(dev);
  1253. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  1254. cqe_count = cq->len / cqe_size;
  1255. if (cqe_count > 1024)
  1256. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1257. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1258. else {
  1259. u8 count = 0;
  1260. switch (cqe_count) {
  1261. case 256:
  1262. count = 0;
  1263. break;
  1264. case 512:
  1265. count = 1;
  1266. break;
  1267. case 1024:
  1268. count = 2;
  1269. break;
  1270. default:
  1271. goto mbx_err;
  1272. }
  1273. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1274. }
  1275. /* shared eq between all the consumer cqs. */
  1276. cmd->cmd.eqn = cq->eqn;
  1277. if (dev->nic_info.dev_family == OCRDMA_GEN2_FAMILY) {
  1278. if (dpp_cq)
  1279. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1280. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1281. cq->phase_change = false;
  1282. cmd->cmd.cqe_count = (cq->len / cqe_size);
  1283. } else {
  1284. cmd->cmd.cqe_count = (cq->len / cqe_size) - 1;
  1285. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1286. cq->phase_change = true;
  1287. }
  1288. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1289. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1290. if (status)
  1291. goto mbx_err;
  1292. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1293. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1294. kfree(cmd);
  1295. return 0;
  1296. mbx_err:
  1297. ocrdma_unbind_eq(dev, cq->eqn);
  1298. eq_err:
  1299. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1300. mem_err:
  1301. kfree(cmd);
  1302. return status;
  1303. }
  1304. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1305. {
  1306. int status = -ENOMEM;
  1307. struct ocrdma_destroy_cq *cmd;
  1308. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1309. if (!cmd)
  1310. return status;
  1311. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1312. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1313. cmd->bypass_flush_qid |=
  1314. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1315. OCRDMA_DESTROY_CQ_QID_MASK;
  1316. ocrdma_unbind_eq(dev, cq->eqn);
  1317. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1318. if (status)
  1319. goto mbx_err;
  1320. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1321. mbx_err:
  1322. kfree(cmd);
  1323. return status;
  1324. }
  1325. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1326. u32 pdid, int addr_check)
  1327. {
  1328. int status = -ENOMEM;
  1329. struct ocrdma_alloc_lkey *cmd;
  1330. struct ocrdma_alloc_lkey_rsp *rsp;
  1331. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1332. if (!cmd)
  1333. return status;
  1334. cmd->pdid = pdid;
  1335. cmd->pbl_sz_flags |= addr_check;
  1336. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1337. cmd->pbl_sz_flags |=
  1338. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1339. cmd->pbl_sz_flags |=
  1340. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1341. cmd->pbl_sz_flags |=
  1342. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1343. cmd->pbl_sz_flags |=
  1344. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1345. cmd->pbl_sz_flags |=
  1346. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1347. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1348. if (status)
  1349. goto mbx_err;
  1350. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1351. hwmr->lkey = rsp->lrkey;
  1352. mbx_err:
  1353. kfree(cmd);
  1354. return status;
  1355. }
  1356. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1357. {
  1358. int status = -ENOMEM;
  1359. struct ocrdma_dealloc_lkey *cmd;
  1360. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1361. if (!cmd)
  1362. return -ENOMEM;
  1363. cmd->lkey = lkey;
  1364. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1365. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1366. if (status)
  1367. goto mbx_err;
  1368. mbx_err:
  1369. kfree(cmd);
  1370. return status;
  1371. }
  1372. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1373. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1374. {
  1375. int status = -ENOMEM;
  1376. int i;
  1377. struct ocrdma_reg_nsmr *cmd;
  1378. struct ocrdma_reg_nsmr_rsp *rsp;
  1379. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1380. if (!cmd)
  1381. return -ENOMEM;
  1382. cmd->num_pbl_pdid =
  1383. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1384. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1385. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1386. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1387. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1388. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1389. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1390. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1391. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1392. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1393. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1394. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1395. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1396. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1397. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1398. cmd->totlen_low = hwmr->len;
  1399. cmd->totlen_high = upper_32_bits(hwmr->len);
  1400. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1401. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1402. cmd->va_loaddr = (u32) hwmr->va;
  1403. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1404. for (i = 0; i < pbl_cnt; i++) {
  1405. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1406. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1407. }
  1408. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1409. if (status)
  1410. goto mbx_err;
  1411. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1412. hwmr->lkey = rsp->lrkey;
  1413. mbx_err:
  1414. kfree(cmd);
  1415. return status;
  1416. }
  1417. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1418. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1419. u32 pbl_offset, u32 last)
  1420. {
  1421. int status = -ENOMEM;
  1422. int i;
  1423. struct ocrdma_reg_nsmr_cont *cmd;
  1424. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1425. if (!cmd)
  1426. return -ENOMEM;
  1427. cmd->lrkey = hwmr->lkey;
  1428. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1429. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1430. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1431. for (i = 0; i < pbl_cnt; i++) {
  1432. cmd->pbl[i].lo =
  1433. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1434. cmd->pbl[i].hi =
  1435. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1436. }
  1437. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1438. if (status)
  1439. goto mbx_err;
  1440. mbx_err:
  1441. kfree(cmd);
  1442. return status;
  1443. }
  1444. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1445. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1446. {
  1447. int status;
  1448. u32 last = 0;
  1449. u32 cur_pbl_cnt, pbl_offset;
  1450. u32 pending_pbl_cnt = hwmr->num_pbls;
  1451. pbl_offset = 0;
  1452. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1453. if (cur_pbl_cnt == pending_pbl_cnt)
  1454. last = 1;
  1455. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1456. cur_pbl_cnt, hwmr->pbe_size, last);
  1457. if (status) {
  1458. ocrdma_err("%s() status=%d\n", __func__, status);
  1459. return status;
  1460. }
  1461. /* if there is no more pbls to register then exit. */
  1462. if (last)
  1463. return 0;
  1464. while (!last) {
  1465. pbl_offset += cur_pbl_cnt;
  1466. pending_pbl_cnt -= cur_pbl_cnt;
  1467. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1468. /* if we reach the end of the pbls, then need to set the last
  1469. * bit, indicating no more pbls to register for this memory key.
  1470. */
  1471. if (cur_pbl_cnt == pending_pbl_cnt)
  1472. last = 1;
  1473. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1474. pbl_offset, last);
  1475. if (status)
  1476. break;
  1477. }
  1478. if (status)
  1479. ocrdma_err("%s() err. status=%d\n", __func__, status);
  1480. return status;
  1481. }
  1482. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1483. {
  1484. struct ocrdma_qp *tmp;
  1485. bool found = false;
  1486. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1487. if (qp == tmp) {
  1488. found = true;
  1489. break;
  1490. }
  1491. }
  1492. return found;
  1493. }
  1494. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1495. {
  1496. struct ocrdma_qp *tmp;
  1497. bool found = false;
  1498. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1499. if (qp == tmp) {
  1500. found = true;
  1501. break;
  1502. }
  1503. }
  1504. return found;
  1505. }
  1506. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1507. {
  1508. bool found;
  1509. unsigned long flags;
  1510. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1511. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1512. if (!found)
  1513. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1514. if (!qp->srq) {
  1515. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1516. if (!found)
  1517. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1518. }
  1519. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1520. }
  1521. int ocrdma_qp_state_machine(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1522. enum ib_qp_state *old_ib_state)
  1523. {
  1524. unsigned long flags;
  1525. int status = 0;
  1526. enum ocrdma_qp_state new_state;
  1527. new_state = get_ocrdma_qp_state(new_ib_state);
  1528. /* sync with wqe and rqe posting */
  1529. spin_lock_irqsave(&qp->q_lock, flags);
  1530. if (old_ib_state)
  1531. *old_ib_state = get_ibqp_state(qp->state);
  1532. if (new_state == qp->state) {
  1533. spin_unlock_irqrestore(&qp->q_lock, flags);
  1534. return 1;
  1535. }
  1536. switch (qp->state) {
  1537. case OCRDMA_QPS_RST:
  1538. switch (new_state) {
  1539. case OCRDMA_QPS_RST:
  1540. case OCRDMA_QPS_INIT:
  1541. break;
  1542. default:
  1543. status = -EINVAL;
  1544. break;
  1545. };
  1546. break;
  1547. case OCRDMA_QPS_INIT:
  1548. /* qps: INIT->XXX */
  1549. switch (new_state) {
  1550. case OCRDMA_QPS_INIT:
  1551. case OCRDMA_QPS_RTR:
  1552. break;
  1553. case OCRDMA_QPS_ERR:
  1554. ocrdma_flush_qp(qp);
  1555. break;
  1556. default:
  1557. status = -EINVAL;
  1558. break;
  1559. };
  1560. break;
  1561. case OCRDMA_QPS_RTR:
  1562. /* qps: RTS->XXX */
  1563. switch (new_state) {
  1564. case OCRDMA_QPS_RTS:
  1565. break;
  1566. case OCRDMA_QPS_ERR:
  1567. ocrdma_flush_qp(qp);
  1568. break;
  1569. default:
  1570. status = -EINVAL;
  1571. break;
  1572. };
  1573. break;
  1574. case OCRDMA_QPS_RTS:
  1575. /* qps: RTS->XXX */
  1576. switch (new_state) {
  1577. case OCRDMA_QPS_SQD:
  1578. case OCRDMA_QPS_SQE:
  1579. break;
  1580. case OCRDMA_QPS_ERR:
  1581. ocrdma_flush_qp(qp);
  1582. break;
  1583. default:
  1584. status = -EINVAL;
  1585. break;
  1586. };
  1587. break;
  1588. case OCRDMA_QPS_SQD:
  1589. /* qps: SQD->XXX */
  1590. switch (new_state) {
  1591. case OCRDMA_QPS_RTS:
  1592. case OCRDMA_QPS_SQE:
  1593. case OCRDMA_QPS_ERR:
  1594. break;
  1595. default:
  1596. status = -EINVAL;
  1597. break;
  1598. };
  1599. break;
  1600. case OCRDMA_QPS_SQE:
  1601. switch (new_state) {
  1602. case OCRDMA_QPS_RTS:
  1603. case OCRDMA_QPS_ERR:
  1604. break;
  1605. default:
  1606. status = -EINVAL;
  1607. break;
  1608. };
  1609. break;
  1610. case OCRDMA_QPS_ERR:
  1611. /* qps: ERR->XXX */
  1612. switch (new_state) {
  1613. case OCRDMA_QPS_RST:
  1614. break;
  1615. default:
  1616. status = -EINVAL;
  1617. break;
  1618. };
  1619. break;
  1620. default:
  1621. status = -EINVAL;
  1622. break;
  1623. };
  1624. if (!status)
  1625. qp->state = new_state;
  1626. spin_unlock_irqrestore(&qp->q_lock, flags);
  1627. return status;
  1628. }
  1629. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1630. {
  1631. u32 flags = 0;
  1632. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1633. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1634. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1635. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1636. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1637. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1638. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1639. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1640. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1641. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1642. return flags;
  1643. }
  1644. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1645. struct ib_qp_init_attr *attrs,
  1646. struct ocrdma_qp *qp)
  1647. {
  1648. int status;
  1649. u32 len, hw_pages, hw_page_size;
  1650. dma_addr_t pa;
  1651. struct ocrdma_dev *dev = qp->dev;
  1652. struct pci_dev *pdev = dev->nic_info.pdev;
  1653. u32 max_wqe_allocated;
  1654. u32 max_sges = attrs->cap.max_send_sge;
  1655. max_wqe_allocated = attrs->cap.max_send_wr;
  1656. /* need to allocate one extra to for GEN1 family */
  1657. if (dev->nic_info.dev_family != OCRDMA_GEN2_FAMILY)
  1658. max_wqe_allocated += 1;
  1659. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1660. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1661. if (status) {
  1662. ocrdma_err("%s() req. max_send_wr=0x%x\n", __func__,
  1663. max_wqe_allocated);
  1664. return -EINVAL;
  1665. }
  1666. qp->sq.max_cnt = max_wqe_allocated;
  1667. len = (hw_pages * hw_page_size);
  1668. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1669. if (!qp->sq.va)
  1670. return -EINVAL;
  1671. memset(qp->sq.va, 0, len);
  1672. qp->sq.len = len;
  1673. qp->sq.pa = pa;
  1674. qp->sq.entry_size = dev->attr.wqe_size;
  1675. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1676. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1677. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1678. cmd->num_wq_rq_pages |= (hw_pages <<
  1679. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1680. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1681. cmd->max_sge_send_write |= (max_sges <<
  1682. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1683. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1684. cmd->max_sge_send_write |= (max_sges <<
  1685. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1686. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1687. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1688. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1689. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1690. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1691. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1692. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1693. return 0;
  1694. }
  1695. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1696. struct ib_qp_init_attr *attrs,
  1697. struct ocrdma_qp *qp)
  1698. {
  1699. int status;
  1700. u32 len, hw_pages, hw_page_size;
  1701. dma_addr_t pa = 0;
  1702. struct ocrdma_dev *dev = qp->dev;
  1703. struct pci_dev *pdev = dev->nic_info.pdev;
  1704. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1705. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1706. &hw_pages, &hw_page_size);
  1707. if (status) {
  1708. ocrdma_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1709. attrs->cap.max_recv_wr + 1);
  1710. return status;
  1711. }
  1712. qp->rq.max_cnt = max_rqe_allocated;
  1713. len = (hw_pages * hw_page_size);
  1714. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1715. if (!qp->rq.va)
  1716. return status;
  1717. memset(qp->rq.va, 0, len);
  1718. qp->rq.pa = pa;
  1719. qp->rq.len = len;
  1720. qp->rq.entry_size = dev->attr.rqe_size;
  1721. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1722. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1723. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1724. cmd->num_wq_rq_pages |=
  1725. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1726. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1727. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1728. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1729. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1730. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1731. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1732. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1733. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1734. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1735. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1736. return 0;
  1737. }
  1738. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1739. struct ocrdma_pd *pd,
  1740. struct ocrdma_qp *qp,
  1741. u8 enable_dpp_cq, u16 dpp_cq_id)
  1742. {
  1743. pd->num_dpp_qp--;
  1744. qp->dpp_enabled = true;
  1745. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1746. if (!enable_dpp_cq)
  1747. return;
  1748. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1749. cmd->dpp_credits_cqid = dpp_cq_id;
  1750. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1751. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1752. }
  1753. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1754. struct ocrdma_qp *qp)
  1755. {
  1756. struct ocrdma_dev *dev = qp->dev;
  1757. struct pci_dev *pdev = dev->nic_info.pdev;
  1758. dma_addr_t pa = 0;
  1759. int ird_page_size = dev->attr.ird_page_size;
  1760. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1761. if (dev->attr.ird == 0)
  1762. return 0;
  1763. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1764. &pa, GFP_KERNEL);
  1765. if (!qp->ird_q_va)
  1766. return -ENOMEM;
  1767. memset(qp->ird_q_va, 0, ird_q_len);
  1768. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1769. pa, ird_page_size);
  1770. return 0;
  1771. }
  1772. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1773. struct ocrdma_qp *qp,
  1774. struct ib_qp_init_attr *attrs,
  1775. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1776. {
  1777. u32 max_wqe_allocated, max_rqe_allocated;
  1778. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1779. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1780. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1781. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1782. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1783. qp->dpp_enabled = false;
  1784. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1785. qp->dpp_enabled = true;
  1786. *dpp_credit_lmt = (rsp->dpp_response &
  1787. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1788. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1789. *dpp_offset = (rsp->dpp_response &
  1790. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1791. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1792. }
  1793. max_wqe_allocated =
  1794. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1795. max_wqe_allocated = 1 << max_wqe_allocated;
  1796. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1797. qp->sq.max_cnt = max_wqe_allocated;
  1798. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1799. if (!attrs->srq) {
  1800. qp->rq.max_cnt = max_rqe_allocated;
  1801. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1802. }
  1803. }
  1804. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1805. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1806. u16 *dpp_credit_lmt)
  1807. {
  1808. int status = -ENOMEM;
  1809. u32 flags = 0;
  1810. struct ocrdma_dev *dev = qp->dev;
  1811. struct ocrdma_pd *pd = qp->pd;
  1812. struct pci_dev *pdev = dev->nic_info.pdev;
  1813. struct ocrdma_cq *cq;
  1814. struct ocrdma_create_qp_req *cmd;
  1815. struct ocrdma_create_qp_rsp *rsp;
  1816. int qptype;
  1817. switch (attrs->qp_type) {
  1818. case IB_QPT_GSI:
  1819. qptype = OCRDMA_QPT_GSI;
  1820. break;
  1821. case IB_QPT_RC:
  1822. qptype = OCRDMA_QPT_RC;
  1823. break;
  1824. case IB_QPT_UD:
  1825. qptype = OCRDMA_QPT_UD;
  1826. break;
  1827. default:
  1828. return -EINVAL;
  1829. };
  1830. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1831. if (!cmd)
  1832. return status;
  1833. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1834. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1835. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1836. if (status)
  1837. goto sq_err;
  1838. if (attrs->srq) {
  1839. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1840. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1841. cmd->rq_addr[0].lo = srq->id;
  1842. qp->srq = srq;
  1843. } else {
  1844. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1845. if (status)
  1846. goto rq_err;
  1847. }
  1848. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1849. if (status)
  1850. goto mbx_err;
  1851. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1852. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1853. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1854. cmd->max_sge_recv_flags |= flags;
  1855. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1856. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1857. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1858. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1859. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1860. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1861. cq = get_ocrdma_cq(attrs->send_cq);
  1862. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1863. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1864. qp->sq_cq = cq;
  1865. cq = get_ocrdma_cq(attrs->recv_cq);
  1866. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1867. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1868. qp->rq_cq = cq;
  1869. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1870. (attrs->cap.max_inline_data <= dev->attr.max_inline_data))
  1871. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1872. dpp_cq_id);
  1873. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1874. if (status)
  1875. goto mbx_err;
  1876. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1877. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1878. qp->state = OCRDMA_QPS_RST;
  1879. kfree(cmd);
  1880. return 0;
  1881. mbx_err:
  1882. if (qp->rq.va)
  1883. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1884. rq_err:
  1885. ocrdma_err("%s(%d) rq_err\n", __func__, dev->id);
  1886. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1887. sq_err:
  1888. ocrdma_err("%s(%d) sq_err\n", __func__, dev->id);
  1889. kfree(cmd);
  1890. return status;
  1891. }
  1892. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  1893. struct ocrdma_qp_params *param)
  1894. {
  1895. int status = -ENOMEM;
  1896. struct ocrdma_query_qp *cmd;
  1897. struct ocrdma_query_qp_rsp *rsp;
  1898. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  1899. if (!cmd)
  1900. return status;
  1901. cmd->qp_id = qp->id;
  1902. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1903. if (status)
  1904. goto mbx_err;
  1905. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  1906. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  1907. mbx_err:
  1908. kfree(cmd);
  1909. return status;
  1910. }
  1911. int ocrdma_resolve_dgid(struct ocrdma_dev *dev, union ib_gid *dgid,
  1912. u8 *mac_addr)
  1913. {
  1914. struct in6_addr in6;
  1915. memcpy(&in6, dgid, sizeof in6);
  1916. if (rdma_is_multicast_addr(&in6))
  1917. rdma_get_mcast_mac(&in6, mac_addr);
  1918. else if (rdma_link_local_addr(&in6))
  1919. rdma_get_ll_mac(&in6, mac_addr);
  1920. else {
  1921. ocrdma_err("%s() fail to resolve mac_addr.\n", __func__);
  1922. return -EINVAL;
  1923. }
  1924. return 0;
  1925. }
  1926. static void ocrdma_set_av_params(struct ocrdma_qp *qp,
  1927. struct ocrdma_modify_qp *cmd,
  1928. struct ib_qp_attr *attrs)
  1929. {
  1930. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  1931. union ib_gid sgid;
  1932. u32 vlan_id;
  1933. u8 mac_addr[6];
  1934. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  1935. return;
  1936. cmd->params.tclass_sq_psn |=
  1937. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  1938. cmd->params.rnt_rc_sl_fl |=
  1939. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  1940. cmd->params.hop_lmt_rq_psn |=
  1941. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  1942. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  1943. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  1944. sizeof(cmd->params.dgid));
  1945. ocrdma_query_gid(&qp->dev->ibdev, 1,
  1946. ah_attr->grh.sgid_index, &sgid);
  1947. qp->sgid_idx = ah_attr->grh.sgid_index;
  1948. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  1949. ocrdma_resolve_dgid(qp->dev, &ah_attr->grh.dgid, &mac_addr[0]);
  1950. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  1951. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  1952. /* convert them to LE format. */
  1953. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  1954. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  1955. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  1956. vlan_id = rdma_get_vlan_id(&sgid);
  1957. if (vlan_id && (vlan_id < 0x1000)) {
  1958. cmd->params.vlan_dmac_b4_to_b5 |=
  1959. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  1960. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  1961. }
  1962. }
  1963. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  1964. struct ocrdma_modify_qp *cmd,
  1965. struct ib_qp_attr *attrs, int attr_mask,
  1966. enum ib_qp_state old_qps)
  1967. {
  1968. int status = 0;
  1969. struct net_device *netdev = qp->dev->nic_info.netdev;
  1970. int eth_mtu = iboe_get_mtu(netdev->mtu);
  1971. if (attr_mask & IB_QP_PKEY_INDEX) {
  1972. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  1973. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  1974. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  1975. }
  1976. if (attr_mask & IB_QP_QKEY) {
  1977. qp->qkey = attrs->qkey;
  1978. cmd->params.qkey = attrs->qkey;
  1979. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  1980. }
  1981. if (attr_mask & IB_QP_AV)
  1982. ocrdma_set_av_params(qp, cmd, attrs);
  1983. else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  1984. /* set the default mac address for UD, GSI QPs */
  1985. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  1986. (qp->dev->nic_info.mac_addr[1] << 8) |
  1987. (qp->dev->nic_info.mac_addr[2] << 16) |
  1988. (qp->dev->nic_info.mac_addr[3] << 24);
  1989. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  1990. (qp->dev->nic_info.mac_addr[5] << 8);
  1991. }
  1992. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  1993. attrs->en_sqd_async_notify) {
  1994. cmd->params.max_sge_recv_flags |=
  1995. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  1996. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  1997. }
  1998. if (attr_mask & IB_QP_DEST_QPN) {
  1999. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2000. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2001. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2002. }
  2003. if (attr_mask & IB_QP_PATH_MTU) {
  2004. if (ib_mtu_enum_to_int(eth_mtu) <
  2005. ib_mtu_enum_to_int(attrs->path_mtu)) {
  2006. status = -EINVAL;
  2007. goto pmtu_err;
  2008. }
  2009. cmd->params.path_mtu_pkey_indx |=
  2010. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2011. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2012. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2013. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2014. }
  2015. if (attr_mask & IB_QP_TIMEOUT) {
  2016. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2017. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2018. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2019. }
  2020. if (attr_mask & IB_QP_RETRY_CNT) {
  2021. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2022. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2023. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2024. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2025. }
  2026. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2027. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2028. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2029. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2030. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2031. }
  2032. if (attr_mask & IB_QP_RNR_RETRY) {
  2033. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2034. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2035. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2036. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2037. }
  2038. if (attr_mask & IB_QP_SQ_PSN) {
  2039. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2040. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2041. }
  2042. if (attr_mask & IB_QP_RQ_PSN) {
  2043. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2044. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2045. }
  2046. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2047. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2048. status = -EINVAL;
  2049. goto pmtu_err;
  2050. }
  2051. qp->max_ord = attrs->max_rd_atomic;
  2052. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2053. }
  2054. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2055. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2056. status = -EINVAL;
  2057. goto pmtu_err;
  2058. }
  2059. qp->max_ird = attrs->max_dest_rd_atomic;
  2060. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2061. }
  2062. cmd->params.max_ord_ird = (qp->max_ord <<
  2063. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2064. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2065. pmtu_err:
  2066. return status;
  2067. }
  2068. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2069. struct ib_qp_attr *attrs, int attr_mask,
  2070. enum ib_qp_state old_qps)
  2071. {
  2072. int status = -ENOMEM;
  2073. struct ocrdma_modify_qp *cmd;
  2074. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2075. if (!cmd)
  2076. return status;
  2077. cmd->params.id = qp->id;
  2078. cmd->flags = 0;
  2079. if (attr_mask & IB_QP_STATE) {
  2080. cmd->params.max_sge_recv_flags |=
  2081. (get_ocrdma_qp_state(attrs->qp_state) <<
  2082. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2083. OCRDMA_QP_PARAMS_STATE_MASK;
  2084. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2085. } else
  2086. cmd->params.max_sge_recv_flags |=
  2087. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2088. OCRDMA_QP_PARAMS_STATE_MASK;
  2089. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask, old_qps);
  2090. if (status)
  2091. goto mbx_err;
  2092. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2093. if (status)
  2094. goto mbx_err;
  2095. mbx_err:
  2096. kfree(cmd);
  2097. return status;
  2098. }
  2099. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2100. {
  2101. int status = -ENOMEM;
  2102. struct ocrdma_destroy_qp *cmd;
  2103. struct pci_dev *pdev = dev->nic_info.pdev;
  2104. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2105. if (!cmd)
  2106. return status;
  2107. cmd->qp_id = qp->id;
  2108. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2109. if (status)
  2110. goto mbx_err;
  2111. mbx_err:
  2112. kfree(cmd);
  2113. if (qp->sq.va)
  2114. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2115. if (!qp->srq && qp->rq.va)
  2116. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2117. if (qp->dpp_enabled)
  2118. qp->pd->num_dpp_qp++;
  2119. return status;
  2120. }
  2121. int ocrdma_mbx_create_srq(struct ocrdma_srq *srq,
  2122. struct ib_srq_init_attr *srq_attr,
  2123. struct ocrdma_pd *pd)
  2124. {
  2125. int status = -ENOMEM;
  2126. int hw_pages, hw_page_size;
  2127. int len;
  2128. struct ocrdma_create_srq_rsp *rsp;
  2129. struct ocrdma_create_srq *cmd;
  2130. dma_addr_t pa;
  2131. struct ocrdma_dev *dev = srq->dev;
  2132. struct pci_dev *pdev = dev->nic_info.pdev;
  2133. u32 max_rqe_allocated;
  2134. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2135. if (!cmd)
  2136. return status;
  2137. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2138. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2139. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2140. dev->attr.rqe_size,
  2141. &hw_pages, &hw_page_size);
  2142. if (status) {
  2143. ocrdma_err("%s() req. max_wr=0x%x\n", __func__,
  2144. srq_attr->attr.max_wr);
  2145. status = -EINVAL;
  2146. goto ret;
  2147. }
  2148. len = hw_pages * hw_page_size;
  2149. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2150. if (!srq->rq.va) {
  2151. status = -ENOMEM;
  2152. goto ret;
  2153. }
  2154. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2155. srq->rq.entry_size = dev->attr.rqe_size;
  2156. srq->rq.pa = pa;
  2157. srq->rq.len = len;
  2158. srq->rq.max_cnt = max_rqe_allocated;
  2159. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2160. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2161. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2162. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2163. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2164. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2165. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2166. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2167. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2168. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2169. if (status)
  2170. goto mbx_err;
  2171. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2172. srq->id = rsp->id;
  2173. srq->rq.dbid = rsp->id;
  2174. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2175. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2176. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2177. max_rqe_allocated = (1 << max_rqe_allocated);
  2178. srq->rq.max_cnt = max_rqe_allocated;
  2179. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2180. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2181. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2182. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2183. goto ret;
  2184. mbx_err:
  2185. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2186. ret:
  2187. kfree(cmd);
  2188. return status;
  2189. }
  2190. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2191. {
  2192. int status = -ENOMEM;
  2193. struct ocrdma_modify_srq *cmd;
  2194. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2195. if (!cmd)
  2196. return status;
  2197. cmd->id = srq->id;
  2198. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2199. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2200. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2201. kfree(cmd);
  2202. return status;
  2203. }
  2204. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2205. {
  2206. int status = -ENOMEM;
  2207. struct ocrdma_query_srq *cmd;
  2208. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2209. if (!cmd)
  2210. return status;
  2211. cmd->id = srq->rq.dbid;
  2212. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2213. if (status == 0) {
  2214. struct ocrdma_query_srq_rsp *rsp =
  2215. (struct ocrdma_query_srq_rsp *)cmd;
  2216. srq_attr->max_sge =
  2217. rsp->srq_lmt_max_sge &
  2218. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2219. srq_attr->max_wr =
  2220. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2221. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2222. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2223. }
  2224. kfree(cmd);
  2225. return status;
  2226. }
  2227. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2228. {
  2229. int status = -ENOMEM;
  2230. struct ocrdma_destroy_srq *cmd;
  2231. struct pci_dev *pdev = dev->nic_info.pdev;
  2232. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2233. if (!cmd)
  2234. return status;
  2235. cmd->id = srq->id;
  2236. status = ocrdma_mbx_cmd(srq->dev, (struct ocrdma_mqe *)cmd);
  2237. if (srq->rq.va)
  2238. dma_free_coherent(&pdev->dev, srq->rq.len,
  2239. srq->rq.va, srq->rq.pa);
  2240. kfree(cmd);
  2241. return status;
  2242. }
  2243. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2244. {
  2245. int i;
  2246. int status = -EINVAL;
  2247. struct ocrdma_av *av;
  2248. unsigned long flags;
  2249. av = dev->av_tbl.va;
  2250. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2251. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2252. if (av->valid == 0) {
  2253. av->valid = OCRDMA_AV_VALID;
  2254. ah->av = av;
  2255. ah->id = i;
  2256. status = 0;
  2257. break;
  2258. }
  2259. av++;
  2260. }
  2261. if (i == dev->av_tbl.num_ah)
  2262. status = -EAGAIN;
  2263. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2264. return status;
  2265. }
  2266. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2267. {
  2268. unsigned long flags;
  2269. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2270. ah->av->valid = 0;
  2271. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2272. return 0;
  2273. }
  2274. static int ocrdma_create_mq_eq(struct ocrdma_dev *dev)
  2275. {
  2276. int status;
  2277. int irq;
  2278. unsigned long flags = 0;
  2279. int num_eq = 0;
  2280. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  2281. flags = IRQF_SHARED;
  2282. else {
  2283. num_eq = dev->nic_info.msix.num_vectors -
  2284. dev->nic_info.msix.start_vector;
  2285. /* minimum two vectors/eq are required for rdma to work.
  2286. * one for control path and one for data path.
  2287. */
  2288. if (num_eq < 2)
  2289. return -EBUSY;
  2290. }
  2291. status = ocrdma_create_eq(dev, &dev->meq, OCRDMA_EQ_LEN);
  2292. if (status)
  2293. return status;
  2294. sprintf(dev->meq.irq_name, "ocrdma_mq%d", dev->id);
  2295. irq = ocrdma_get_irq(dev, &dev->meq);
  2296. status = request_irq(irq, ocrdma_irq_handler, flags, dev->meq.irq_name,
  2297. &dev->meq);
  2298. if (status)
  2299. _ocrdma_destroy_eq(dev, &dev->meq);
  2300. return status;
  2301. }
  2302. static int ocrdma_create_qp_eqs(struct ocrdma_dev *dev)
  2303. {
  2304. int num_eq, i, status = 0;
  2305. int irq;
  2306. unsigned long flags = 0;
  2307. num_eq = dev->nic_info.msix.num_vectors -
  2308. dev->nic_info.msix.start_vector;
  2309. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2310. num_eq = 1;
  2311. flags = IRQF_SHARED;
  2312. } else
  2313. num_eq = min_t(u32, num_eq, num_online_cpus());
  2314. dev->qp_eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2315. if (!dev->qp_eq_tbl)
  2316. return -ENOMEM;
  2317. for (i = 0; i < num_eq; i++) {
  2318. status = ocrdma_create_eq(dev, &dev->qp_eq_tbl[i],
  2319. OCRDMA_EQ_LEN);
  2320. if (status) {
  2321. status = -EINVAL;
  2322. break;
  2323. }
  2324. sprintf(dev->qp_eq_tbl[i].irq_name, "ocrdma_qp%d-%d",
  2325. dev->id, i);
  2326. irq = ocrdma_get_irq(dev, &dev->qp_eq_tbl[i]);
  2327. status = request_irq(irq, ocrdma_irq_handler, flags,
  2328. dev->qp_eq_tbl[i].irq_name,
  2329. &dev->qp_eq_tbl[i]);
  2330. if (status) {
  2331. _ocrdma_destroy_eq(dev, &dev->qp_eq_tbl[i]);
  2332. status = -EINVAL;
  2333. break;
  2334. }
  2335. dev->eq_cnt += 1;
  2336. }
  2337. /* one eq is sufficient for data path to work */
  2338. if (dev->eq_cnt >= 1)
  2339. return 0;
  2340. if (status)
  2341. ocrdma_destroy_qp_eqs(dev);
  2342. return status;
  2343. }
  2344. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2345. {
  2346. int status;
  2347. /* set up control path eq */
  2348. status = ocrdma_create_mq_eq(dev);
  2349. if (status)
  2350. return status;
  2351. /* set up data path eq */
  2352. status = ocrdma_create_qp_eqs(dev);
  2353. if (status)
  2354. goto qpeq_err;
  2355. status = ocrdma_create_mq(dev);
  2356. if (status)
  2357. goto mq_err;
  2358. status = ocrdma_mbx_query_fw_config(dev);
  2359. if (status)
  2360. goto conf_err;
  2361. status = ocrdma_mbx_query_dev(dev);
  2362. if (status)
  2363. goto conf_err;
  2364. status = ocrdma_mbx_query_fw_ver(dev);
  2365. if (status)
  2366. goto conf_err;
  2367. status = ocrdma_mbx_create_ah_tbl(dev);
  2368. if (status)
  2369. goto conf_err;
  2370. return 0;
  2371. conf_err:
  2372. ocrdma_destroy_mq(dev);
  2373. mq_err:
  2374. ocrdma_destroy_qp_eqs(dev);
  2375. qpeq_err:
  2376. ocrdma_destroy_eq(dev, &dev->meq);
  2377. ocrdma_err("%s() status=%d\n", __func__, status);
  2378. return status;
  2379. }
  2380. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2381. {
  2382. ocrdma_mbx_delete_ah_tbl(dev);
  2383. /* cleanup the data path eqs */
  2384. ocrdma_destroy_qp_eqs(dev);
  2385. /* cleanup the control path */
  2386. ocrdma_destroy_mq(dev);
  2387. ocrdma_destroy_eq(dev, &dev->meq);
  2388. }