mthca_qp.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/string.h>
  36. #include <linux/slab.h>
  37. #include <linux/sched.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_verbs.h>
  40. #include <rdma/ib_cache.h>
  41. #include <rdma/ib_pack.h>
  42. #include "mthca_dev.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #include "mthca_wqe.h"
  46. enum {
  47. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  48. MTHCA_ACK_REQ_FREQ = 10,
  49. MTHCA_FLIGHT_LIMIT = 9,
  50. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  51. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  52. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  53. };
  54. enum {
  55. MTHCA_QP_STATE_RST = 0,
  56. MTHCA_QP_STATE_INIT = 1,
  57. MTHCA_QP_STATE_RTR = 2,
  58. MTHCA_QP_STATE_RTS = 3,
  59. MTHCA_QP_STATE_SQE = 4,
  60. MTHCA_QP_STATE_SQD = 5,
  61. MTHCA_QP_STATE_ERR = 6,
  62. MTHCA_QP_STATE_DRAINING = 7
  63. };
  64. enum {
  65. MTHCA_QP_ST_RC = 0x0,
  66. MTHCA_QP_ST_UC = 0x1,
  67. MTHCA_QP_ST_RD = 0x2,
  68. MTHCA_QP_ST_UD = 0x3,
  69. MTHCA_QP_ST_MLX = 0x7
  70. };
  71. enum {
  72. MTHCA_QP_PM_MIGRATED = 0x3,
  73. MTHCA_QP_PM_ARMED = 0x0,
  74. MTHCA_QP_PM_REARM = 0x1
  75. };
  76. enum {
  77. /* qp_context flags */
  78. MTHCA_QP_BIT_DE = 1 << 8,
  79. /* params1 */
  80. MTHCA_QP_BIT_SRE = 1 << 15,
  81. MTHCA_QP_BIT_SWE = 1 << 14,
  82. MTHCA_QP_BIT_SAE = 1 << 13,
  83. MTHCA_QP_BIT_SIC = 1 << 4,
  84. MTHCA_QP_BIT_SSC = 1 << 3,
  85. /* params2 */
  86. MTHCA_QP_BIT_RRE = 1 << 15,
  87. MTHCA_QP_BIT_RWE = 1 << 14,
  88. MTHCA_QP_BIT_RAE = 1 << 13,
  89. MTHCA_QP_BIT_RIC = 1 << 4,
  90. MTHCA_QP_BIT_RSC = 1 << 3
  91. };
  92. enum {
  93. MTHCA_SEND_DOORBELL_FENCE = 1 << 5
  94. };
  95. struct mthca_qp_path {
  96. __be32 port_pkey;
  97. u8 rnr_retry;
  98. u8 g_mylmc;
  99. __be16 rlid;
  100. u8 ackto;
  101. u8 mgid_index;
  102. u8 static_rate;
  103. u8 hop_limit;
  104. __be32 sl_tclass_flowlabel;
  105. u8 rgid[16];
  106. } __attribute__((packed));
  107. struct mthca_qp_context {
  108. __be32 flags;
  109. __be32 tavor_sched_queue; /* Reserved on Arbel */
  110. u8 mtu_msgmax;
  111. u8 rq_size_stride; /* Reserved on Tavor */
  112. u8 sq_size_stride; /* Reserved on Tavor */
  113. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  114. __be32 usr_page;
  115. __be32 local_qpn;
  116. __be32 remote_qpn;
  117. u32 reserved1[2];
  118. struct mthca_qp_path pri_path;
  119. struct mthca_qp_path alt_path;
  120. __be32 rdd;
  121. __be32 pd;
  122. __be32 wqe_base;
  123. __be32 wqe_lkey;
  124. __be32 params1;
  125. __be32 reserved2;
  126. __be32 next_send_psn;
  127. __be32 cqn_snd;
  128. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  129. __be32 snd_db_index; /* (debugging only entries) */
  130. __be32 last_acked_psn;
  131. __be32 ssn;
  132. __be32 params2;
  133. __be32 rnr_nextrecvpsn;
  134. __be32 ra_buff_indx;
  135. __be32 cqn_rcv;
  136. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  137. __be32 rcv_db_index; /* (debugging only entries) */
  138. __be32 qkey;
  139. __be32 srqn;
  140. __be32 rmsn;
  141. __be16 rq_wqe_counter; /* reserved on Tavor */
  142. __be16 sq_wqe_counter; /* reserved on Tavor */
  143. u32 reserved3[18];
  144. } __attribute__((packed));
  145. struct mthca_qp_param {
  146. __be32 opt_param_mask;
  147. u32 reserved1;
  148. struct mthca_qp_context context;
  149. u32 reserved2[62];
  150. } __attribute__((packed));
  151. enum {
  152. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  153. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  154. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  155. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  156. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  157. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  158. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  159. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  160. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  161. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  162. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  163. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  164. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  165. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  166. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  167. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  168. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  169. };
  170. static const u8 mthca_opcode[] = {
  171. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  172. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  173. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  174. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  175. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  176. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  177. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  178. };
  179. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  180. {
  181. return qp->qpn >= dev->qp_table.sqp_start &&
  182. qp->qpn <= dev->qp_table.sqp_start + 3;
  183. }
  184. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  185. {
  186. return qp->qpn >= dev->qp_table.sqp_start &&
  187. qp->qpn <= dev->qp_table.sqp_start + 1;
  188. }
  189. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  190. {
  191. if (qp->is_direct)
  192. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  193. else
  194. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  195. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  196. }
  197. static void *get_send_wqe(struct mthca_qp *qp, int n)
  198. {
  199. if (qp->is_direct)
  200. return qp->queue.direct.buf + qp->send_wqe_offset +
  201. (n << qp->sq.wqe_shift);
  202. else
  203. return qp->queue.page_list[(qp->send_wqe_offset +
  204. (n << qp->sq.wqe_shift)) >>
  205. PAGE_SHIFT].buf +
  206. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  207. (PAGE_SIZE - 1));
  208. }
  209. static void mthca_wq_reset(struct mthca_wq *wq)
  210. {
  211. wq->next_ind = 0;
  212. wq->last_comp = wq->max - 1;
  213. wq->head = 0;
  214. wq->tail = 0;
  215. }
  216. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  217. enum ib_event_type event_type)
  218. {
  219. struct mthca_qp *qp;
  220. struct ib_event event;
  221. spin_lock(&dev->qp_table.lock);
  222. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  223. if (qp)
  224. ++qp->refcount;
  225. spin_unlock(&dev->qp_table.lock);
  226. if (!qp) {
  227. mthca_warn(dev, "Async event %d for bogus QP %08x\n",
  228. event_type, qpn);
  229. return;
  230. }
  231. if (event_type == IB_EVENT_PATH_MIG)
  232. qp->port = qp->alt_port;
  233. event.device = &dev->ib_dev;
  234. event.event = event_type;
  235. event.element.qp = &qp->ibqp;
  236. if (qp->ibqp.event_handler)
  237. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  238. spin_lock(&dev->qp_table.lock);
  239. if (!--qp->refcount)
  240. wake_up(&qp->wait);
  241. spin_unlock(&dev->qp_table.lock);
  242. }
  243. static int to_mthca_state(enum ib_qp_state ib_state)
  244. {
  245. switch (ib_state) {
  246. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  247. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  248. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  249. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  250. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  251. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  252. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  253. default: return -1;
  254. }
  255. }
  256. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  257. static int to_mthca_st(int transport)
  258. {
  259. switch (transport) {
  260. case RC: return MTHCA_QP_ST_RC;
  261. case UC: return MTHCA_QP_ST_UC;
  262. case UD: return MTHCA_QP_ST_UD;
  263. case RD: return MTHCA_QP_ST_RD;
  264. case MLX: return MTHCA_QP_ST_MLX;
  265. default: return -1;
  266. }
  267. }
  268. static void store_attrs(struct mthca_sqp *sqp, const struct ib_qp_attr *attr,
  269. int attr_mask)
  270. {
  271. if (attr_mask & IB_QP_PKEY_INDEX)
  272. sqp->pkey_index = attr->pkey_index;
  273. if (attr_mask & IB_QP_QKEY)
  274. sqp->qkey = attr->qkey;
  275. if (attr_mask & IB_QP_SQ_PSN)
  276. sqp->send_psn = attr->sq_psn;
  277. }
  278. static void init_port(struct mthca_dev *dev, int port)
  279. {
  280. int err;
  281. struct mthca_init_ib_param param;
  282. memset(&param, 0, sizeof param);
  283. param.port_width = dev->limits.port_width_cap;
  284. param.vl_cap = dev->limits.vl_cap;
  285. param.mtu_cap = dev->limits.mtu_cap;
  286. param.gid_cap = dev->limits.gid_table_len;
  287. param.pkey_cap = dev->limits.pkey_table_len;
  288. err = mthca_INIT_IB(dev, &param, port);
  289. if (err)
  290. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  291. }
  292. static __be32 get_hw_access_flags(struct mthca_qp *qp, const struct ib_qp_attr *attr,
  293. int attr_mask)
  294. {
  295. u8 dest_rd_atomic;
  296. u32 access_flags;
  297. u32 hw_access_flags = 0;
  298. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  299. dest_rd_atomic = attr->max_dest_rd_atomic;
  300. else
  301. dest_rd_atomic = qp->resp_depth;
  302. if (attr_mask & IB_QP_ACCESS_FLAGS)
  303. access_flags = attr->qp_access_flags;
  304. else
  305. access_flags = qp->atomic_rd_en;
  306. if (!dest_rd_atomic)
  307. access_flags &= IB_ACCESS_REMOTE_WRITE;
  308. if (access_flags & IB_ACCESS_REMOTE_READ)
  309. hw_access_flags |= MTHCA_QP_BIT_RRE;
  310. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  311. hw_access_flags |= MTHCA_QP_BIT_RAE;
  312. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  313. hw_access_flags |= MTHCA_QP_BIT_RWE;
  314. return cpu_to_be32(hw_access_flags);
  315. }
  316. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  317. {
  318. switch (mthca_state) {
  319. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  320. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  321. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  322. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  323. case MTHCA_QP_STATE_DRAINING:
  324. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  325. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  326. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  327. default: return -1;
  328. }
  329. }
  330. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  331. {
  332. switch (mthca_mig_state) {
  333. case 0: return IB_MIG_ARMED;
  334. case 1: return IB_MIG_REARM;
  335. case 3: return IB_MIG_MIGRATED;
  336. default: return -1;
  337. }
  338. }
  339. static int to_ib_qp_access_flags(int mthca_flags)
  340. {
  341. int ib_flags = 0;
  342. if (mthca_flags & MTHCA_QP_BIT_RRE)
  343. ib_flags |= IB_ACCESS_REMOTE_READ;
  344. if (mthca_flags & MTHCA_QP_BIT_RWE)
  345. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  346. if (mthca_flags & MTHCA_QP_BIT_RAE)
  347. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  348. return ib_flags;
  349. }
  350. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  351. struct mthca_qp_path *path)
  352. {
  353. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  354. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  355. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  356. return;
  357. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  358. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  359. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  360. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  361. path->static_rate & 0xf,
  362. ib_ah_attr->port_num);
  363. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  364. if (ib_ah_attr->ah_flags) {
  365. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  366. ib_ah_attr->grh.hop_limit = path->hop_limit;
  367. ib_ah_attr->grh.traffic_class =
  368. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  369. ib_ah_attr->grh.flow_label =
  370. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  371. memcpy(ib_ah_attr->grh.dgid.raw,
  372. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  373. }
  374. }
  375. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  376. struct ib_qp_init_attr *qp_init_attr)
  377. {
  378. struct mthca_dev *dev = to_mdev(ibqp->device);
  379. struct mthca_qp *qp = to_mqp(ibqp);
  380. int err = 0;
  381. struct mthca_mailbox *mailbox = NULL;
  382. struct mthca_qp_param *qp_param;
  383. struct mthca_qp_context *context;
  384. int mthca_state;
  385. mutex_lock(&qp->mutex);
  386. if (qp->state == IB_QPS_RESET) {
  387. qp_attr->qp_state = IB_QPS_RESET;
  388. goto done;
  389. }
  390. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  391. if (IS_ERR(mailbox)) {
  392. err = PTR_ERR(mailbox);
  393. goto out;
  394. }
  395. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox);
  396. if (err) {
  397. mthca_warn(dev, "QUERY_QP failed (%d)\n", err);
  398. goto out_mailbox;
  399. }
  400. qp_param = mailbox->buf;
  401. context = &qp_param->context;
  402. mthca_state = be32_to_cpu(context->flags) >> 28;
  403. qp->state = to_ib_qp_state(mthca_state);
  404. qp_attr->qp_state = qp->state;
  405. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  406. qp_attr->path_mig_state =
  407. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  408. qp_attr->qkey = be32_to_cpu(context->qkey);
  409. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  410. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  411. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  412. qp_attr->qp_access_flags =
  413. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  414. if (qp->transport == RC || qp->transport == UC) {
  415. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  416. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  417. qp_attr->alt_pkey_index =
  418. be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  419. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  420. }
  421. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  422. qp_attr->port_num =
  423. (be32_to_cpu(context->pri_path.port_pkey) >> 24) & 0x3;
  424. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  425. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  426. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  427. qp_attr->max_dest_rd_atomic =
  428. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  429. qp_attr->min_rnr_timer =
  430. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  431. qp_attr->timeout = context->pri_path.ackto >> 3;
  432. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  433. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  434. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  435. done:
  436. qp_attr->cur_qp_state = qp_attr->qp_state;
  437. qp_attr->cap.max_send_wr = qp->sq.max;
  438. qp_attr->cap.max_recv_wr = qp->rq.max;
  439. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  440. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  441. qp_attr->cap.max_inline_data = qp->max_inline_data;
  442. qp_init_attr->cap = qp_attr->cap;
  443. qp_init_attr->sq_sig_type = qp->sq_policy;
  444. out_mailbox:
  445. mthca_free_mailbox(dev, mailbox);
  446. out:
  447. mutex_unlock(&qp->mutex);
  448. return err;
  449. }
  450. static int mthca_path_set(struct mthca_dev *dev, const struct ib_ah_attr *ah,
  451. struct mthca_qp_path *path, u8 port)
  452. {
  453. path->g_mylmc = ah->src_path_bits & 0x7f;
  454. path->rlid = cpu_to_be16(ah->dlid);
  455. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  456. if (ah->ah_flags & IB_AH_GRH) {
  457. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  458. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  459. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  460. return -1;
  461. }
  462. path->g_mylmc |= 1 << 7;
  463. path->mgid_index = ah->grh.sgid_index;
  464. path->hop_limit = ah->grh.hop_limit;
  465. path->sl_tclass_flowlabel =
  466. cpu_to_be32((ah->sl << 28) |
  467. (ah->grh.traffic_class << 20) |
  468. (ah->grh.flow_label));
  469. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  470. } else
  471. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  472. return 0;
  473. }
  474. static int __mthca_modify_qp(struct ib_qp *ibqp,
  475. const struct ib_qp_attr *attr, int attr_mask,
  476. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  477. {
  478. struct mthca_dev *dev = to_mdev(ibqp->device);
  479. struct mthca_qp *qp = to_mqp(ibqp);
  480. struct mthca_mailbox *mailbox;
  481. struct mthca_qp_param *qp_param;
  482. struct mthca_qp_context *qp_context;
  483. u32 sqd_event = 0;
  484. int err = -EINVAL;
  485. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  486. if (IS_ERR(mailbox)) {
  487. err = PTR_ERR(mailbox);
  488. goto out;
  489. }
  490. qp_param = mailbox->buf;
  491. qp_context = &qp_param->context;
  492. memset(qp_param, 0, sizeof *qp_param);
  493. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  494. (to_mthca_st(qp->transport) << 16));
  495. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  496. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  497. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  498. else {
  499. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  500. switch (attr->path_mig_state) {
  501. case IB_MIG_MIGRATED:
  502. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  503. break;
  504. case IB_MIG_REARM:
  505. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  506. break;
  507. case IB_MIG_ARMED:
  508. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  509. break;
  510. }
  511. }
  512. /* leave tavor_sched_queue as 0 */
  513. if (qp->transport == MLX || qp->transport == UD)
  514. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  515. else if (attr_mask & IB_QP_PATH_MTU) {
  516. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  517. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  518. attr->path_mtu);
  519. goto out_mailbox;
  520. }
  521. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  522. }
  523. if (mthca_is_memfree(dev)) {
  524. if (qp->rq.max)
  525. qp_context->rq_size_stride = ilog2(qp->rq.max) << 3;
  526. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  527. if (qp->sq.max)
  528. qp_context->sq_size_stride = ilog2(qp->sq.max) << 3;
  529. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  530. }
  531. /* leave arbel_sched_queue as 0 */
  532. if (qp->ibqp.uobject)
  533. qp_context->usr_page =
  534. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  535. else
  536. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  537. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  538. if (attr_mask & IB_QP_DEST_QPN) {
  539. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  540. }
  541. if (qp->transport == MLX)
  542. qp_context->pri_path.port_pkey |=
  543. cpu_to_be32(qp->port << 24);
  544. else {
  545. if (attr_mask & IB_QP_PORT) {
  546. qp_context->pri_path.port_pkey |=
  547. cpu_to_be32(attr->port_num << 24);
  548. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  549. }
  550. }
  551. if (attr_mask & IB_QP_PKEY_INDEX) {
  552. qp_context->pri_path.port_pkey |=
  553. cpu_to_be32(attr->pkey_index);
  554. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  555. }
  556. if (attr_mask & IB_QP_RNR_RETRY) {
  557. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  558. attr->rnr_retry << 5;
  559. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  560. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  561. }
  562. if (attr_mask & IB_QP_AV) {
  563. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  564. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  565. goto out_mailbox;
  566. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  567. }
  568. if (ibqp->qp_type == IB_QPT_RC &&
  569. cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  570. u8 sched_queue = ibqp->uobject ? 0x2 : 0x1;
  571. if (mthca_is_memfree(dev))
  572. qp_context->rlkey_arbel_sched_queue |= sched_queue;
  573. else
  574. qp_context->tavor_sched_queue |= cpu_to_be32(sched_queue);
  575. qp_param->opt_param_mask |=
  576. cpu_to_be32(MTHCA_QP_OPTPAR_SCHED_QUEUE);
  577. }
  578. if (attr_mask & IB_QP_TIMEOUT) {
  579. qp_context->pri_path.ackto = attr->timeout << 3;
  580. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  581. }
  582. if (attr_mask & IB_QP_ALT_PATH) {
  583. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  584. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  585. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  586. goto out_mailbox;
  587. }
  588. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  589. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  590. attr->alt_port_num);
  591. goto out_mailbox;
  592. }
  593. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  594. attr->alt_ah_attr.port_num))
  595. goto out_mailbox;
  596. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  597. attr->alt_port_num << 24);
  598. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  599. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  600. }
  601. /* leave rdd as 0 */
  602. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  603. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  604. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  605. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  606. (MTHCA_FLIGHT_LIMIT << 24) |
  607. MTHCA_QP_BIT_SWE);
  608. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  609. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  610. if (attr_mask & IB_QP_RETRY_CNT) {
  611. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  612. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  613. }
  614. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  615. if (attr->max_rd_atomic) {
  616. qp_context->params1 |=
  617. cpu_to_be32(MTHCA_QP_BIT_SRE |
  618. MTHCA_QP_BIT_SAE);
  619. qp_context->params1 |=
  620. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  621. }
  622. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  623. }
  624. if (attr_mask & IB_QP_SQ_PSN)
  625. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  626. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  627. if (mthca_is_memfree(dev)) {
  628. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  629. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  630. }
  631. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  632. if (attr->max_dest_rd_atomic)
  633. qp_context->params2 |=
  634. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  635. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  636. }
  637. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  638. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  639. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  640. MTHCA_QP_OPTPAR_RRE |
  641. MTHCA_QP_OPTPAR_RAE);
  642. }
  643. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  644. if (ibqp->srq)
  645. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  646. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  647. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  648. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  649. }
  650. if (attr_mask & IB_QP_RQ_PSN)
  651. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  652. qp_context->ra_buff_indx =
  653. cpu_to_be32(dev->qp_table.rdb_base +
  654. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  655. dev->qp_table.rdb_shift));
  656. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  657. if (mthca_is_memfree(dev))
  658. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  659. if (attr_mask & IB_QP_QKEY) {
  660. qp_context->qkey = cpu_to_be32(attr->qkey);
  661. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  662. }
  663. if (ibqp->srq)
  664. qp_context->srqn = cpu_to_be32(1 << 24 |
  665. to_msrq(ibqp->srq)->srqn);
  666. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  667. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  668. attr->en_sqd_async_notify)
  669. sqd_event = 1 << 31;
  670. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  671. mailbox, sqd_event);
  672. if (err) {
  673. mthca_warn(dev, "modify QP %d->%d returned %d.\n",
  674. cur_state, new_state, err);
  675. goto out_mailbox;
  676. }
  677. qp->state = new_state;
  678. if (attr_mask & IB_QP_ACCESS_FLAGS)
  679. qp->atomic_rd_en = attr->qp_access_flags;
  680. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  681. qp->resp_depth = attr->max_dest_rd_atomic;
  682. if (attr_mask & IB_QP_PORT)
  683. qp->port = attr->port_num;
  684. if (attr_mask & IB_QP_ALT_PATH)
  685. qp->alt_port = attr->alt_port_num;
  686. if (is_sqp(dev, qp))
  687. store_attrs(to_msqp(qp), attr, attr_mask);
  688. /*
  689. * If we moved QP0 to RTR, bring the IB link up; if we moved
  690. * QP0 to RESET or ERROR, bring the link back down.
  691. */
  692. if (is_qp0(dev, qp)) {
  693. if (cur_state != IB_QPS_RTR &&
  694. new_state == IB_QPS_RTR)
  695. init_port(dev, qp->port);
  696. if (cur_state != IB_QPS_RESET &&
  697. cur_state != IB_QPS_ERR &&
  698. (new_state == IB_QPS_RESET ||
  699. new_state == IB_QPS_ERR))
  700. mthca_CLOSE_IB(dev, qp->port);
  701. }
  702. /*
  703. * If we moved a kernel QP to RESET, clean up all old CQ
  704. * entries and reinitialize the QP.
  705. */
  706. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  707. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  708. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  709. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  710. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn, NULL);
  711. mthca_wq_reset(&qp->sq);
  712. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  713. mthca_wq_reset(&qp->rq);
  714. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  715. if (mthca_is_memfree(dev)) {
  716. *qp->sq.db = 0;
  717. *qp->rq.db = 0;
  718. }
  719. }
  720. out_mailbox:
  721. mthca_free_mailbox(dev, mailbox);
  722. out:
  723. return err;
  724. }
  725. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  726. struct ib_udata *udata)
  727. {
  728. struct mthca_dev *dev = to_mdev(ibqp->device);
  729. struct mthca_qp *qp = to_mqp(ibqp);
  730. enum ib_qp_state cur_state, new_state;
  731. int err = -EINVAL;
  732. mutex_lock(&qp->mutex);
  733. if (attr_mask & IB_QP_CUR_STATE) {
  734. cur_state = attr->cur_qp_state;
  735. } else {
  736. spin_lock_irq(&qp->sq.lock);
  737. spin_lock(&qp->rq.lock);
  738. cur_state = qp->state;
  739. spin_unlock(&qp->rq.lock);
  740. spin_unlock_irq(&qp->sq.lock);
  741. }
  742. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  743. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  744. mthca_dbg(dev, "Bad QP transition (transport %d) "
  745. "%d->%d with attr 0x%08x\n",
  746. qp->transport, cur_state, new_state,
  747. attr_mask);
  748. goto out;
  749. }
  750. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  751. attr->pkey_index >= dev->limits.pkey_table_len) {
  752. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  753. attr->pkey_index, dev->limits.pkey_table_len-1);
  754. goto out;
  755. }
  756. if ((attr_mask & IB_QP_PORT) &&
  757. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  758. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  759. goto out;
  760. }
  761. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  762. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  763. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  764. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  765. goto out;
  766. }
  767. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  768. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  769. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  770. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  771. goto out;
  772. }
  773. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  774. err = 0;
  775. goto out;
  776. }
  777. err = __mthca_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  778. out:
  779. mutex_unlock(&qp->mutex);
  780. return err;
  781. }
  782. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  783. {
  784. /*
  785. * Calculate the maximum size of WQE s/g segments, excluding
  786. * the next segment and other non-data segments.
  787. */
  788. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  789. switch (qp->transport) {
  790. case MLX:
  791. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  792. break;
  793. case UD:
  794. if (mthca_is_memfree(dev))
  795. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  796. else
  797. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  798. break;
  799. default:
  800. max_data_size -= sizeof (struct mthca_raddr_seg);
  801. break;
  802. }
  803. return max_data_size;
  804. }
  805. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  806. {
  807. /* We don't support inline data for kernel QPs (yet). */
  808. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  809. }
  810. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  811. struct mthca_pd *pd,
  812. struct mthca_qp *qp)
  813. {
  814. int max_data_size = mthca_max_data_size(dev, qp,
  815. min(dev->limits.max_desc_sz,
  816. 1 << qp->sq.wqe_shift));
  817. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  818. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  819. max_data_size / sizeof (struct mthca_data_seg));
  820. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  821. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  822. sizeof (struct mthca_next_seg)) /
  823. sizeof (struct mthca_data_seg));
  824. }
  825. /*
  826. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  827. * rq.max_gs and sq.max_gs must all be assigned.
  828. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  829. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  830. * queue)
  831. */
  832. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  833. struct mthca_pd *pd,
  834. struct mthca_qp *qp)
  835. {
  836. int size;
  837. int err = -ENOMEM;
  838. size = sizeof (struct mthca_next_seg) +
  839. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  840. if (size > dev->limits.max_desc_sz)
  841. return -EINVAL;
  842. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  843. qp->rq.wqe_shift++)
  844. ; /* nothing */
  845. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  846. switch (qp->transport) {
  847. case MLX:
  848. size += 2 * sizeof (struct mthca_data_seg);
  849. break;
  850. case UD:
  851. size += mthca_is_memfree(dev) ?
  852. sizeof (struct mthca_arbel_ud_seg) :
  853. sizeof (struct mthca_tavor_ud_seg);
  854. break;
  855. case UC:
  856. size += sizeof (struct mthca_raddr_seg);
  857. break;
  858. case RC:
  859. size += sizeof (struct mthca_raddr_seg);
  860. /*
  861. * An atomic op will require an atomic segment, a
  862. * remote address segment and one scatter entry.
  863. */
  864. size = max_t(int, size,
  865. sizeof (struct mthca_atomic_seg) +
  866. sizeof (struct mthca_raddr_seg) +
  867. sizeof (struct mthca_data_seg));
  868. break;
  869. default:
  870. break;
  871. }
  872. /* Make sure that we have enough space for a bind request */
  873. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  874. size += sizeof (struct mthca_next_seg);
  875. if (size > dev->limits.max_desc_sz)
  876. return -EINVAL;
  877. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  878. qp->sq.wqe_shift++)
  879. ; /* nothing */
  880. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  881. 1 << qp->sq.wqe_shift);
  882. /*
  883. * If this is a userspace QP, we don't actually have to
  884. * allocate anything. All we need is to calculate the WQE
  885. * sizes and the send_wqe_offset, so we're done now.
  886. */
  887. if (pd->ibpd.uobject)
  888. return 0;
  889. size = PAGE_ALIGN(qp->send_wqe_offset +
  890. (qp->sq.max << qp->sq.wqe_shift));
  891. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  892. GFP_KERNEL);
  893. if (!qp->wrid)
  894. goto err_out;
  895. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  896. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  897. if (err)
  898. goto err_out;
  899. return 0;
  900. err_out:
  901. kfree(qp->wrid);
  902. return err;
  903. }
  904. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  905. struct mthca_qp *qp)
  906. {
  907. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  908. (qp->sq.max << qp->sq.wqe_shift)),
  909. &qp->queue, qp->is_direct, &qp->mr);
  910. kfree(qp->wrid);
  911. }
  912. static int mthca_map_memfree(struct mthca_dev *dev,
  913. struct mthca_qp *qp)
  914. {
  915. int ret;
  916. if (mthca_is_memfree(dev)) {
  917. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  918. if (ret)
  919. return ret;
  920. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  921. if (ret)
  922. goto err_qpc;
  923. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  924. qp->qpn << dev->qp_table.rdb_shift);
  925. if (ret)
  926. goto err_eqpc;
  927. }
  928. return 0;
  929. err_eqpc:
  930. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  931. err_qpc:
  932. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  933. return ret;
  934. }
  935. static void mthca_unmap_memfree(struct mthca_dev *dev,
  936. struct mthca_qp *qp)
  937. {
  938. mthca_table_put(dev, dev->qp_table.rdb_table,
  939. qp->qpn << dev->qp_table.rdb_shift);
  940. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  941. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  942. }
  943. static int mthca_alloc_memfree(struct mthca_dev *dev,
  944. struct mthca_qp *qp)
  945. {
  946. if (mthca_is_memfree(dev)) {
  947. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  948. qp->qpn, &qp->rq.db);
  949. if (qp->rq.db_index < 0)
  950. return -ENOMEM;
  951. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  952. qp->qpn, &qp->sq.db);
  953. if (qp->sq.db_index < 0) {
  954. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  955. return -ENOMEM;
  956. }
  957. }
  958. return 0;
  959. }
  960. static void mthca_free_memfree(struct mthca_dev *dev,
  961. struct mthca_qp *qp)
  962. {
  963. if (mthca_is_memfree(dev)) {
  964. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  965. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  966. }
  967. }
  968. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  969. struct mthca_pd *pd,
  970. struct mthca_cq *send_cq,
  971. struct mthca_cq *recv_cq,
  972. enum ib_sig_type send_policy,
  973. struct mthca_qp *qp)
  974. {
  975. int ret;
  976. int i;
  977. struct mthca_next_seg *next;
  978. qp->refcount = 1;
  979. init_waitqueue_head(&qp->wait);
  980. mutex_init(&qp->mutex);
  981. qp->state = IB_QPS_RESET;
  982. qp->atomic_rd_en = 0;
  983. qp->resp_depth = 0;
  984. qp->sq_policy = send_policy;
  985. mthca_wq_reset(&qp->sq);
  986. mthca_wq_reset(&qp->rq);
  987. spin_lock_init(&qp->sq.lock);
  988. spin_lock_init(&qp->rq.lock);
  989. ret = mthca_map_memfree(dev, qp);
  990. if (ret)
  991. return ret;
  992. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  993. if (ret) {
  994. mthca_unmap_memfree(dev, qp);
  995. return ret;
  996. }
  997. mthca_adjust_qp_caps(dev, pd, qp);
  998. /*
  999. * If this is a userspace QP, we're done now. The doorbells
  1000. * will be allocated and buffers will be initialized in
  1001. * userspace.
  1002. */
  1003. if (pd->ibpd.uobject)
  1004. return 0;
  1005. ret = mthca_alloc_memfree(dev, qp);
  1006. if (ret) {
  1007. mthca_free_wqe_buf(dev, qp);
  1008. mthca_unmap_memfree(dev, qp);
  1009. return ret;
  1010. }
  1011. if (mthca_is_memfree(dev)) {
  1012. struct mthca_data_seg *scatter;
  1013. int size = (sizeof (struct mthca_next_seg) +
  1014. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  1015. for (i = 0; i < qp->rq.max; ++i) {
  1016. next = get_recv_wqe(qp, i);
  1017. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  1018. qp->rq.wqe_shift);
  1019. next->ee_nds = cpu_to_be32(size);
  1020. for (scatter = (void *) (next + 1);
  1021. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1022. ++scatter)
  1023. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1024. }
  1025. for (i = 0; i < qp->sq.max; ++i) {
  1026. next = get_send_wqe(qp, i);
  1027. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1028. qp->sq.wqe_shift) +
  1029. qp->send_wqe_offset);
  1030. }
  1031. } else {
  1032. for (i = 0; i < qp->rq.max; ++i) {
  1033. next = get_recv_wqe(qp, i);
  1034. next->nda_op = htonl((((i + 1) % qp->rq.max) <<
  1035. qp->rq.wqe_shift) | 1);
  1036. }
  1037. }
  1038. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1039. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1040. return 0;
  1041. }
  1042. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1043. struct mthca_pd *pd, struct mthca_qp *qp)
  1044. {
  1045. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  1046. /* Sanity check QP size before proceeding */
  1047. if (cap->max_send_wr > dev->limits.max_wqes ||
  1048. cap->max_recv_wr > dev->limits.max_wqes ||
  1049. cap->max_send_sge > dev->limits.max_sg ||
  1050. cap->max_recv_sge > dev->limits.max_sg ||
  1051. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1052. return -EINVAL;
  1053. /*
  1054. * For MLX transport we need 2 extra send gather entries:
  1055. * one for the header and one for the checksum at the end
  1056. */
  1057. if (qp->transport == MLX && cap->max_send_sge + 2 > dev->limits.max_sg)
  1058. return -EINVAL;
  1059. if (mthca_is_memfree(dev)) {
  1060. qp->rq.max = cap->max_recv_wr ?
  1061. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1062. qp->sq.max = cap->max_send_wr ?
  1063. roundup_pow_of_two(cap->max_send_wr) : 0;
  1064. } else {
  1065. qp->rq.max = cap->max_recv_wr;
  1066. qp->sq.max = cap->max_send_wr;
  1067. }
  1068. qp->rq.max_gs = cap->max_recv_sge;
  1069. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1070. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1071. MTHCA_INLINE_CHUNK_SIZE) /
  1072. sizeof (struct mthca_data_seg));
  1073. return 0;
  1074. }
  1075. int mthca_alloc_qp(struct mthca_dev *dev,
  1076. struct mthca_pd *pd,
  1077. struct mthca_cq *send_cq,
  1078. struct mthca_cq *recv_cq,
  1079. enum ib_qp_type type,
  1080. enum ib_sig_type send_policy,
  1081. struct ib_qp_cap *cap,
  1082. struct mthca_qp *qp)
  1083. {
  1084. int err;
  1085. switch (type) {
  1086. case IB_QPT_RC: qp->transport = RC; break;
  1087. case IB_QPT_UC: qp->transport = UC; break;
  1088. case IB_QPT_UD: qp->transport = UD; break;
  1089. default: return -EINVAL;
  1090. }
  1091. err = mthca_set_qp_size(dev, cap, pd, qp);
  1092. if (err)
  1093. return err;
  1094. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1095. if (qp->qpn == -1)
  1096. return -ENOMEM;
  1097. /* initialize port to zero for error-catching. */
  1098. qp->port = 0;
  1099. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1100. send_policy, qp);
  1101. if (err) {
  1102. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1103. return err;
  1104. }
  1105. spin_lock_irq(&dev->qp_table.lock);
  1106. mthca_array_set(&dev->qp_table.qp,
  1107. qp->qpn & (dev->limits.num_qps - 1), qp);
  1108. spin_unlock_irq(&dev->qp_table.lock);
  1109. return 0;
  1110. }
  1111. static void mthca_lock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1112. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1113. {
  1114. if (send_cq == recv_cq) {
  1115. spin_lock_irq(&send_cq->lock);
  1116. __acquire(&recv_cq->lock);
  1117. } else if (send_cq->cqn < recv_cq->cqn) {
  1118. spin_lock_irq(&send_cq->lock);
  1119. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  1120. } else {
  1121. spin_lock_irq(&recv_cq->lock);
  1122. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  1123. }
  1124. }
  1125. static void mthca_unlock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1126. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1127. {
  1128. if (send_cq == recv_cq) {
  1129. __release(&recv_cq->lock);
  1130. spin_unlock_irq(&send_cq->lock);
  1131. } else if (send_cq->cqn < recv_cq->cqn) {
  1132. spin_unlock(&recv_cq->lock);
  1133. spin_unlock_irq(&send_cq->lock);
  1134. } else {
  1135. spin_unlock(&send_cq->lock);
  1136. spin_unlock_irq(&recv_cq->lock);
  1137. }
  1138. }
  1139. int mthca_alloc_sqp(struct mthca_dev *dev,
  1140. struct mthca_pd *pd,
  1141. struct mthca_cq *send_cq,
  1142. struct mthca_cq *recv_cq,
  1143. enum ib_sig_type send_policy,
  1144. struct ib_qp_cap *cap,
  1145. int qpn,
  1146. int port,
  1147. struct mthca_sqp *sqp)
  1148. {
  1149. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1150. int err;
  1151. sqp->qp.transport = MLX;
  1152. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1153. if (err)
  1154. return err;
  1155. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1156. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1157. &sqp->header_dma, GFP_KERNEL);
  1158. if (!sqp->header_buf)
  1159. return -ENOMEM;
  1160. spin_lock_irq(&dev->qp_table.lock);
  1161. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1162. err = -EBUSY;
  1163. else
  1164. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1165. spin_unlock_irq(&dev->qp_table.lock);
  1166. if (err)
  1167. goto err_out;
  1168. sqp->qp.port = port;
  1169. sqp->qp.qpn = mqpn;
  1170. sqp->qp.transport = MLX;
  1171. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1172. send_policy, &sqp->qp);
  1173. if (err)
  1174. goto err_out_free;
  1175. atomic_inc(&pd->sqp_count);
  1176. return 0;
  1177. err_out_free:
  1178. /*
  1179. * Lock CQs here, so that CQ polling code can do QP lookup
  1180. * without taking a lock.
  1181. */
  1182. mthca_lock_cqs(send_cq, recv_cq);
  1183. spin_lock(&dev->qp_table.lock);
  1184. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1185. spin_unlock(&dev->qp_table.lock);
  1186. mthca_unlock_cqs(send_cq, recv_cq);
  1187. err_out:
  1188. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1189. sqp->header_buf, sqp->header_dma);
  1190. return err;
  1191. }
  1192. static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
  1193. {
  1194. int c;
  1195. spin_lock_irq(&dev->qp_table.lock);
  1196. c = qp->refcount;
  1197. spin_unlock_irq(&dev->qp_table.lock);
  1198. return c;
  1199. }
  1200. void mthca_free_qp(struct mthca_dev *dev,
  1201. struct mthca_qp *qp)
  1202. {
  1203. struct mthca_cq *send_cq;
  1204. struct mthca_cq *recv_cq;
  1205. send_cq = to_mcq(qp->ibqp.send_cq);
  1206. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1207. /*
  1208. * Lock CQs here, so that CQ polling code can do QP lookup
  1209. * without taking a lock.
  1210. */
  1211. mthca_lock_cqs(send_cq, recv_cq);
  1212. spin_lock(&dev->qp_table.lock);
  1213. mthca_array_clear(&dev->qp_table.qp,
  1214. qp->qpn & (dev->limits.num_qps - 1));
  1215. --qp->refcount;
  1216. spin_unlock(&dev->qp_table.lock);
  1217. mthca_unlock_cqs(send_cq, recv_cq);
  1218. wait_event(qp->wait, !get_qp_refcount(dev, qp));
  1219. if (qp->state != IB_QPS_RESET)
  1220. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1221. NULL, 0);
  1222. /*
  1223. * If this is a userspace QP, the buffers, MR, CQs and so on
  1224. * will be cleaned up in userspace, so all we have to do is
  1225. * unref the mem-free tables and free the QPN in our table.
  1226. */
  1227. if (!qp->ibqp.uobject) {
  1228. mthca_cq_clean(dev, recv_cq, qp->qpn,
  1229. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1230. if (send_cq != recv_cq)
  1231. mthca_cq_clean(dev, send_cq, qp->qpn, NULL);
  1232. mthca_free_memfree(dev, qp);
  1233. mthca_free_wqe_buf(dev, qp);
  1234. }
  1235. mthca_unmap_memfree(dev, qp);
  1236. if (is_sqp(dev, qp)) {
  1237. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1238. dma_free_coherent(&dev->pdev->dev,
  1239. to_msqp(qp)->header_buf_size,
  1240. to_msqp(qp)->header_buf,
  1241. to_msqp(qp)->header_dma);
  1242. } else
  1243. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1244. }
  1245. /* Create UD header for an MLX send and build a data segment for it */
  1246. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1247. int ind, struct ib_send_wr *wr,
  1248. struct mthca_mlx_seg *mlx,
  1249. struct mthca_data_seg *data)
  1250. {
  1251. int header_size;
  1252. int err;
  1253. u16 pkey;
  1254. ib_ud_header_init(256, /* assume a MAD */ 1, 0, 0,
  1255. mthca_ah_grh_present(to_mah(wr->wr.ud.ah)), 0,
  1256. &sqp->ud_header);
  1257. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1258. if (err)
  1259. return err;
  1260. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1261. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1262. (sqp->ud_header.lrh.destination_lid ==
  1263. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1264. (sqp->ud_header.lrh.service_level << 8));
  1265. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1266. mlx->vcrc = 0;
  1267. switch (wr->opcode) {
  1268. case IB_WR_SEND:
  1269. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1270. sqp->ud_header.immediate_present = 0;
  1271. break;
  1272. case IB_WR_SEND_WITH_IMM:
  1273. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1274. sqp->ud_header.immediate_present = 1;
  1275. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1276. break;
  1277. default:
  1278. return -EINVAL;
  1279. }
  1280. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1281. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1282. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1283. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1284. if (!sqp->qp.ibqp.qp_num)
  1285. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1286. sqp->pkey_index, &pkey);
  1287. else
  1288. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1289. wr->wr.ud.pkey_index, &pkey);
  1290. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1291. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1292. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1293. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1294. sqp->qkey : wr->wr.ud.remote_qkey);
  1295. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1296. header_size = ib_ud_header_pack(&sqp->ud_header,
  1297. sqp->header_buf +
  1298. ind * MTHCA_UD_HEADER_SIZE);
  1299. data->byte_count = cpu_to_be32(header_size);
  1300. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1301. data->addr = cpu_to_be64(sqp->header_dma +
  1302. ind * MTHCA_UD_HEADER_SIZE);
  1303. return 0;
  1304. }
  1305. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1306. struct ib_cq *ib_cq)
  1307. {
  1308. unsigned cur;
  1309. struct mthca_cq *cq;
  1310. cur = wq->head - wq->tail;
  1311. if (likely(cur + nreq < wq->max))
  1312. return 0;
  1313. cq = to_mcq(ib_cq);
  1314. spin_lock(&cq->lock);
  1315. cur = wq->head - wq->tail;
  1316. spin_unlock(&cq->lock);
  1317. return cur + nreq >= wq->max;
  1318. }
  1319. static __always_inline void set_raddr_seg(struct mthca_raddr_seg *rseg,
  1320. u64 remote_addr, u32 rkey)
  1321. {
  1322. rseg->raddr = cpu_to_be64(remote_addr);
  1323. rseg->rkey = cpu_to_be32(rkey);
  1324. rseg->reserved = 0;
  1325. }
  1326. static __always_inline void set_atomic_seg(struct mthca_atomic_seg *aseg,
  1327. struct ib_send_wr *wr)
  1328. {
  1329. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1330. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1331. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1332. } else {
  1333. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1334. aseg->compare = 0;
  1335. }
  1336. }
  1337. static void set_tavor_ud_seg(struct mthca_tavor_ud_seg *useg,
  1338. struct ib_send_wr *wr)
  1339. {
  1340. useg->lkey = cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1341. useg->av_addr = cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1342. useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1343. useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1344. }
  1345. static void set_arbel_ud_seg(struct mthca_arbel_ud_seg *useg,
  1346. struct ib_send_wr *wr)
  1347. {
  1348. memcpy(useg->av, to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1349. useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1350. useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1351. }
  1352. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1353. struct ib_send_wr **bad_wr)
  1354. {
  1355. struct mthca_dev *dev = to_mdev(ibqp->device);
  1356. struct mthca_qp *qp = to_mqp(ibqp);
  1357. void *wqe;
  1358. void *prev_wqe;
  1359. unsigned long flags;
  1360. int err = 0;
  1361. int nreq;
  1362. int i;
  1363. int size;
  1364. /*
  1365. * f0 and size0 are only used if nreq != 0, and they will
  1366. * always be initialized the first time through the main loop
  1367. * before nreq is incremented. So nreq cannot become non-zero
  1368. * without initializing f0 and size0, and they are in fact
  1369. * never used uninitialized.
  1370. */
  1371. int uninitialized_var(size0);
  1372. u32 uninitialized_var(f0);
  1373. int ind;
  1374. u8 op0 = 0;
  1375. spin_lock_irqsave(&qp->sq.lock, flags);
  1376. /* XXX check that state is OK to post send */
  1377. ind = qp->sq.next_ind;
  1378. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1379. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1380. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1381. " %d max, %d nreq)\n", qp->qpn,
  1382. qp->sq.head, qp->sq.tail,
  1383. qp->sq.max, nreq);
  1384. err = -ENOMEM;
  1385. *bad_wr = wr;
  1386. goto out;
  1387. }
  1388. wqe = get_send_wqe(qp, ind);
  1389. prev_wqe = qp->sq.last;
  1390. qp->sq.last = wqe;
  1391. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1392. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1393. ((struct mthca_next_seg *) wqe)->flags =
  1394. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1395. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1396. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1397. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1398. cpu_to_be32(1);
  1399. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1400. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1401. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1402. wqe += sizeof (struct mthca_next_seg);
  1403. size = sizeof (struct mthca_next_seg) / 16;
  1404. switch (qp->transport) {
  1405. case RC:
  1406. switch (wr->opcode) {
  1407. case IB_WR_ATOMIC_CMP_AND_SWP:
  1408. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1409. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1410. wr->wr.atomic.rkey);
  1411. wqe += sizeof (struct mthca_raddr_seg);
  1412. set_atomic_seg(wqe, wr);
  1413. wqe += sizeof (struct mthca_atomic_seg);
  1414. size += (sizeof (struct mthca_raddr_seg) +
  1415. sizeof (struct mthca_atomic_seg)) / 16;
  1416. break;
  1417. case IB_WR_RDMA_WRITE:
  1418. case IB_WR_RDMA_WRITE_WITH_IMM:
  1419. case IB_WR_RDMA_READ:
  1420. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1421. wr->wr.rdma.rkey);
  1422. wqe += sizeof (struct mthca_raddr_seg);
  1423. size += sizeof (struct mthca_raddr_seg) / 16;
  1424. break;
  1425. default:
  1426. /* No extra segments required for sends */
  1427. break;
  1428. }
  1429. break;
  1430. case UC:
  1431. switch (wr->opcode) {
  1432. case IB_WR_RDMA_WRITE:
  1433. case IB_WR_RDMA_WRITE_WITH_IMM:
  1434. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1435. wr->wr.rdma.rkey);
  1436. wqe += sizeof (struct mthca_raddr_seg);
  1437. size += sizeof (struct mthca_raddr_seg) / 16;
  1438. break;
  1439. default:
  1440. /* No extra segments required for sends */
  1441. break;
  1442. }
  1443. break;
  1444. case UD:
  1445. set_tavor_ud_seg(wqe, wr);
  1446. wqe += sizeof (struct mthca_tavor_ud_seg);
  1447. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1448. break;
  1449. case MLX:
  1450. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1451. wqe - sizeof (struct mthca_next_seg),
  1452. wqe);
  1453. if (err) {
  1454. *bad_wr = wr;
  1455. goto out;
  1456. }
  1457. wqe += sizeof (struct mthca_data_seg);
  1458. size += sizeof (struct mthca_data_seg) / 16;
  1459. break;
  1460. }
  1461. if (wr->num_sge > qp->sq.max_gs) {
  1462. mthca_err(dev, "too many gathers\n");
  1463. err = -EINVAL;
  1464. *bad_wr = wr;
  1465. goto out;
  1466. }
  1467. for (i = 0; i < wr->num_sge; ++i) {
  1468. mthca_set_data_seg(wqe, wr->sg_list + i);
  1469. wqe += sizeof (struct mthca_data_seg);
  1470. size += sizeof (struct mthca_data_seg) / 16;
  1471. }
  1472. /* Add one more inline data segment for ICRC */
  1473. if (qp->transport == MLX) {
  1474. ((struct mthca_data_seg *) wqe)->byte_count =
  1475. cpu_to_be32((1 << 31) | 4);
  1476. ((u32 *) wqe)[1] = 0;
  1477. wqe += sizeof (struct mthca_data_seg);
  1478. size += sizeof (struct mthca_data_seg) / 16;
  1479. }
  1480. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1481. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1482. mthca_err(dev, "opcode invalid\n");
  1483. err = -EINVAL;
  1484. *bad_wr = wr;
  1485. goto out;
  1486. }
  1487. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1488. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1489. qp->send_wqe_offset) |
  1490. mthca_opcode[wr->opcode]);
  1491. wmb();
  1492. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1493. cpu_to_be32((nreq ? 0 : MTHCA_NEXT_DBD) | size |
  1494. ((wr->send_flags & IB_SEND_FENCE) ?
  1495. MTHCA_NEXT_FENCE : 0));
  1496. if (!nreq) {
  1497. size0 = size;
  1498. op0 = mthca_opcode[wr->opcode];
  1499. f0 = wr->send_flags & IB_SEND_FENCE ?
  1500. MTHCA_SEND_DOORBELL_FENCE : 0;
  1501. }
  1502. ++ind;
  1503. if (unlikely(ind >= qp->sq.max))
  1504. ind -= qp->sq.max;
  1505. }
  1506. out:
  1507. if (likely(nreq)) {
  1508. wmb();
  1509. mthca_write64(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1510. qp->send_wqe_offset) | f0 | op0,
  1511. (qp->qpn << 8) | size0,
  1512. dev->kar + MTHCA_SEND_DOORBELL,
  1513. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1514. /*
  1515. * Make sure doorbells don't leak out of SQ spinlock
  1516. * and reach the HCA out of order:
  1517. */
  1518. mmiowb();
  1519. }
  1520. qp->sq.next_ind = ind;
  1521. qp->sq.head += nreq;
  1522. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1523. return err;
  1524. }
  1525. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1526. struct ib_recv_wr **bad_wr)
  1527. {
  1528. struct mthca_dev *dev = to_mdev(ibqp->device);
  1529. struct mthca_qp *qp = to_mqp(ibqp);
  1530. unsigned long flags;
  1531. int err = 0;
  1532. int nreq;
  1533. int i;
  1534. int size;
  1535. /*
  1536. * size0 is only used if nreq != 0, and it will always be
  1537. * initialized the first time through the main loop before
  1538. * nreq is incremented. So nreq cannot become non-zero
  1539. * without initializing size0, and it is in fact never used
  1540. * uninitialized.
  1541. */
  1542. int uninitialized_var(size0);
  1543. int ind;
  1544. void *wqe;
  1545. void *prev_wqe;
  1546. spin_lock_irqsave(&qp->rq.lock, flags);
  1547. /* XXX check that state is OK to post receive */
  1548. ind = qp->rq.next_ind;
  1549. for (nreq = 0; wr; wr = wr->next) {
  1550. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1551. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1552. " %d max, %d nreq)\n", qp->qpn,
  1553. qp->rq.head, qp->rq.tail,
  1554. qp->rq.max, nreq);
  1555. err = -ENOMEM;
  1556. *bad_wr = wr;
  1557. goto out;
  1558. }
  1559. wqe = get_recv_wqe(qp, ind);
  1560. prev_wqe = qp->rq.last;
  1561. qp->rq.last = wqe;
  1562. ((struct mthca_next_seg *) wqe)->ee_nds =
  1563. cpu_to_be32(MTHCA_NEXT_DBD);
  1564. ((struct mthca_next_seg *) wqe)->flags = 0;
  1565. wqe += sizeof (struct mthca_next_seg);
  1566. size = sizeof (struct mthca_next_seg) / 16;
  1567. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1568. err = -EINVAL;
  1569. *bad_wr = wr;
  1570. goto out;
  1571. }
  1572. for (i = 0; i < wr->num_sge; ++i) {
  1573. mthca_set_data_seg(wqe, wr->sg_list + i);
  1574. wqe += sizeof (struct mthca_data_seg);
  1575. size += sizeof (struct mthca_data_seg) / 16;
  1576. }
  1577. qp->wrid[ind] = wr->wr_id;
  1578. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1579. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1580. if (!nreq)
  1581. size0 = size;
  1582. ++ind;
  1583. if (unlikely(ind >= qp->rq.max))
  1584. ind -= qp->rq.max;
  1585. ++nreq;
  1586. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1587. nreq = 0;
  1588. wmb();
  1589. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1590. qp->qpn << 8, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1591. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1592. qp->rq.next_ind = ind;
  1593. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1594. }
  1595. }
  1596. out:
  1597. if (likely(nreq)) {
  1598. wmb();
  1599. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1600. qp->qpn << 8 | nreq, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1601. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1602. }
  1603. qp->rq.next_ind = ind;
  1604. qp->rq.head += nreq;
  1605. /*
  1606. * Make sure doorbells don't leak out of RQ spinlock and reach
  1607. * the HCA out of order:
  1608. */
  1609. mmiowb();
  1610. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1611. return err;
  1612. }
  1613. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1614. struct ib_send_wr **bad_wr)
  1615. {
  1616. struct mthca_dev *dev = to_mdev(ibqp->device);
  1617. struct mthca_qp *qp = to_mqp(ibqp);
  1618. u32 dbhi;
  1619. void *wqe;
  1620. void *prev_wqe;
  1621. unsigned long flags;
  1622. int err = 0;
  1623. int nreq;
  1624. int i;
  1625. int size;
  1626. /*
  1627. * f0 and size0 are only used if nreq != 0, and they will
  1628. * always be initialized the first time through the main loop
  1629. * before nreq is incremented. So nreq cannot become non-zero
  1630. * without initializing f0 and size0, and they are in fact
  1631. * never used uninitialized.
  1632. */
  1633. int uninitialized_var(size0);
  1634. u32 uninitialized_var(f0);
  1635. int ind;
  1636. u8 op0 = 0;
  1637. spin_lock_irqsave(&qp->sq.lock, flags);
  1638. /* XXX check that state is OK to post send */
  1639. ind = qp->sq.head & (qp->sq.max - 1);
  1640. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1641. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1642. nreq = 0;
  1643. dbhi = (MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1644. ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1645. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1646. /*
  1647. * Make sure that descriptors are written before
  1648. * doorbell record.
  1649. */
  1650. wmb();
  1651. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1652. /*
  1653. * Make sure doorbell record is written before we
  1654. * write MMIO send doorbell.
  1655. */
  1656. wmb();
  1657. mthca_write64(dbhi, (qp->qpn << 8) | size0,
  1658. dev->kar + MTHCA_SEND_DOORBELL,
  1659. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1660. }
  1661. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1662. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1663. " %d max, %d nreq)\n", qp->qpn,
  1664. qp->sq.head, qp->sq.tail,
  1665. qp->sq.max, nreq);
  1666. err = -ENOMEM;
  1667. *bad_wr = wr;
  1668. goto out;
  1669. }
  1670. wqe = get_send_wqe(qp, ind);
  1671. prev_wqe = qp->sq.last;
  1672. qp->sq.last = wqe;
  1673. ((struct mthca_next_seg *) wqe)->flags =
  1674. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1675. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1676. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1677. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1678. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1679. cpu_to_be32(MTHCA_NEXT_IP_CSUM | MTHCA_NEXT_TCP_UDP_CSUM) : 0) |
  1680. cpu_to_be32(1);
  1681. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1682. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1683. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1684. wqe += sizeof (struct mthca_next_seg);
  1685. size = sizeof (struct mthca_next_seg) / 16;
  1686. switch (qp->transport) {
  1687. case RC:
  1688. switch (wr->opcode) {
  1689. case IB_WR_ATOMIC_CMP_AND_SWP:
  1690. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1691. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1692. wr->wr.atomic.rkey);
  1693. wqe += sizeof (struct mthca_raddr_seg);
  1694. set_atomic_seg(wqe, wr);
  1695. wqe += sizeof (struct mthca_atomic_seg);
  1696. size += (sizeof (struct mthca_raddr_seg) +
  1697. sizeof (struct mthca_atomic_seg)) / 16;
  1698. break;
  1699. case IB_WR_RDMA_READ:
  1700. case IB_WR_RDMA_WRITE:
  1701. case IB_WR_RDMA_WRITE_WITH_IMM:
  1702. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1703. wr->wr.rdma.rkey);
  1704. wqe += sizeof (struct mthca_raddr_seg);
  1705. size += sizeof (struct mthca_raddr_seg) / 16;
  1706. break;
  1707. default:
  1708. /* No extra segments required for sends */
  1709. break;
  1710. }
  1711. break;
  1712. case UC:
  1713. switch (wr->opcode) {
  1714. case IB_WR_RDMA_WRITE:
  1715. case IB_WR_RDMA_WRITE_WITH_IMM:
  1716. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1717. wr->wr.rdma.rkey);
  1718. wqe += sizeof (struct mthca_raddr_seg);
  1719. size += sizeof (struct mthca_raddr_seg) / 16;
  1720. break;
  1721. default:
  1722. /* No extra segments required for sends */
  1723. break;
  1724. }
  1725. break;
  1726. case UD:
  1727. set_arbel_ud_seg(wqe, wr);
  1728. wqe += sizeof (struct mthca_arbel_ud_seg);
  1729. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1730. break;
  1731. case MLX:
  1732. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1733. wqe - sizeof (struct mthca_next_seg),
  1734. wqe);
  1735. if (err) {
  1736. *bad_wr = wr;
  1737. goto out;
  1738. }
  1739. wqe += sizeof (struct mthca_data_seg);
  1740. size += sizeof (struct mthca_data_seg) / 16;
  1741. break;
  1742. }
  1743. if (wr->num_sge > qp->sq.max_gs) {
  1744. mthca_err(dev, "too many gathers\n");
  1745. err = -EINVAL;
  1746. *bad_wr = wr;
  1747. goto out;
  1748. }
  1749. for (i = 0; i < wr->num_sge; ++i) {
  1750. mthca_set_data_seg(wqe, wr->sg_list + i);
  1751. wqe += sizeof (struct mthca_data_seg);
  1752. size += sizeof (struct mthca_data_seg) / 16;
  1753. }
  1754. /* Add one more inline data segment for ICRC */
  1755. if (qp->transport == MLX) {
  1756. ((struct mthca_data_seg *) wqe)->byte_count =
  1757. cpu_to_be32((1 << 31) | 4);
  1758. ((u32 *) wqe)[1] = 0;
  1759. wqe += sizeof (struct mthca_data_seg);
  1760. size += sizeof (struct mthca_data_seg) / 16;
  1761. }
  1762. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1763. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1764. mthca_err(dev, "opcode invalid\n");
  1765. err = -EINVAL;
  1766. *bad_wr = wr;
  1767. goto out;
  1768. }
  1769. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1770. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1771. qp->send_wqe_offset) |
  1772. mthca_opcode[wr->opcode]);
  1773. wmb();
  1774. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1775. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1776. ((wr->send_flags & IB_SEND_FENCE) ?
  1777. MTHCA_NEXT_FENCE : 0));
  1778. if (!nreq) {
  1779. size0 = size;
  1780. op0 = mthca_opcode[wr->opcode];
  1781. f0 = wr->send_flags & IB_SEND_FENCE ?
  1782. MTHCA_SEND_DOORBELL_FENCE : 0;
  1783. }
  1784. ++ind;
  1785. if (unlikely(ind >= qp->sq.max))
  1786. ind -= qp->sq.max;
  1787. }
  1788. out:
  1789. if (likely(nreq)) {
  1790. dbhi = (nreq << 24) | ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1791. qp->sq.head += nreq;
  1792. /*
  1793. * Make sure that descriptors are written before
  1794. * doorbell record.
  1795. */
  1796. wmb();
  1797. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1798. /*
  1799. * Make sure doorbell record is written before we
  1800. * write MMIO send doorbell.
  1801. */
  1802. wmb();
  1803. mthca_write64(dbhi, (qp->qpn << 8) | size0, dev->kar + MTHCA_SEND_DOORBELL,
  1804. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1805. }
  1806. /*
  1807. * Make sure doorbells don't leak out of SQ spinlock and reach
  1808. * the HCA out of order:
  1809. */
  1810. mmiowb();
  1811. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1812. return err;
  1813. }
  1814. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1815. struct ib_recv_wr **bad_wr)
  1816. {
  1817. struct mthca_dev *dev = to_mdev(ibqp->device);
  1818. struct mthca_qp *qp = to_mqp(ibqp);
  1819. unsigned long flags;
  1820. int err = 0;
  1821. int nreq;
  1822. int ind;
  1823. int i;
  1824. void *wqe;
  1825. spin_lock_irqsave(&qp->rq.lock, flags);
  1826. /* XXX check that state is OK to post receive */
  1827. ind = qp->rq.head & (qp->rq.max - 1);
  1828. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1829. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1830. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1831. " %d max, %d nreq)\n", qp->qpn,
  1832. qp->rq.head, qp->rq.tail,
  1833. qp->rq.max, nreq);
  1834. err = -ENOMEM;
  1835. *bad_wr = wr;
  1836. goto out;
  1837. }
  1838. wqe = get_recv_wqe(qp, ind);
  1839. ((struct mthca_next_seg *) wqe)->flags = 0;
  1840. wqe += sizeof (struct mthca_next_seg);
  1841. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1842. err = -EINVAL;
  1843. *bad_wr = wr;
  1844. goto out;
  1845. }
  1846. for (i = 0; i < wr->num_sge; ++i) {
  1847. mthca_set_data_seg(wqe, wr->sg_list + i);
  1848. wqe += sizeof (struct mthca_data_seg);
  1849. }
  1850. if (i < qp->rq.max_gs)
  1851. mthca_set_data_seg_inval(wqe);
  1852. qp->wrid[ind] = wr->wr_id;
  1853. ++ind;
  1854. if (unlikely(ind >= qp->rq.max))
  1855. ind -= qp->rq.max;
  1856. }
  1857. out:
  1858. if (likely(nreq)) {
  1859. qp->rq.head += nreq;
  1860. /*
  1861. * Make sure that descriptors are written before
  1862. * doorbell record.
  1863. */
  1864. wmb();
  1865. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1866. }
  1867. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1868. return err;
  1869. }
  1870. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1871. int index, int *dbd, __be32 *new_wqe)
  1872. {
  1873. struct mthca_next_seg *next;
  1874. /*
  1875. * For SRQs, all receive WQEs generate a CQE, so we're always
  1876. * at the end of the doorbell chain.
  1877. */
  1878. if (qp->ibqp.srq && !is_send) {
  1879. *new_wqe = 0;
  1880. return;
  1881. }
  1882. if (is_send)
  1883. next = get_send_wqe(qp, index);
  1884. else
  1885. next = get_recv_wqe(qp, index);
  1886. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1887. if (next->ee_nds & cpu_to_be32(0x3f))
  1888. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1889. (next->ee_nds & cpu_to_be32(0x3f));
  1890. else
  1891. *new_wqe = 0;
  1892. }
  1893. int mthca_init_qp_table(struct mthca_dev *dev)
  1894. {
  1895. int err;
  1896. int i;
  1897. spin_lock_init(&dev->qp_table.lock);
  1898. /*
  1899. * We reserve 2 extra QPs per port for the special QPs. The
  1900. * special QP for port 1 has to be even, so round up.
  1901. */
  1902. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1903. err = mthca_alloc_init(&dev->qp_table.alloc,
  1904. dev->limits.num_qps,
  1905. (1 << 24) - 1,
  1906. dev->qp_table.sqp_start +
  1907. MTHCA_MAX_PORTS * 2);
  1908. if (err)
  1909. return err;
  1910. err = mthca_array_init(&dev->qp_table.qp,
  1911. dev->limits.num_qps);
  1912. if (err) {
  1913. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1914. return err;
  1915. }
  1916. for (i = 0; i < 2; ++i) {
  1917. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1918. dev->qp_table.sqp_start + i * 2);
  1919. if (err) {
  1920. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1921. "%d, aborting.\n", err);
  1922. goto err_out;
  1923. }
  1924. }
  1925. return 0;
  1926. err_out:
  1927. for (i = 0; i < 2; ++i)
  1928. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1929. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1930. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1931. return err;
  1932. }
  1933. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1934. {
  1935. int i;
  1936. for (i = 0; i < 2; ++i)
  1937. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1938. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1939. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1940. }