mad.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_mad.h>
  33. #include <rdma/ib_smi.h>
  34. #include <rdma/ib_sa.h>
  35. #include <rdma/ib_cache.h>
  36. #include <linux/random.h>
  37. #include <linux/mlx4/cmd.h>
  38. #include <linux/gfp.h>
  39. #include <rdma/ib_pma.h>
  40. #include "mlx4_ib.h"
  41. enum {
  42. MLX4_IB_VENDOR_CLASS1 = 0x9,
  43. MLX4_IB_VENDOR_CLASS2 = 0xa
  44. };
  45. #define MLX4_TUN_SEND_WRID_SHIFT 34
  46. #define MLX4_TUN_QPN_SHIFT 32
  47. #define MLX4_TUN_WRID_RECV (((u64) 1) << MLX4_TUN_SEND_WRID_SHIFT)
  48. #define MLX4_TUN_SET_WRID_QPN(a) (((u64) ((a) & 0x3)) << MLX4_TUN_QPN_SHIFT)
  49. #define MLX4_TUN_IS_RECV(a) (((a) >> MLX4_TUN_SEND_WRID_SHIFT) & 0x1)
  50. #define MLX4_TUN_WRID_QPN(a) (((a) >> MLX4_TUN_QPN_SHIFT) & 0x3)
  51. /* Port mgmt change event handling */
  52. #define GET_BLK_PTR_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.block_ptr)
  53. #define GET_MASK_FROM_EQE(eqe) be32_to_cpu(eqe->event.port_mgmt_change.params.tbl_change_info.tbl_entries_mask)
  54. #define NUM_IDX_IN_PKEY_TBL_BLK 32
  55. #define GUID_TBL_ENTRY_SIZE 8 /* size in bytes */
  56. #define GUID_TBL_BLK_NUM_ENTRIES 8
  57. #define GUID_TBL_BLK_SIZE (GUID_TBL_ENTRY_SIZE * GUID_TBL_BLK_NUM_ENTRIES)
  58. struct mlx4_mad_rcv_buf {
  59. struct ib_grh grh;
  60. u8 payload[256];
  61. } __packed;
  62. struct mlx4_mad_snd_buf {
  63. u8 payload[256];
  64. } __packed;
  65. struct mlx4_tunnel_mad {
  66. struct ib_grh grh;
  67. struct mlx4_ib_tunnel_header hdr;
  68. struct ib_mad mad;
  69. } __packed;
  70. struct mlx4_rcv_tunnel_mad {
  71. struct mlx4_rcv_tunnel_hdr hdr;
  72. struct ib_grh grh;
  73. struct ib_mad mad;
  74. } __packed;
  75. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num);
  76. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num);
  77. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  78. int block, u32 change_bitmap);
  79. __be64 mlx4_ib_gen_node_guid(void)
  80. {
  81. #define NODE_GUID_HI ((u64) (((u64)IB_OPENIB_OUI) << 40))
  82. return cpu_to_be64(NODE_GUID_HI | random32());
  83. }
  84. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx)
  85. {
  86. return cpu_to_be64(atomic_inc_return(&ctx->tid)) |
  87. cpu_to_be64(0xff00000000000000LL);
  88. }
  89. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  90. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  91. void *in_mad, void *response_mad)
  92. {
  93. struct mlx4_cmd_mailbox *inmailbox, *outmailbox;
  94. void *inbox;
  95. int err;
  96. u32 in_modifier = port;
  97. u8 op_modifier = 0;
  98. inmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  99. if (IS_ERR(inmailbox))
  100. return PTR_ERR(inmailbox);
  101. inbox = inmailbox->buf;
  102. outmailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  103. if (IS_ERR(outmailbox)) {
  104. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  105. return PTR_ERR(outmailbox);
  106. }
  107. memcpy(inbox, in_mad, 256);
  108. /*
  109. * Key check traps can't be generated unless we have in_wc to
  110. * tell us where to send the trap.
  111. */
  112. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_MKEY) || !in_wc)
  113. op_modifier |= 0x1;
  114. if ((mad_ifc_flags & MLX4_MAD_IFC_IGNORE_BKEY) || !in_wc)
  115. op_modifier |= 0x2;
  116. if (mlx4_is_mfunc(dev->dev) &&
  117. (mad_ifc_flags & MLX4_MAD_IFC_NET_VIEW || in_wc))
  118. op_modifier |= 0x8;
  119. if (in_wc) {
  120. struct {
  121. __be32 my_qpn;
  122. u32 reserved1;
  123. __be32 rqpn;
  124. u8 sl;
  125. u8 g_path;
  126. u16 reserved2[2];
  127. __be16 pkey;
  128. u32 reserved3[11];
  129. u8 grh[40];
  130. } *ext_info;
  131. memset(inbox + 256, 0, 256);
  132. ext_info = inbox + 256;
  133. ext_info->my_qpn = cpu_to_be32(in_wc->qp->qp_num);
  134. ext_info->rqpn = cpu_to_be32(in_wc->src_qp);
  135. ext_info->sl = in_wc->sl << 4;
  136. ext_info->g_path = in_wc->dlid_path_bits |
  137. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  138. ext_info->pkey = cpu_to_be16(in_wc->pkey_index);
  139. if (in_grh)
  140. memcpy(ext_info->grh, in_grh, 40);
  141. op_modifier |= 0x4;
  142. in_modifier |= in_wc->slid << 16;
  143. }
  144. err = mlx4_cmd_box(dev->dev, inmailbox->dma, outmailbox->dma, in_modifier,
  145. mlx4_is_master(dev->dev) ? (op_modifier & ~0x8) : op_modifier,
  146. MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
  147. (op_modifier & 0x8) ? MLX4_CMD_NATIVE : MLX4_CMD_WRAPPED);
  148. if (!err)
  149. memcpy(response_mad, outmailbox->buf, 256);
  150. mlx4_free_cmd_mailbox(dev->dev, inmailbox);
  151. mlx4_free_cmd_mailbox(dev->dev, outmailbox);
  152. return err;
  153. }
  154. static void update_sm_ah(struct mlx4_ib_dev *dev, u8 port_num, u16 lid, u8 sl)
  155. {
  156. struct ib_ah *new_ah;
  157. struct ib_ah_attr ah_attr;
  158. unsigned long flags;
  159. if (!dev->send_agent[port_num - 1][0])
  160. return;
  161. memset(&ah_attr, 0, sizeof ah_attr);
  162. ah_attr.dlid = lid;
  163. ah_attr.sl = sl;
  164. ah_attr.port_num = port_num;
  165. new_ah = ib_create_ah(dev->send_agent[port_num - 1][0]->qp->pd,
  166. &ah_attr);
  167. if (IS_ERR(new_ah))
  168. return;
  169. spin_lock_irqsave(&dev->sm_lock, flags);
  170. if (dev->sm_ah[port_num - 1])
  171. ib_destroy_ah(dev->sm_ah[port_num - 1]);
  172. dev->sm_ah[port_num - 1] = new_ah;
  173. spin_unlock_irqrestore(&dev->sm_lock, flags);
  174. }
  175. /*
  176. * Snoop SM MADs for port info, GUID info, and P_Key table sets, so we can
  177. * synthesize LID change, Client-Rereg, GID change, and P_Key change events.
  178. */
  179. static void smp_snoop(struct ib_device *ibdev, u8 port_num, struct ib_mad *mad,
  180. u16 prev_lid)
  181. {
  182. struct ib_port_info *pinfo;
  183. u16 lid;
  184. __be16 *base;
  185. u32 bn, pkey_change_bitmap;
  186. int i;
  187. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  188. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  189. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  190. mad->mad_hdr.method == IB_MGMT_METHOD_SET)
  191. switch (mad->mad_hdr.attr_id) {
  192. case IB_SMP_ATTR_PORT_INFO:
  193. pinfo = (struct ib_port_info *) ((struct ib_smp *) mad)->data;
  194. lid = be16_to_cpu(pinfo->lid);
  195. update_sm_ah(dev, port_num,
  196. be16_to_cpu(pinfo->sm_lid),
  197. pinfo->neighbormtu_mastersmsl & 0xf);
  198. if (pinfo->clientrereg_resv_subnetto & 0x80)
  199. handle_client_rereg_event(dev, port_num);
  200. if (prev_lid != lid)
  201. handle_lid_change_event(dev, port_num);
  202. break;
  203. case IB_SMP_ATTR_PKEY_TABLE:
  204. if (!mlx4_is_mfunc(dev->dev)) {
  205. mlx4_ib_dispatch_event(dev, port_num,
  206. IB_EVENT_PKEY_CHANGE);
  207. break;
  208. }
  209. /* at this point, we are running in the master.
  210. * Slaves do not receive SMPs.
  211. */
  212. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod) & 0xFFFF;
  213. base = (__be16 *) &(((struct ib_smp *)mad)->data[0]);
  214. pkey_change_bitmap = 0;
  215. for (i = 0; i < 32; i++) {
  216. pr_debug("PKEY[%d] = x%x\n",
  217. i + bn*32, be16_to_cpu(base[i]));
  218. if (be16_to_cpu(base[i]) !=
  219. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32]) {
  220. pkey_change_bitmap |= (1 << i);
  221. dev->pkeys.phys_pkey_cache[port_num - 1][i + bn*32] =
  222. be16_to_cpu(base[i]);
  223. }
  224. }
  225. pr_debug("PKEY Change event: port=%d, "
  226. "block=0x%x, change_bitmap=0x%x\n",
  227. port_num, bn, pkey_change_bitmap);
  228. if (pkey_change_bitmap) {
  229. mlx4_ib_dispatch_event(dev, port_num,
  230. IB_EVENT_PKEY_CHANGE);
  231. if (!dev->sriov.is_going_down)
  232. __propagate_pkey_ev(dev, port_num, bn,
  233. pkey_change_bitmap);
  234. }
  235. break;
  236. case IB_SMP_ATTR_GUID_INFO:
  237. /* paravirtualized master's guid is guid 0 -- does not change */
  238. if (!mlx4_is_master(dev->dev))
  239. mlx4_ib_dispatch_event(dev, port_num,
  240. IB_EVENT_GID_CHANGE);
  241. /*if master, notify relevant slaves*/
  242. if (mlx4_is_master(dev->dev) &&
  243. !dev->sriov.is_going_down) {
  244. bn = be32_to_cpu(((struct ib_smp *)mad)->attr_mod);
  245. mlx4_ib_update_cache_on_guid_change(dev, bn, port_num,
  246. (u8 *)(&((struct ib_smp *)mad)->data));
  247. mlx4_ib_notify_slaves_on_guid_change(dev, bn, port_num,
  248. (u8 *)(&((struct ib_smp *)mad)->data));
  249. }
  250. break;
  251. default:
  252. break;
  253. }
  254. }
  255. static void __propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  256. int block, u32 change_bitmap)
  257. {
  258. int i, ix, slave, err;
  259. int have_event = 0;
  260. for (slave = 0; slave < dev->dev->caps.sqp_demux; slave++) {
  261. if (slave == mlx4_master_func_num(dev->dev))
  262. continue;
  263. if (!mlx4_is_slave_active(dev->dev, slave))
  264. continue;
  265. have_event = 0;
  266. for (i = 0; i < 32; i++) {
  267. if (!(change_bitmap & (1 << i)))
  268. continue;
  269. for (ix = 0;
  270. ix < dev->dev->caps.pkey_table_len[port_num]; ix++) {
  271. if (dev->pkeys.virt2phys_pkey[slave][port_num - 1]
  272. [ix] == i + 32 * block) {
  273. err = mlx4_gen_pkey_eqe(dev->dev, slave, port_num);
  274. pr_debug("propagate_pkey_ev: slave %d,"
  275. " port %d, ix %d (%d)\n",
  276. slave, port_num, ix, err);
  277. have_event = 1;
  278. break;
  279. }
  280. }
  281. if (have_event)
  282. break;
  283. }
  284. }
  285. }
  286. static void node_desc_override(struct ib_device *dev,
  287. struct ib_mad *mad)
  288. {
  289. unsigned long flags;
  290. if ((mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  291. mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  292. mad->mad_hdr.method == IB_MGMT_METHOD_GET_RESP &&
  293. mad->mad_hdr.attr_id == IB_SMP_ATTR_NODE_DESC) {
  294. spin_lock_irqsave(&to_mdev(dev)->sm_lock, flags);
  295. memcpy(((struct ib_smp *) mad)->data, dev->node_desc, 64);
  296. spin_unlock_irqrestore(&to_mdev(dev)->sm_lock, flags);
  297. }
  298. }
  299. static void forward_trap(struct mlx4_ib_dev *dev, u8 port_num, struct ib_mad *mad)
  300. {
  301. int qpn = mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_SUBN_LID_ROUTED;
  302. struct ib_mad_send_buf *send_buf;
  303. struct ib_mad_agent *agent = dev->send_agent[port_num - 1][qpn];
  304. int ret;
  305. unsigned long flags;
  306. if (agent) {
  307. send_buf = ib_create_send_mad(agent, qpn, 0, 0, IB_MGMT_MAD_HDR,
  308. IB_MGMT_MAD_DATA, GFP_ATOMIC);
  309. if (IS_ERR(send_buf))
  310. return;
  311. /*
  312. * We rely here on the fact that MLX QPs don't use the
  313. * address handle after the send is posted (this is
  314. * wrong following the IB spec strictly, but we know
  315. * it's OK for our devices).
  316. */
  317. spin_lock_irqsave(&dev->sm_lock, flags);
  318. memcpy(send_buf->mad, mad, sizeof *mad);
  319. if ((send_buf->ah = dev->sm_ah[port_num - 1]))
  320. ret = ib_post_send_mad(send_buf, NULL);
  321. else
  322. ret = -EINVAL;
  323. spin_unlock_irqrestore(&dev->sm_lock, flags);
  324. if (ret)
  325. ib_free_send_mad(send_buf);
  326. }
  327. }
  328. static int mlx4_ib_demux_sa_handler(struct ib_device *ibdev, int port, int slave,
  329. struct ib_sa_mad *sa_mad)
  330. {
  331. int ret = 0;
  332. /* dispatch to different sa handlers */
  333. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  334. case IB_SA_ATTR_MC_MEMBER_REC:
  335. ret = mlx4_ib_mcg_demux_handler(ibdev, port, slave, sa_mad);
  336. break;
  337. default:
  338. break;
  339. }
  340. return ret;
  341. }
  342. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid)
  343. {
  344. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  345. int i;
  346. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  347. if (dev->sriov.demux[port - 1].guid_cache[i] == guid)
  348. return i;
  349. }
  350. return -1;
  351. }
  352. static int find_slave_port_pkey_ix(struct mlx4_ib_dev *dev, int slave,
  353. u8 port, u16 pkey, u16 *ix)
  354. {
  355. int i, ret;
  356. u8 unassigned_pkey_ix, pkey_ix, partial_ix = 0xFF;
  357. u16 slot_pkey;
  358. if (slave == mlx4_master_func_num(dev->dev))
  359. return ib_find_cached_pkey(&dev->ib_dev, port, pkey, ix);
  360. unassigned_pkey_ix = dev->dev->phys_caps.pkey_phys_table_len[port] - 1;
  361. for (i = 0; i < dev->dev->caps.pkey_table_len[port]; i++) {
  362. if (dev->pkeys.virt2phys_pkey[slave][port - 1][i] == unassigned_pkey_ix)
  363. continue;
  364. pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][i];
  365. ret = ib_get_cached_pkey(&dev->ib_dev, port, pkey_ix, &slot_pkey);
  366. if (ret)
  367. continue;
  368. if ((slot_pkey & 0x7FFF) == (pkey & 0x7FFF)) {
  369. if (slot_pkey & 0x8000) {
  370. *ix = (u16) pkey_ix;
  371. return 0;
  372. } else {
  373. /* take first partial pkey index found */
  374. if (partial_ix == 0xFF)
  375. partial_ix = pkey_ix;
  376. }
  377. }
  378. }
  379. if (partial_ix < 0xFF) {
  380. *ix = (u16) partial_ix;
  381. return 0;
  382. }
  383. return -EINVAL;
  384. }
  385. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
  386. enum ib_qp_type dest_qpt, struct ib_wc *wc,
  387. struct ib_grh *grh, struct ib_mad *mad)
  388. {
  389. struct ib_sge list;
  390. struct ib_send_wr wr, *bad_wr;
  391. struct mlx4_ib_demux_pv_ctx *tun_ctx;
  392. struct mlx4_ib_demux_pv_qp *tun_qp;
  393. struct mlx4_rcv_tunnel_mad *tun_mad;
  394. struct ib_ah_attr attr;
  395. struct ib_ah *ah;
  396. struct ib_qp *src_qp = NULL;
  397. unsigned tun_tx_ix = 0;
  398. int dqpn;
  399. int ret = 0;
  400. u16 tun_pkey_ix;
  401. u16 cached_pkey;
  402. if (dest_qpt > IB_QPT_GSI)
  403. return -EINVAL;
  404. tun_ctx = dev->sriov.demux[port-1].tun[slave];
  405. /* check if proxy qp created */
  406. if (!tun_ctx || tun_ctx->state != DEMUX_PV_STATE_ACTIVE)
  407. return -EAGAIN;
  408. /* QP0 forwarding only for Dom0 */
  409. if (!dest_qpt && (mlx4_master_func_num(dev->dev) != slave))
  410. return -EINVAL;
  411. if (!dest_qpt)
  412. tun_qp = &tun_ctx->qp[0];
  413. else
  414. tun_qp = &tun_ctx->qp[1];
  415. /* compute P_Key index to put in tunnel header for slave */
  416. if (dest_qpt) {
  417. u16 pkey_ix;
  418. ret = ib_get_cached_pkey(&dev->ib_dev, port, wc->pkey_index, &cached_pkey);
  419. if (ret)
  420. return -EINVAL;
  421. ret = find_slave_port_pkey_ix(dev, slave, port, cached_pkey, &pkey_ix);
  422. if (ret)
  423. return -EINVAL;
  424. tun_pkey_ix = pkey_ix;
  425. } else
  426. tun_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  427. dqpn = dev->dev->phys_caps.base_proxy_sqpn + 8 * slave + port + (dest_qpt * 2) - 1;
  428. /* get tunnel tx data buf for slave */
  429. src_qp = tun_qp->qp;
  430. /* create ah. Just need an empty one with the port num for the post send.
  431. * The driver will set the force loopback bit in post_send */
  432. memset(&attr, 0, sizeof attr);
  433. attr.port_num = port;
  434. ah = ib_create_ah(tun_ctx->pd, &attr);
  435. if (IS_ERR(ah))
  436. return -ENOMEM;
  437. /* allocate tunnel tx buf after pass failure returns */
  438. spin_lock(&tun_qp->tx_lock);
  439. if (tun_qp->tx_ix_head - tun_qp->tx_ix_tail >=
  440. (MLX4_NUM_TUNNEL_BUFS - 1))
  441. ret = -EAGAIN;
  442. else
  443. tun_tx_ix = (++tun_qp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  444. spin_unlock(&tun_qp->tx_lock);
  445. if (ret)
  446. goto out;
  447. tun_mad = (struct mlx4_rcv_tunnel_mad *) (tun_qp->tx_ring[tun_tx_ix].buf.addr);
  448. if (tun_qp->tx_ring[tun_tx_ix].ah)
  449. ib_destroy_ah(tun_qp->tx_ring[tun_tx_ix].ah);
  450. tun_qp->tx_ring[tun_tx_ix].ah = ah;
  451. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  452. tun_qp->tx_ring[tun_tx_ix].buf.map,
  453. sizeof (struct mlx4_rcv_tunnel_mad),
  454. DMA_TO_DEVICE);
  455. /* copy over to tunnel buffer */
  456. if (grh)
  457. memcpy(&tun_mad->grh, grh, sizeof *grh);
  458. memcpy(&tun_mad->mad, mad, sizeof *mad);
  459. /* adjust tunnel data */
  460. tun_mad->hdr.pkey_index = cpu_to_be16(tun_pkey_ix);
  461. tun_mad->hdr.sl_vid = cpu_to_be16(((u16)(wc->sl)) << 12);
  462. tun_mad->hdr.slid_mac_47_32 = cpu_to_be16(wc->slid);
  463. tun_mad->hdr.flags_src_qp = cpu_to_be32(wc->src_qp & 0xFFFFFF);
  464. tun_mad->hdr.g_ml_path = (grh && (wc->wc_flags & IB_WC_GRH)) ? 0x80 : 0;
  465. ib_dma_sync_single_for_device(&dev->ib_dev,
  466. tun_qp->tx_ring[tun_tx_ix].buf.map,
  467. sizeof (struct mlx4_rcv_tunnel_mad),
  468. DMA_TO_DEVICE);
  469. list.addr = tun_qp->tx_ring[tun_tx_ix].buf.map;
  470. list.length = sizeof (struct mlx4_rcv_tunnel_mad);
  471. list.lkey = tun_ctx->mr->lkey;
  472. wr.wr.ud.ah = ah;
  473. wr.wr.ud.port_num = port;
  474. wr.wr.ud.remote_qkey = IB_QP_SET_QKEY;
  475. wr.wr.ud.remote_qpn = dqpn;
  476. wr.next = NULL;
  477. wr.wr_id = ((u64) tun_tx_ix) | MLX4_TUN_SET_WRID_QPN(dest_qpt);
  478. wr.sg_list = &list;
  479. wr.num_sge = 1;
  480. wr.opcode = IB_WR_SEND;
  481. wr.send_flags = IB_SEND_SIGNALED;
  482. ret = ib_post_send(src_qp, &wr, &bad_wr);
  483. out:
  484. if (ret)
  485. ib_destroy_ah(ah);
  486. return ret;
  487. }
  488. static int mlx4_ib_demux_mad(struct ib_device *ibdev, u8 port,
  489. struct ib_wc *wc, struct ib_grh *grh,
  490. struct ib_mad *mad)
  491. {
  492. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  493. int err;
  494. int slave;
  495. u8 *slave_id;
  496. /* Initially assume that this mad is for us */
  497. slave = mlx4_master_func_num(dev->dev);
  498. /* See if the slave id is encoded in a response mad */
  499. if (mad->mad_hdr.method & 0x80) {
  500. slave_id = (u8 *) &mad->mad_hdr.tid;
  501. slave = *slave_id;
  502. if (slave != 255) /*255 indicates the dom0*/
  503. *slave_id = 0; /* remap tid */
  504. }
  505. /* If a grh is present, we demux according to it */
  506. if (wc->wc_flags & IB_WC_GRH) {
  507. slave = mlx4_ib_find_real_gid(ibdev, port, grh->dgid.global.interface_id);
  508. if (slave < 0) {
  509. mlx4_ib_warn(ibdev, "failed matching grh\n");
  510. return -ENOENT;
  511. }
  512. }
  513. /* Class-specific handling */
  514. switch (mad->mad_hdr.mgmt_class) {
  515. case IB_MGMT_CLASS_SUBN_ADM:
  516. if (mlx4_ib_demux_sa_handler(ibdev, port, slave,
  517. (struct ib_sa_mad *) mad))
  518. return 0;
  519. break;
  520. case IB_MGMT_CLASS_CM:
  521. if (mlx4_ib_demux_cm_handler(ibdev, port, &slave, mad))
  522. return 0;
  523. break;
  524. case IB_MGMT_CLASS_DEVICE_MGMT:
  525. if (mad->mad_hdr.method != IB_MGMT_METHOD_GET_RESP)
  526. return 0;
  527. break;
  528. default:
  529. /* Drop unsupported classes for slaves in tunnel mode */
  530. if (slave != mlx4_master_func_num(dev->dev)) {
  531. pr_debug("dropping unsupported ingress mad from class:%d "
  532. "for slave:%d\n", mad->mad_hdr.mgmt_class, slave);
  533. return 0;
  534. }
  535. }
  536. /*make sure that no slave==255 was not handled yet.*/
  537. if (slave >= dev->dev->caps.sqp_demux) {
  538. mlx4_ib_warn(ibdev, "slave id: %d is bigger than allowed:%d\n",
  539. slave, dev->dev->caps.sqp_demux);
  540. return -ENOENT;
  541. }
  542. err = mlx4_ib_send_to_slave(dev, slave, port, wc->qp->qp_type, wc, grh, mad);
  543. if (err)
  544. pr_debug("failed sending to slave %d via tunnel qp (%d)\n",
  545. slave, err);
  546. return 0;
  547. }
  548. static int ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  549. struct ib_wc *in_wc, struct ib_grh *in_grh,
  550. struct ib_mad *in_mad, struct ib_mad *out_mad)
  551. {
  552. u16 slid, prev_lid = 0;
  553. int err;
  554. struct ib_port_attr pattr;
  555. if (in_wc && in_wc->qp->qp_num) {
  556. pr_debug("received MAD: slid:%d sqpn:%d "
  557. "dlid_bits:%d dqpn:%d wc_flags:0x%x, cls %x, mtd %x, atr %x\n",
  558. in_wc->slid, in_wc->src_qp,
  559. in_wc->dlid_path_bits,
  560. in_wc->qp->qp_num,
  561. in_wc->wc_flags,
  562. in_mad->mad_hdr.mgmt_class, in_mad->mad_hdr.method,
  563. be16_to_cpu(in_mad->mad_hdr.attr_id));
  564. if (in_wc->wc_flags & IB_WC_GRH) {
  565. pr_debug("sgid_hi:0x%016llx sgid_lo:0x%016llx\n",
  566. be64_to_cpu(in_grh->sgid.global.subnet_prefix),
  567. be64_to_cpu(in_grh->sgid.global.interface_id));
  568. pr_debug("dgid_hi:0x%016llx dgid_lo:0x%016llx\n",
  569. be64_to_cpu(in_grh->dgid.global.subnet_prefix),
  570. be64_to_cpu(in_grh->dgid.global.interface_id));
  571. }
  572. }
  573. slid = in_wc ? in_wc->slid : be16_to_cpu(IB_LID_PERMISSIVE);
  574. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP && slid == 0) {
  575. forward_trap(to_mdev(ibdev), port_num, in_mad);
  576. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  577. }
  578. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  579. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) {
  580. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  581. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET &&
  582. in_mad->mad_hdr.method != IB_MGMT_METHOD_TRAP_REPRESS)
  583. return IB_MAD_RESULT_SUCCESS;
  584. /*
  585. * Don't process SMInfo queries -- the SMA can't handle them.
  586. */
  587. if (in_mad->mad_hdr.attr_id == IB_SMP_ATTR_SM_INFO)
  588. return IB_MAD_RESULT_SUCCESS;
  589. } else if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_PERF_MGMT ||
  590. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS1 ||
  591. in_mad->mad_hdr.mgmt_class == MLX4_IB_VENDOR_CLASS2 ||
  592. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_CONG_MGMT) {
  593. if (in_mad->mad_hdr.method != IB_MGMT_METHOD_GET &&
  594. in_mad->mad_hdr.method != IB_MGMT_METHOD_SET)
  595. return IB_MAD_RESULT_SUCCESS;
  596. } else
  597. return IB_MAD_RESULT_SUCCESS;
  598. if ((in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED ||
  599. in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE) &&
  600. in_mad->mad_hdr.method == IB_MGMT_METHOD_SET &&
  601. in_mad->mad_hdr.attr_id == IB_SMP_ATTR_PORT_INFO &&
  602. !ib_query_port(ibdev, port_num, &pattr))
  603. prev_lid = pattr.lid;
  604. err = mlx4_MAD_IFC(to_mdev(ibdev),
  605. (mad_flags & IB_MAD_IGNORE_MKEY ? MLX4_MAD_IFC_IGNORE_MKEY : 0) |
  606. (mad_flags & IB_MAD_IGNORE_BKEY ? MLX4_MAD_IFC_IGNORE_BKEY : 0) |
  607. MLX4_MAD_IFC_NET_VIEW,
  608. port_num, in_wc, in_grh, in_mad, out_mad);
  609. if (err)
  610. return IB_MAD_RESULT_FAILURE;
  611. if (!out_mad->mad_hdr.status) {
  612. if (!(to_mdev(ibdev)->dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV))
  613. smp_snoop(ibdev, port_num, in_mad, prev_lid);
  614. /* slaves get node desc from FW */
  615. if (!mlx4_is_slave(to_mdev(ibdev)->dev))
  616. node_desc_override(ibdev, out_mad);
  617. }
  618. /* set return bit in status of directed route responses */
  619. if (in_mad->mad_hdr.mgmt_class == IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE)
  620. out_mad->mad_hdr.status |= cpu_to_be16(1 << 15);
  621. if (in_mad->mad_hdr.method == IB_MGMT_METHOD_TRAP_REPRESS)
  622. /* no response for trap repress */
  623. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_CONSUMED;
  624. return IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  625. }
  626. static void edit_counter(struct mlx4_counter *cnt,
  627. struct ib_pma_portcounters *pma_cnt)
  628. {
  629. pma_cnt->port_xmit_data = cpu_to_be32((be64_to_cpu(cnt->tx_bytes)>>2));
  630. pma_cnt->port_rcv_data = cpu_to_be32((be64_to_cpu(cnt->rx_bytes)>>2));
  631. pma_cnt->port_xmit_packets = cpu_to_be32(be64_to_cpu(cnt->tx_frames));
  632. pma_cnt->port_rcv_packets = cpu_to_be32(be64_to_cpu(cnt->rx_frames));
  633. }
  634. static int iboe_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  635. struct ib_wc *in_wc, struct ib_grh *in_grh,
  636. struct ib_mad *in_mad, struct ib_mad *out_mad)
  637. {
  638. struct mlx4_cmd_mailbox *mailbox;
  639. struct mlx4_ib_dev *dev = to_mdev(ibdev);
  640. int err;
  641. u32 inmod = dev->counters[port_num - 1] & 0xffff;
  642. u8 mode;
  643. if (in_mad->mad_hdr.mgmt_class != IB_MGMT_CLASS_PERF_MGMT)
  644. return -EINVAL;
  645. mailbox = mlx4_alloc_cmd_mailbox(dev->dev);
  646. if (IS_ERR(mailbox))
  647. return IB_MAD_RESULT_FAILURE;
  648. err = mlx4_cmd_box(dev->dev, 0, mailbox->dma, inmod, 0,
  649. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  650. MLX4_CMD_WRAPPED);
  651. if (err)
  652. err = IB_MAD_RESULT_FAILURE;
  653. else {
  654. memset(out_mad->data, 0, sizeof out_mad->data);
  655. mode = ((struct mlx4_counter *)mailbox->buf)->counter_mode;
  656. switch (mode & 0xf) {
  657. case 0:
  658. edit_counter(mailbox->buf,
  659. (void *)(out_mad->data + 40));
  660. err = IB_MAD_RESULT_SUCCESS | IB_MAD_RESULT_REPLY;
  661. break;
  662. default:
  663. err = IB_MAD_RESULT_FAILURE;
  664. }
  665. }
  666. mlx4_free_cmd_mailbox(dev->dev, mailbox);
  667. return err;
  668. }
  669. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  670. struct ib_wc *in_wc, struct ib_grh *in_grh,
  671. struct ib_mad *in_mad, struct ib_mad *out_mad)
  672. {
  673. switch (rdma_port_get_link_layer(ibdev, port_num)) {
  674. case IB_LINK_LAYER_INFINIBAND:
  675. return ib_process_mad(ibdev, mad_flags, port_num, in_wc,
  676. in_grh, in_mad, out_mad);
  677. case IB_LINK_LAYER_ETHERNET:
  678. return iboe_process_mad(ibdev, mad_flags, port_num, in_wc,
  679. in_grh, in_mad, out_mad);
  680. default:
  681. return -EINVAL;
  682. }
  683. }
  684. static void send_handler(struct ib_mad_agent *agent,
  685. struct ib_mad_send_wc *mad_send_wc)
  686. {
  687. if (mad_send_wc->send_buf->context[0])
  688. ib_destroy_ah(mad_send_wc->send_buf->context[0]);
  689. ib_free_send_mad(mad_send_wc->send_buf);
  690. }
  691. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev)
  692. {
  693. struct ib_mad_agent *agent;
  694. int p, q;
  695. int ret;
  696. enum rdma_link_layer ll;
  697. for (p = 0; p < dev->num_ports; ++p) {
  698. ll = rdma_port_get_link_layer(&dev->ib_dev, p + 1);
  699. for (q = 0; q <= 1; ++q) {
  700. if (ll == IB_LINK_LAYER_INFINIBAND) {
  701. agent = ib_register_mad_agent(&dev->ib_dev, p + 1,
  702. q ? IB_QPT_GSI : IB_QPT_SMI,
  703. NULL, 0, send_handler,
  704. NULL, NULL);
  705. if (IS_ERR(agent)) {
  706. ret = PTR_ERR(agent);
  707. goto err;
  708. }
  709. dev->send_agent[p][q] = agent;
  710. } else
  711. dev->send_agent[p][q] = NULL;
  712. }
  713. }
  714. return 0;
  715. err:
  716. for (p = 0; p < dev->num_ports; ++p)
  717. for (q = 0; q <= 1; ++q)
  718. if (dev->send_agent[p][q])
  719. ib_unregister_mad_agent(dev->send_agent[p][q]);
  720. return ret;
  721. }
  722. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev)
  723. {
  724. struct ib_mad_agent *agent;
  725. int p, q;
  726. for (p = 0; p < dev->num_ports; ++p) {
  727. for (q = 0; q <= 1; ++q) {
  728. agent = dev->send_agent[p][q];
  729. if (agent) {
  730. dev->send_agent[p][q] = NULL;
  731. ib_unregister_mad_agent(agent);
  732. }
  733. }
  734. if (dev->sm_ah[p])
  735. ib_destroy_ah(dev->sm_ah[p]);
  736. }
  737. }
  738. static void handle_lid_change_event(struct mlx4_ib_dev *dev, u8 port_num)
  739. {
  740. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_LID_CHANGE);
  741. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  742. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  743. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK);
  744. }
  745. static void handle_client_rereg_event(struct mlx4_ib_dev *dev, u8 port_num)
  746. {
  747. /* re-configure the alias-guid and mcg's */
  748. if (mlx4_is_master(dev->dev)) {
  749. mlx4_ib_invalidate_all_guid_record(dev, port_num);
  750. if (!dev->sriov.is_going_down) {
  751. mlx4_ib_mcg_port_cleanup(&dev->sriov.demux[port_num - 1], 0);
  752. mlx4_gen_slaves_port_mgt_ev(dev->dev, port_num,
  753. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK);
  754. }
  755. }
  756. mlx4_ib_dispatch_event(dev, port_num, IB_EVENT_CLIENT_REREGISTER);
  757. }
  758. static void propagate_pkey_ev(struct mlx4_ib_dev *dev, int port_num,
  759. struct mlx4_eqe *eqe)
  760. {
  761. __propagate_pkey_ev(dev, port_num, GET_BLK_PTR_FROM_EQE(eqe),
  762. GET_MASK_FROM_EQE(eqe));
  763. }
  764. static void handle_slaves_guid_change(struct mlx4_ib_dev *dev, u8 port_num,
  765. u32 guid_tbl_blk_num, u32 change_bitmap)
  766. {
  767. struct ib_smp *in_mad = NULL;
  768. struct ib_smp *out_mad = NULL;
  769. u16 i;
  770. if (!mlx4_is_mfunc(dev->dev) || !mlx4_is_master(dev->dev))
  771. return;
  772. in_mad = kmalloc(sizeof *in_mad, GFP_KERNEL);
  773. out_mad = kmalloc(sizeof *out_mad, GFP_KERNEL);
  774. if (!in_mad || !out_mad) {
  775. mlx4_ib_warn(&dev->ib_dev, "failed to allocate memory for guid info mads\n");
  776. goto out;
  777. }
  778. guid_tbl_blk_num *= 4;
  779. for (i = 0; i < 4; i++) {
  780. if (change_bitmap && (!((change_bitmap >> (8 * i)) & 0xff)))
  781. continue;
  782. memset(in_mad, 0, sizeof *in_mad);
  783. memset(out_mad, 0, sizeof *out_mad);
  784. in_mad->base_version = 1;
  785. in_mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  786. in_mad->class_version = 1;
  787. in_mad->method = IB_MGMT_METHOD_GET;
  788. in_mad->attr_id = IB_SMP_ATTR_GUID_INFO;
  789. in_mad->attr_mod = cpu_to_be32(guid_tbl_blk_num + i);
  790. if (mlx4_MAD_IFC(dev,
  791. MLX4_MAD_IFC_IGNORE_KEYS | MLX4_MAD_IFC_NET_VIEW,
  792. port_num, NULL, NULL, in_mad, out_mad)) {
  793. mlx4_ib_warn(&dev->ib_dev, "Failed in get GUID INFO MAD_IFC\n");
  794. goto out;
  795. }
  796. mlx4_ib_update_cache_on_guid_change(dev, guid_tbl_blk_num + i,
  797. port_num,
  798. (u8 *)(&((struct ib_smp *)out_mad)->data));
  799. mlx4_ib_notify_slaves_on_guid_change(dev, guid_tbl_blk_num + i,
  800. port_num,
  801. (u8 *)(&((struct ib_smp *)out_mad)->data));
  802. }
  803. out:
  804. kfree(in_mad);
  805. kfree(out_mad);
  806. return;
  807. }
  808. void handle_port_mgmt_change_event(struct work_struct *work)
  809. {
  810. struct ib_event_work *ew = container_of(work, struct ib_event_work, work);
  811. struct mlx4_ib_dev *dev = ew->ib_dev;
  812. struct mlx4_eqe *eqe = &(ew->ib_eqe);
  813. u8 port = eqe->event.port_mgmt_change.port;
  814. u32 changed_attr;
  815. u32 tbl_block;
  816. u32 change_bitmap;
  817. switch (eqe->subtype) {
  818. case MLX4_DEV_PMC_SUBTYPE_PORT_INFO:
  819. changed_attr = be32_to_cpu(eqe->event.port_mgmt_change.params.port_info.changed_attr);
  820. /* Update the SM ah - This should be done before handling
  821. the other changed attributes so that MADs can be sent to the SM */
  822. if (changed_attr & MSTR_SM_CHANGE_MASK) {
  823. u16 lid = be16_to_cpu(eqe->event.port_mgmt_change.params.port_info.mstr_sm_lid);
  824. u8 sl = eqe->event.port_mgmt_change.params.port_info.mstr_sm_sl & 0xf;
  825. update_sm_ah(dev, port, lid, sl);
  826. }
  827. /* Check if it is a lid change event */
  828. if (changed_attr & MLX4_EQ_PORT_INFO_LID_CHANGE_MASK)
  829. handle_lid_change_event(dev, port);
  830. /* Generate GUID changed event */
  831. if (changed_attr & MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK) {
  832. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  833. /*if master, notify all slaves*/
  834. if (mlx4_is_master(dev->dev))
  835. mlx4_gen_slaves_port_mgt_ev(dev->dev, port,
  836. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK);
  837. }
  838. if (changed_attr & MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK)
  839. handle_client_rereg_event(dev, port);
  840. break;
  841. case MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE:
  842. mlx4_ib_dispatch_event(dev, port, IB_EVENT_PKEY_CHANGE);
  843. if (mlx4_is_master(dev->dev) && !dev->sriov.is_going_down)
  844. propagate_pkey_ev(dev, port, eqe);
  845. break;
  846. case MLX4_DEV_PMC_SUBTYPE_GUID_INFO:
  847. /* paravirtualized master's guid is guid 0 -- does not change */
  848. if (!mlx4_is_master(dev->dev))
  849. mlx4_ib_dispatch_event(dev, port, IB_EVENT_GID_CHANGE);
  850. /*if master, notify relevant slaves*/
  851. else if (!dev->sriov.is_going_down) {
  852. tbl_block = GET_BLK_PTR_FROM_EQE(eqe);
  853. change_bitmap = GET_MASK_FROM_EQE(eqe);
  854. handle_slaves_guid_change(dev, port, tbl_block, change_bitmap);
  855. }
  856. break;
  857. default:
  858. pr_warn("Unsupported subtype 0x%x for "
  859. "Port Management Change event\n", eqe->subtype);
  860. }
  861. kfree(ew);
  862. }
  863. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
  864. enum ib_event_type type)
  865. {
  866. struct ib_event event;
  867. event.device = &dev->ib_dev;
  868. event.element.port_num = port_num;
  869. event.event = type;
  870. ib_dispatch_event(&event);
  871. }
  872. static void mlx4_ib_tunnel_comp_handler(struct ib_cq *cq, void *arg)
  873. {
  874. unsigned long flags;
  875. struct mlx4_ib_demux_pv_ctx *ctx = cq->cq_context;
  876. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  877. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  878. if (!dev->sriov.is_going_down && ctx->state == DEMUX_PV_STATE_ACTIVE)
  879. queue_work(ctx->wq, &ctx->work);
  880. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  881. }
  882. static int mlx4_ib_post_pv_qp_buf(struct mlx4_ib_demux_pv_ctx *ctx,
  883. struct mlx4_ib_demux_pv_qp *tun_qp,
  884. int index)
  885. {
  886. struct ib_sge sg_list;
  887. struct ib_recv_wr recv_wr, *bad_recv_wr;
  888. int size;
  889. size = (tun_qp->qp->qp_type == IB_QPT_UD) ?
  890. sizeof (struct mlx4_tunnel_mad) : sizeof (struct mlx4_mad_rcv_buf);
  891. sg_list.addr = tun_qp->ring[index].map;
  892. sg_list.length = size;
  893. sg_list.lkey = ctx->mr->lkey;
  894. recv_wr.next = NULL;
  895. recv_wr.sg_list = &sg_list;
  896. recv_wr.num_sge = 1;
  897. recv_wr.wr_id = (u64) index | MLX4_TUN_WRID_RECV |
  898. MLX4_TUN_SET_WRID_QPN(tun_qp->proxy_qpt);
  899. ib_dma_sync_single_for_device(ctx->ib_dev, tun_qp->ring[index].map,
  900. size, DMA_FROM_DEVICE);
  901. return ib_post_recv(tun_qp->qp, &recv_wr, &bad_recv_wr);
  902. }
  903. static int mlx4_ib_multiplex_sa_handler(struct ib_device *ibdev, int port,
  904. int slave, struct ib_sa_mad *sa_mad)
  905. {
  906. int ret = 0;
  907. /* dispatch to different sa handlers */
  908. switch (be16_to_cpu(sa_mad->mad_hdr.attr_id)) {
  909. case IB_SA_ATTR_MC_MEMBER_REC:
  910. ret = mlx4_ib_mcg_multiplex_handler(ibdev, port, slave, sa_mad);
  911. break;
  912. default:
  913. break;
  914. }
  915. return ret;
  916. }
  917. static int is_proxy_qp0(struct mlx4_ib_dev *dev, int qpn, int slave)
  918. {
  919. int proxy_start = dev->dev->phys_caps.base_proxy_sqpn + 8 * slave;
  920. return (qpn >= proxy_start && qpn <= proxy_start + 1);
  921. }
  922. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
  923. enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
  924. u32 qkey, struct ib_ah_attr *attr, struct ib_mad *mad)
  925. {
  926. struct ib_sge list;
  927. struct ib_send_wr wr, *bad_wr;
  928. struct mlx4_ib_demux_pv_ctx *sqp_ctx;
  929. struct mlx4_ib_demux_pv_qp *sqp;
  930. struct mlx4_mad_snd_buf *sqp_mad;
  931. struct ib_ah *ah;
  932. struct ib_qp *send_qp = NULL;
  933. unsigned wire_tx_ix = 0;
  934. int ret = 0;
  935. u16 wire_pkey_ix;
  936. int src_qpnum;
  937. u8 sgid_index;
  938. sqp_ctx = dev->sriov.sqps[port-1];
  939. /* check if proxy qp created */
  940. if (!sqp_ctx || sqp_ctx->state != DEMUX_PV_STATE_ACTIVE)
  941. return -EAGAIN;
  942. /* QP0 forwarding only for Dom0 */
  943. if (dest_qpt == IB_QPT_SMI && (mlx4_master_func_num(dev->dev) != slave))
  944. return -EINVAL;
  945. if (dest_qpt == IB_QPT_SMI) {
  946. src_qpnum = 0;
  947. sqp = &sqp_ctx->qp[0];
  948. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][0];
  949. } else {
  950. src_qpnum = 1;
  951. sqp = &sqp_ctx->qp[1];
  952. wire_pkey_ix = dev->pkeys.virt2phys_pkey[slave][port - 1][pkey_index];
  953. }
  954. send_qp = sqp->qp;
  955. /* create ah */
  956. sgid_index = attr->grh.sgid_index;
  957. attr->grh.sgid_index = 0;
  958. ah = ib_create_ah(sqp_ctx->pd, attr);
  959. if (IS_ERR(ah))
  960. return -ENOMEM;
  961. attr->grh.sgid_index = sgid_index;
  962. to_mah(ah)->av.ib.gid_index = sgid_index;
  963. /* get rid of force-loopback bit */
  964. to_mah(ah)->av.ib.port_pd &= cpu_to_be32(0x7FFFFFFF);
  965. spin_lock(&sqp->tx_lock);
  966. if (sqp->tx_ix_head - sqp->tx_ix_tail >=
  967. (MLX4_NUM_TUNNEL_BUFS - 1))
  968. ret = -EAGAIN;
  969. else
  970. wire_tx_ix = (++sqp->tx_ix_head) & (MLX4_NUM_TUNNEL_BUFS - 1);
  971. spin_unlock(&sqp->tx_lock);
  972. if (ret)
  973. goto out;
  974. sqp_mad = (struct mlx4_mad_snd_buf *) (sqp->tx_ring[wire_tx_ix].buf.addr);
  975. if (sqp->tx_ring[wire_tx_ix].ah)
  976. ib_destroy_ah(sqp->tx_ring[wire_tx_ix].ah);
  977. sqp->tx_ring[wire_tx_ix].ah = ah;
  978. ib_dma_sync_single_for_cpu(&dev->ib_dev,
  979. sqp->tx_ring[wire_tx_ix].buf.map,
  980. sizeof (struct mlx4_mad_snd_buf),
  981. DMA_TO_DEVICE);
  982. memcpy(&sqp_mad->payload, mad, sizeof *mad);
  983. ib_dma_sync_single_for_device(&dev->ib_dev,
  984. sqp->tx_ring[wire_tx_ix].buf.map,
  985. sizeof (struct mlx4_mad_snd_buf),
  986. DMA_TO_DEVICE);
  987. list.addr = sqp->tx_ring[wire_tx_ix].buf.map;
  988. list.length = sizeof (struct mlx4_mad_snd_buf);
  989. list.lkey = sqp_ctx->mr->lkey;
  990. wr.wr.ud.ah = ah;
  991. wr.wr.ud.port_num = port;
  992. wr.wr.ud.pkey_index = wire_pkey_ix;
  993. wr.wr.ud.remote_qkey = qkey;
  994. wr.wr.ud.remote_qpn = remote_qpn;
  995. wr.next = NULL;
  996. wr.wr_id = ((u64) wire_tx_ix) | MLX4_TUN_SET_WRID_QPN(src_qpnum);
  997. wr.sg_list = &list;
  998. wr.num_sge = 1;
  999. wr.opcode = IB_WR_SEND;
  1000. wr.send_flags = IB_SEND_SIGNALED;
  1001. ret = ib_post_send(send_qp, &wr, &bad_wr);
  1002. out:
  1003. if (ret)
  1004. ib_destroy_ah(ah);
  1005. return ret;
  1006. }
  1007. static void mlx4_ib_multiplex_mad(struct mlx4_ib_demux_pv_ctx *ctx, struct ib_wc *wc)
  1008. {
  1009. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1010. struct mlx4_ib_demux_pv_qp *tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc->wr_id)];
  1011. int wr_ix = wc->wr_id & (MLX4_NUM_TUNNEL_BUFS - 1);
  1012. struct mlx4_tunnel_mad *tunnel = tun_qp->ring[wr_ix].addr;
  1013. struct mlx4_ib_ah ah;
  1014. struct ib_ah_attr ah_attr;
  1015. u8 *slave_id;
  1016. int slave;
  1017. /* Get slave that sent this packet */
  1018. if (wc->src_qp < dev->dev->phys_caps.base_proxy_sqpn ||
  1019. wc->src_qp >= dev->dev->phys_caps.base_proxy_sqpn + 8 * MLX4_MFUNC_MAX ||
  1020. (wc->src_qp & 0x1) != ctx->port - 1 ||
  1021. wc->src_qp & 0x4) {
  1022. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d\n", wc->src_qp);
  1023. return;
  1024. }
  1025. slave = ((wc->src_qp & ~0x7) - dev->dev->phys_caps.base_proxy_sqpn) / 8;
  1026. if (slave != ctx->slave) {
  1027. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1028. "belongs to another slave\n", wc->src_qp);
  1029. return;
  1030. }
  1031. if (slave != mlx4_master_func_num(dev->dev) && !(wc->src_qp & 0x2)) {
  1032. mlx4_ib_warn(ctx->ib_dev, "can't multiplex bad sqp:%d: "
  1033. "non-master trying to send QP0 packets\n", wc->src_qp);
  1034. return;
  1035. }
  1036. /* Map transaction ID */
  1037. ib_dma_sync_single_for_cpu(ctx->ib_dev, tun_qp->ring[wr_ix].map,
  1038. sizeof (struct mlx4_tunnel_mad),
  1039. DMA_FROM_DEVICE);
  1040. switch (tunnel->mad.mad_hdr.method) {
  1041. case IB_MGMT_METHOD_SET:
  1042. case IB_MGMT_METHOD_GET:
  1043. case IB_MGMT_METHOD_REPORT:
  1044. case IB_SA_METHOD_GET_TABLE:
  1045. case IB_SA_METHOD_DELETE:
  1046. case IB_SA_METHOD_GET_MULTI:
  1047. case IB_SA_METHOD_GET_TRACE_TBL:
  1048. slave_id = (u8 *) &tunnel->mad.mad_hdr.tid;
  1049. if (*slave_id) {
  1050. mlx4_ib_warn(ctx->ib_dev, "egress mad has non-null tid msb:%d "
  1051. "class:%d slave:%d\n", *slave_id,
  1052. tunnel->mad.mad_hdr.mgmt_class, slave);
  1053. return;
  1054. } else
  1055. *slave_id = slave;
  1056. default:
  1057. /* nothing */;
  1058. }
  1059. /* Class-specific handling */
  1060. switch (tunnel->mad.mad_hdr.mgmt_class) {
  1061. case IB_MGMT_CLASS_SUBN_ADM:
  1062. if (mlx4_ib_multiplex_sa_handler(ctx->ib_dev, ctx->port, slave,
  1063. (struct ib_sa_mad *) &tunnel->mad))
  1064. return;
  1065. break;
  1066. case IB_MGMT_CLASS_CM:
  1067. if (mlx4_ib_multiplex_cm_handler(ctx->ib_dev, ctx->port, slave,
  1068. (struct ib_mad *) &tunnel->mad))
  1069. return;
  1070. break;
  1071. case IB_MGMT_CLASS_DEVICE_MGMT:
  1072. if (tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_GET &&
  1073. tunnel->mad.mad_hdr.method != IB_MGMT_METHOD_SET)
  1074. return;
  1075. break;
  1076. default:
  1077. /* Drop unsupported classes for slaves in tunnel mode */
  1078. if (slave != mlx4_master_func_num(dev->dev)) {
  1079. mlx4_ib_warn(ctx->ib_dev, "dropping unsupported egress mad from class:%d "
  1080. "for slave:%d\n", tunnel->mad.mad_hdr.mgmt_class, slave);
  1081. return;
  1082. }
  1083. }
  1084. /* We are using standard ib_core services to send the mad, so generate a
  1085. * stadard address handle by decoding the tunnelled mlx4_ah fields */
  1086. memcpy(&ah.av, &tunnel->hdr.av, sizeof (struct mlx4_av));
  1087. ah.ibah.device = ctx->ib_dev;
  1088. mlx4_ib_query_ah(&ah.ibah, &ah_attr);
  1089. if ((ah_attr.ah_flags & IB_AH_GRH) &&
  1090. (ah_attr.grh.sgid_index != slave)) {
  1091. mlx4_ib_warn(ctx->ib_dev, "slave:%d accessed invalid sgid_index:%d\n",
  1092. slave, ah_attr.grh.sgid_index);
  1093. return;
  1094. }
  1095. mlx4_ib_send_to_wire(dev, slave, ctx->port,
  1096. is_proxy_qp0(dev, wc->src_qp, slave) ?
  1097. IB_QPT_SMI : IB_QPT_GSI,
  1098. be16_to_cpu(tunnel->hdr.pkey_index),
  1099. be32_to_cpu(tunnel->hdr.remote_qpn),
  1100. be32_to_cpu(tunnel->hdr.qkey),
  1101. &ah_attr, &tunnel->mad);
  1102. }
  1103. static int mlx4_ib_alloc_pv_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1104. enum ib_qp_type qp_type, int is_tun)
  1105. {
  1106. int i;
  1107. struct mlx4_ib_demux_pv_qp *tun_qp;
  1108. int rx_buf_size, tx_buf_size;
  1109. if (qp_type > IB_QPT_GSI)
  1110. return -EINVAL;
  1111. tun_qp = &ctx->qp[qp_type];
  1112. tun_qp->ring = kzalloc(sizeof (struct mlx4_ib_buf) * MLX4_NUM_TUNNEL_BUFS,
  1113. GFP_KERNEL);
  1114. if (!tun_qp->ring)
  1115. return -ENOMEM;
  1116. tun_qp->tx_ring = kcalloc(MLX4_NUM_TUNNEL_BUFS,
  1117. sizeof (struct mlx4_ib_tun_tx_buf),
  1118. GFP_KERNEL);
  1119. if (!tun_qp->tx_ring) {
  1120. kfree(tun_qp->ring);
  1121. tun_qp->ring = NULL;
  1122. return -ENOMEM;
  1123. }
  1124. if (is_tun) {
  1125. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1126. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1127. } else {
  1128. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1129. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1130. }
  1131. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1132. tun_qp->ring[i].addr = kmalloc(rx_buf_size, GFP_KERNEL);
  1133. if (!tun_qp->ring[i].addr)
  1134. goto err;
  1135. tun_qp->ring[i].map = ib_dma_map_single(ctx->ib_dev,
  1136. tun_qp->ring[i].addr,
  1137. rx_buf_size,
  1138. DMA_FROM_DEVICE);
  1139. }
  1140. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1141. tun_qp->tx_ring[i].buf.addr =
  1142. kmalloc(tx_buf_size, GFP_KERNEL);
  1143. if (!tun_qp->tx_ring[i].buf.addr)
  1144. goto tx_err;
  1145. tun_qp->tx_ring[i].buf.map =
  1146. ib_dma_map_single(ctx->ib_dev,
  1147. tun_qp->tx_ring[i].buf.addr,
  1148. tx_buf_size,
  1149. DMA_TO_DEVICE);
  1150. tun_qp->tx_ring[i].ah = NULL;
  1151. }
  1152. spin_lock_init(&tun_qp->tx_lock);
  1153. tun_qp->tx_ix_head = 0;
  1154. tun_qp->tx_ix_tail = 0;
  1155. tun_qp->proxy_qpt = qp_type;
  1156. return 0;
  1157. tx_err:
  1158. while (i > 0) {
  1159. --i;
  1160. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1161. tx_buf_size, DMA_TO_DEVICE);
  1162. kfree(tun_qp->tx_ring[i].buf.addr);
  1163. }
  1164. kfree(tun_qp->tx_ring);
  1165. tun_qp->tx_ring = NULL;
  1166. i = MLX4_NUM_TUNNEL_BUFS;
  1167. err:
  1168. while (i > 0) {
  1169. --i;
  1170. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1171. rx_buf_size, DMA_FROM_DEVICE);
  1172. kfree(tun_qp->ring[i].addr);
  1173. }
  1174. kfree(tun_qp->ring);
  1175. tun_qp->ring = NULL;
  1176. return -ENOMEM;
  1177. }
  1178. static void mlx4_ib_free_pv_qp_bufs(struct mlx4_ib_demux_pv_ctx *ctx,
  1179. enum ib_qp_type qp_type, int is_tun)
  1180. {
  1181. int i;
  1182. struct mlx4_ib_demux_pv_qp *tun_qp;
  1183. int rx_buf_size, tx_buf_size;
  1184. if (qp_type > IB_QPT_GSI)
  1185. return;
  1186. tun_qp = &ctx->qp[qp_type];
  1187. if (is_tun) {
  1188. rx_buf_size = sizeof (struct mlx4_tunnel_mad);
  1189. tx_buf_size = sizeof (struct mlx4_rcv_tunnel_mad);
  1190. } else {
  1191. rx_buf_size = sizeof (struct mlx4_mad_rcv_buf);
  1192. tx_buf_size = sizeof (struct mlx4_mad_snd_buf);
  1193. }
  1194. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1195. ib_dma_unmap_single(ctx->ib_dev, tun_qp->ring[i].map,
  1196. rx_buf_size, DMA_FROM_DEVICE);
  1197. kfree(tun_qp->ring[i].addr);
  1198. }
  1199. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1200. ib_dma_unmap_single(ctx->ib_dev, tun_qp->tx_ring[i].buf.map,
  1201. tx_buf_size, DMA_TO_DEVICE);
  1202. kfree(tun_qp->tx_ring[i].buf.addr);
  1203. if (tun_qp->tx_ring[i].ah)
  1204. ib_destroy_ah(tun_qp->tx_ring[i].ah);
  1205. }
  1206. kfree(tun_qp->tx_ring);
  1207. kfree(tun_qp->ring);
  1208. }
  1209. static void mlx4_ib_tunnel_comp_worker(struct work_struct *work)
  1210. {
  1211. struct mlx4_ib_demux_pv_ctx *ctx;
  1212. struct mlx4_ib_demux_pv_qp *tun_qp;
  1213. struct ib_wc wc;
  1214. int ret;
  1215. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1216. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1217. while (ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1218. tun_qp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1219. if (wc.status == IB_WC_SUCCESS) {
  1220. switch (wc.opcode) {
  1221. case IB_WC_RECV:
  1222. mlx4_ib_multiplex_mad(ctx, &wc);
  1223. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp,
  1224. wc.wr_id &
  1225. (MLX4_NUM_TUNNEL_BUFS - 1));
  1226. if (ret)
  1227. pr_err("Failed reposting tunnel "
  1228. "buf:%lld\n", wc.wr_id);
  1229. break;
  1230. case IB_WC_SEND:
  1231. pr_debug("received tunnel send completion:"
  1232. "wrid=0x%llx, status=0x%x\n",
  1233. wc.wr_id, wc.status);
  1234. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1235. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1236. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1237. = NULL;
  1238. spin_lock(&tun_qp->tx_lock);
  1239. tun_qp->tx_ix_tail++;
  1240. spin_unlock(&tun_qp->tx_lock);
  1241. break;
  1242. default:
  1243. break;
  1244. }
  1245. } else {
  1246. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1247. " status = %d, wrid = 0x%llx\n",
  1248. ctx->slave, wc.status, wc.wr_id);
  1249. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1250. ib_destroy_ah(tun_qp->tx_ring[wc.wr_id &
  1251. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1252. tun_qp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1253. = NULL;
  1254. spin_lock(&tun_qp->tx_lock);
  1255. tun_qp->tx_ix_tail++;
  1256. spin_unlock(&tun_qp->tx_lock);
  1257. }
  1258. }
  1259. }
  1260. }
  1261. static void pv_qp_event_handler(struct ib_event *event, void *qp_context)
  1262. {
  1263. struct mlx4_ib_demux_pv_ctx *sqp = qp_context;
  1264. /* It's worse than that! He's dead, Jim! */
  1265. pr_err("Fatal error (%d) on a MAD QP on port %d\n",
  1266. event->event, sqp->port);
  1267. }
  1268. static int create_pv_sqp(struct mlx4_ib_demux_pv_ctx *ctx,
  1269. enum ib_qp_type qp_type, int create_tun)
  1270. {
  1271. int i, ret;
  1272. struct mlx4_ib_demux_pv_qp *tun_qp;
  1273. struct mlx4_ib_qp_tunnel_init_attr qp_init_attr;
  1274. struct ib_qp_attr attr;
  1275. int qp_attr_mask_INIT;
  1276. if (qp_type > IB_QPT_GSI)
  1277. return -EINVAL;
  1278. tun_qp = &ctx->qp[qp_type];
  1279. memset(&qp_init_attr, 0, sizeof qp_init_attr);
  1280. qp_init_attr.init_attr.send_cq = ctx->cq;
  1281. qp_init_attr.init_attr.recv_cq = ctx->cq;
  1282. qp_init_attr.init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  1283. qp_init_attr.init_attr.cap.max_send_wr = MLX4_NUM_TUNNEL_BUFS;
  1284. qp_init_attr.init_attr.cap.max_recv_wr = MLX4_NUM_TUNNEL_BUFS;
  1285. qp_init_attr.init_attr.cap.max_send_sge = 1;
  1286. qp_init_attr.init_attr.cap.max_recv_sge = 1;
  1287. if (create_tun) {
  1288. qp_init_attr.init_attr.qp_type = IB_QPT_UD;
  1289. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_TUNNEL_QP;
  1290. qp_init_attr.port = ctx->port;
  1291. qp_init_attr.slave = ctx->slave;
  1292. qp_init_attr.proxy_qp_type = qp_type;
  1293. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX |
  1294. IB_QP_QKEY | IB_QP_PORT;
  1295. } else {
  1296. qp_init_attr.init_attr.qp_type = qp_type;
  1297. qp_init_attr.init_attr.create_flags = MLX4_IB_SRIOV_SQP;
  1298. qp_attr_mask_INIT = IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_QKEY;
  1299. }
  1300. qp_init_attr.init_attr.port_num = ctx->port;
  1301. qp_init_attr.init_attr.qp_context = ctx;
  1302. qp_init_attr.init_attr.event_handler = pv_qp_event_handler;
  1303. tun_qp->qp = ib_create_qp(ctx->pd, &qp_init_attr.init_attr);
  1304. if (IS_ERR(tun_qp->qp)) {
  1305. ret = PTR_ERR(tun_qp->qp);
  1306. tun_qp->qp = NULL;
  1307. pr_err("Couldn't create %s QP (%d)\n",
  1308. create_tun ? "tunnel" : "special", ret);
  1309. return ret;
  1310. }
  1311. memset(&attr, 0, sizeof attr);
  1312. attr.qp_state = IB_QPS_INIT;
  1313. attr.pkey_index =
  1314. to_mdev(ctx->ib_dev)->pkeys.virt2phys_pkey[ctx->slave][ctx->port - 1][0];
  1315. attr.qkey = IB_QP1_QKEY;
  1316. attr.port_num = ctx->port;
  1317. ret = ib_modify_qp(tun_qp->qp, &attr, qp_attr_mask_INIT);
  1318. if (ret) {
  1319. pr_err("Couldn't change %s qp state to INIT (%d)\n",
  1320. create_tun ? "tunnel" : "special", ret);
  1321. goto err_qp;
  1322. }
  1323. attr.qp_state = IB_QPS_RTR;
  1324. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE);
  1325. if (ret) {
  1326. pr_err("Couldn't change %s qp state to RTR (%d)\n",
  1327. create_tun ? "tunnel" : "special", ret);
  1328. goto err_qp;
  1329. }
  1330. attr.qp_state = IB_QPS_RTS;
  1331. attr.sq_psn = 0;
  1332. ret = ib_modify_qp(tun_qp->qp, &attr, IB_QP_STATE | IB_QP_SQ_PSN);
  1333. if (ret) {
  1334. pr_err("Couldn't change %s qp state to RTS (%d)\n",
  1335. create_tun ? "tunnel" : "special", ret);
  1336. goto err_qp;
  1337. }
  1338. for (i = 0; i < MLX4_NUM_TUNNEL_BUFS; i++) {
  1339. ret = mlx4_ib_post_pv_qp_buf(ctx, tun_qp, i);
  1340. if (ret) {
  1341. pr_err(" mlx4_ib_post_pv_buf error"
  1342. " (err = %d, i = %d)\n", ret, i);
  1343. goto err_qp;
  1344. }
  1345. }
  1346. return 0;
  1347. err_qp:
  1348. ib_destroy_qp(tun_qp->qp);
  1349. tun_qp->qp = NULL;
  1350. return ret;
  1351. }
  1352. /*
  1353. * IB MAD completion callback for real SQPs
  1354. */
  1355. static void mlx4_ib_sqp_comp_worker(struct work_struct *work)
  1356. {
  1357. struct mlx4_ib_demux_pv_ctx *ctx;
  1358. struct mlx4_ib_demux_pv_qp *sqp;
  1359. struct ib_wc wc;
  1360. struct ib_grh *grh;
  1361. struct ib_mad *mad;
  1362. ctx = container_of(work, struct mlx4_ib_demux_pv_ctx, work);
  1363. ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1364. while (mlx4_ib_poll_cq(ctx->cq, 1, &wc) == 1) {
  1365. sqp = &ctx->qp[MLX4_TUN_WRID_QPN(wc.wr_id)];
  1366. if (wc.status == IB_WC_SUCCESS) {
  1367. switch (wc.opcode) {
  1368. case IB_WC_SEND:
  1369. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1370. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1371. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1372. = NULL;
  1373. spin_lock(&sqp->tx_lock);
  1374. sqp->tx_ix_tail++;
  1375. spin_unlock(&sqp->tx_lock);
  1376. break;
  1377. case IB_WC_RECV:
  1378. mad = (struct ib_mad *) &(((struct mlx4_mad_rcv_buf *)
  1379. (sqp->ring[wc.wr_id &
  1380. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->payload);
  1381. grh = &(((struct mlx4_mad_rcv_buf *)
  1382. (sqp->ring[wc.wr_id &
  1383. (MLX4_NUM_TUNNEL_BUFS - 1)].addr))->grh);
  1384. mlx4_ib_demux_mad(ctx->ib_dev, ctx->port, &wc, grh, mad);
  1385. if (mlx4_ib_post_pv_qp_buf(ctx, sqp, wc.wr_id &
  1386. (MLX4_NUM_TUNNEL_BUFS - 1)))
  1387. pr_err("Failed reposting SQP "
  1388. "buf:%lld\n", wc.wr_id);
  1389. break;
  1390. default:
  1391. BUG_ON(1);
  1392. break;
  1393. }
  1394. } else {
  1395. pr_debug("mlx4_ib: completion error in tunnel: %d."
  1396. " status = %d, wrid = 0x%llx\n",
  1397. ctx->slave, wc.status, wc.wr_id);
  1398. if (!MLX4_TUN_IS_RECV(wc.wr_id)) {
  1399. ib_destroy_ah(sqp->tx_ring[wc.wr_id &
  1400. (MLX4_NUM_TUNNEL_BUFS - 1)].ah);
  1401. sqp->tx_ring[wc.wr_id & (MLX4_NUM_TUNNEL_BUFS - 1)].ah
  1402. = NULL;
  1403. spin_lock(&sqp->tx_lock);
  1404. sqp->tx_ix_tail++;
  1405. spin_unlock(&sqp->tx_lock);
  1406. }
  1407. }
  1408. }
  1409. }
  1410. static int alloc_pv_object(struct mlx4_ib_dev *dev, int slave, int port,
  1411. struct mlx4_ib_demux_pv_ctx **ret_ctx)
  1412. {
  1413. struct mlx4_ib_demux_pv_ctx *ctx;
  1414. *ret_ctx = NULL;
  1415. ctx = kzalloc(sizeof (struct mlx4_ib_demux_pv_ctx), GFP_KERNEL);
  1416. if (!ctx) {
  1417. pr_err("failed allocating pv resource context "
  1418. "for port %d, slave %d\n", port, slave);
  1419. return -ENOMEM;
  1420. }
  1421. ctx->ib_dev = &dev->ib_dev;
  1422. ctx->port = port;
  1423. ctx->slave = slave;
  1424. *ret_ctx = ctx;
  1425. return 0;
  1426. }
  1427. static void free_pv_object(struct mlx4_ib_dev *dev, int slave, int port)
  1428. {
  1429. if (dev->sriov.demux[port - 1].tun[slave]) {
  1430. kfree(dev->sriov.demux[port - 1].tun[slave]);
  1431. dev->sriov.demux[port - 1].tun[slave] = NULL;
  1432. }
  1433. }
  1434. static int create_pv_resources(struct ib_device *ibdev, int slave, int port,
  1435. int create_tun, struct mlx4_ib_demux_pv_ctx *ctx)
  1436. {
  1437. int ret, cq_size;
  1438. if (ctx->state != DEMUX_PV_STATE_DOWN)
  1439. return -EEXIST;
  1440. ctx->state = DEMUX_PV_STATE_STARTING;
  1441. /* have QP0 only on port owner, and only if link layer is IB */
  1442. if (ctx->slave == mlx4_master_func_num(to_mdev(ctx->ib_dev)->dev) &&
  1443. rdma_port_get_link_layer(ibdev, ctx->port) == IB_LINK_LAYER_INFINIBAND)
  1444. ctx->has_smi = 1;
  1445. if (ctx->has_smi) {
  1446. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_SMI, create_tun);
  1447. if (ret) {
  1448. pr_err("Failed allocating qp0 tunnel bufs (%d)\n", ret);
  1449. goto err_out;
  1450. }
  1451. }
  1452. ret = mlx4_ib_alloc_pv_bufs(ctx, IB_QPT_GSI, create_tun);
  1453. if (ret) {
  1454. pr_err("Failed allocating qp1 tunnel bufs (%d)\n", ret);
  1455. goto err_out_qp0;
  1456. }
  1457. cq_size = 2 * MLX4_NUM_TUNNEL_BUFS;
  1458. if (ctx->has_smi)
  1459. cq_size *= 2;
  1460. ctx->cq = ib_create_cq(ctx->ib_dev, mlx4_ib_tunnel_comp_handler,
  1461. NULL, ctx, cq_size, 0);
  1462. if (IS_ERR(ctx->cq)) {
  1463. ret = PTR_ERR(ctx->cq);
  1464. pr_err("Couldn't create tunnel CQ (%d)\n", ret);
  1465. goto err_buf;
  1466. }
  1467. ctx->pd = ib_alloc_pd(ctx->ib_dev);
  1468. if (IS_ERR(ctx->pd)) {
  1469. ret = PTR_ERR(ctx->pd);
  1470. pr_err("Couldn't create tunnel PD (%d)\n", ret);
  1471. goto err_cq;
  1472. }
  1473. ctx->mr = ib_get_dma_mr(ctx->pd, IB_ACCESS_LOCAL_WRITE);
  1474. if (IS_ERR(ctx->mr)) {
  1475. ret = PTR_ERR(ctx->mr);
  1476. pr_err("Couldn't get tunnel DMA MR (%d)\n", ret);
  1477. goto err_pd;
  1478. }
  1479. if (ctx->has_smi) {
  1480. ret = create_pv_sqp(ctx, IB_QPT_SMI, create_tun);
  1481. if (ret) {
  1482. pr_err("Couldn't create %s QP0 (%d)\n",
  1483. create_tun ? "tunnel for" : "", ret);
  1484. goto err_mr;
  1485. }
  1486. }
  1487. ret = create_pv_sqp(ctx, IB_QPT_GSI, create_tun);
  1488. if (ret) {
  1489. pr_err("Couldn't create %s QP1 (%d)\n",
  1490. create_tun ? "tunnel for" : "", ret);
  1491. goto err_qp0;
  1492. }
  1493. if (create_tun)
  1494. INIT_WORK(&ctx->work, mlx4_ib_tunnel_comp_worker);
  1495. else
  1496. INIT_WORK(&ctx->work, mlx4_ib_sqp_comp_worker);
  1497. ctx->wq = to_mdev(ibdev)->sriov.demux[port - 1].wq;
  1498. ret = ib_req_notify_cq(ctx->cq, IB_CQ_NEXT_COMP);
  1499. if (ret) {
  1500. pr_err("Couldn't arm tunnel cq (%d)\n", ret);
  1501. goto err_wq;
  1502. }
  1503. ctx->state = DEMUX_PV_STATE_ACTIVE;
  1504. return 0;
  1505. err_wq:
  1506. ctx->wq = NULL;
  1507. ib_destroy_qp(ctx->qp[1].qp);
  1508. ctx->qp[1].qp = NULL;
  1509. err_qp0:
  1510. if (ctx->has_smi)
  1511. ib_destroy_qp(ctx->qp[0].qp);
  1512. ctx->qp[0].qp = NULL;
  1513. err_mr:
  1514. ib_dereg_mr(ctx->mr);
  1515. ctx->mr = NULL;
  1516. err_pd:
  1517. ib_dealloc_pd(ctx->pd);
  1518. ctx->pd = NULL;
  1519. err_cq:
  1520. ib_destroy_cq(ctx->cq);
  1521. ctx->cq = NULL;
  1522. err_buf:
  1523. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, create_tun);
  1524. err_out_qp0:
  1525. if (ctx->has_smi)
  1526. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, create_tun);
  1527. err_out:
  1528. ctx->state = DEMUX_PV_STATE_DOWN;
  1529. return ret;
  1530. }
  1531. static void destroy_pv_resources(struct mlx4_ib_dev *dev, int slave, int port,
  1532. struct mlx4_ib_demux_pv_ctx *ctx, int flush)
  1533. {
  1534. if (!ctx)
  1535. return;
  1536. if (ctx->state > DEMUX_PV_STATE_DOWN) {
  1537. ctx->state = DEMUX_PV_STATE_DOWNING;
  1538. if (flush)
  1539. flush_workqueue(ctx->wq);
  1540. if (ctx->has_smi) {
  1541. ib_destroy_qp(ctx->qp[0].qp);
  1542. ctx->qp[0].qp = NULL;
  1543. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_SMI, 1);
  1544. }
  1545. ib_destroy_qp(ctx->qp[1].qp);
  1546. ctx->qp[1].qp = NULL;
  1547. mlx4_ib_free_pv_qp_bufs(ctx, IB_QPT_GSI, 1);
  1548. ib_dereg_mr(ctx->mr);
  1549. ctx->mr = NULL;
  1550. ib_dealloc_pd(ctx->pd);
  1551. ctx->pd = NULL;
  1552. ib_destroy_cq(ctx->cq);
  1553. ctx->cq = NULL;
  1554. ctx->state = DEMUX_PV_STATE_DOWN;
  1555. }
  1556. }
  1557. static int mlx4_ib_tunnels_update(struct mlx4_ib_dev *dev, int slave,
  1558. int port, int do_init)
  1559. {
  1560. int ret = 0;
  1561. if (!do_init) {
  1562. clean_vf_mcast(&dev->sriov.demux[port - 1], slave);
  1563. /* for master, destroy real sqp resources */
  1564. if (slave == mlx4_master_func_num(dev->dev))
  1565. destroy_pv_resources(dev, slave, port,
  1566. dev->sriov.sqps[port - 1], 1);
  1567. /* destroy the tunnel qp resources */
  1568. destroy_pv_resources(dev, slave, port,
  1569. dev->sriov.demux[port - 1].tun[slave], 1);
  1570. return 0;
  1571. }
  1572. /* create the tunnel qp resources */
  1573. ret = create_pv_resources(&dev->ib_dev, slave, port, 1,
  1574. dev->sriov.demux[port - 1].tun[slave]);
  1575. /* for master, create the real sqp resources */
  1576. if (!ret && slave == mlx4_master_func_num(dev->dev))
  1577. ret = create_pv_resources(&dev->ib_dev, slave, port, 0,
  1578. dev->sriov.sqps[port - 1]);
  1579. return ret;
  1580. }
  1581. void mlx4_ib_tunnels_update_work(struct work_struct *work)
  1582. {
  1583. struct mlx4_ib_demux_work *dmxw;
  1584. dmxw = container_of(work, struct mlx4_ib_demux_work, work);
  1585. mlx4_ib_tunnels_update(dmxw->dev, dmxw->slave, (int) dmxw->port,
  1586. dmxw->do_init);
  1587. kfree(dmxw);
  1588. return;
  1589. }
  1590. static int mlx4_ib_alloc_demux_ctx(struct mlx4_ib_dev *dev,
  1591. struct mlx4_ib_demux_ctx *ctx,
  1592. int port)
  1593. {
  1594. char name[12];
  1595. int ret = 0;
  1596. int i;
  1597. ctx->tun = kcalloc(dev->dev->caps.sqp_demux,
  1598. sizeof (struct mlx4_ib_demux_pv_ctx *), GFP_KERNEL);
  1599. if (!ctx->tun)
  1600. return -ENOMEM;
  1601. ctx->dev = dev;
  1602. ctx->port = port;
  1603. ctx->ib_dev = &dev->ib_dev;
  1604. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1605. ret = alloc_pv_object(dev, i, port, &ctx->tun[i]);
  1606. if (ret) {
  1607. ret = -ENOMEM;
  1608. goto err_mcg;
  1609. }
  1610. }
  1611. ret = mlx4_ib_mcg_port_init(ctx);
  1612. if (ret) {
  1613. pr_err("Failed initializing mcg para-virt (%d)\n", ret);
  1614. goto err_mcg;
  1615. }
  1616. snprintf(name, sizeof name, "mlx4_ibt%d", port);
  1617. ctx->wq = create_singlethread_workqueue(name);
  1618. if (!ctx->wq) {
  1619. pr_err("Failed to create tunnelling WQ for port %d\n", port);
  1620. ret = -ENOMEM;
  1621. goto err_wq;
  1622. }
  1623. snprintf(name, sizeof name, "mlx4_ibud%d", port);
  1624. ctx->ud_wq = create_singlethread_workqueue(name);
  1625. if (!ctx->ud_wq) {
  1626. pr_err("Failed to create up/down WQ for port %d\n", port);
  1627. ret = -ENOMEM;
  1628. goto err_udwq;
  1629. }
  1630. return 0;
  1631. err_udwq:
  1632. destroy_workqueue(ctx->wq);
  1633. ctx->wq = NULL;
  1634. err_wq:
  1635. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1636. err_mcg:
  1637. for (i = 0; i < dev->dev->caps.sqp_demux; i++)
  1638. free_pv_object(dev, i, port);
  1639. kfree(ctx->tun);
  1640. ctx->tun = NULL;
  1641. return ret;
  1642. }
  1643. static void mlx4_ib_free_sqp_ctx(struct mlx4_ib_demux_pv_ctx *sqp_ctx)
  1644. {
  1645. if (sqp_ctx->state > DEMUX_PV_STATE_DOWN) {
  1646. sqp_ctx->state = DEMUX_PV_STATE_DOWNING;
  1647. flush_workqueue(sqp_ctx->wq);
  1648. if (sqp_ctx->has_smi) {
  1649. ib_destroy_qp(sqp_ctx->qp[0].qp);
  1650. sqp_ctx->qp[0].qp = NULL;
  1651. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_SMI, 0);
  1652. }
  1653. ib_destroy_qp(sqp_ctx->qp[1].qp);
  1654. sqp_ctx->qp[1].qp = NULL;
  1655. mlx4_ib_free_pv_qp_bufs(sqp_ctx, IB_QPT_GSI, 0);
  1656. ib_dereg_mr(sqp_ctx->mr);
  1657. sqp_ctx->mr = NULL;
  1658. ib_dealloc_pd(sqp_ctx->pd);
  1659. sqp_ctx->pd = NULL;
  1660. ib_destroy_cq(sqp_ctx->cq);
  1661. sqp_ctx->cq = NULL;
  1662. sqp_ctx->state = DEMUX_PV_STATE_DOWN;
  1663. }
  1664. }
  1665. static void mlx4_ib_free_demux_ctx(struct mlx4_ib_demux_ctx *ctx)
  1666. {
  1667. int i;
  1668. if (ctx) {
  1669. struct mlx4_ib_dev *dev = to_mdev(ctx->ib_dev);
  1670. mlx4_ib_mcg_port_cleanup(ctx, 1);
  1671. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1672. if (!ctx->tun[i])
  1673. continue;
  1674. if (ctx->tun[i]->state > DEMUX_PV_STATE_DOWN)
  1675. ctx->tun[i]->state = DEMUX_PV_STATE_DOWNING;
  1676. }
  1677. flush_workqueue(ctx->wq);
  1678. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1679. destroy_pv_resources(dev, i, ctx->port, ctx->tun[i], 0);
  1680. free_pv_object(dev, i, ctx->port);
  1681. }
  1682. kfree(ctx->tun);
  1683. destroy_workqueue(ctx->ud_wq);
  1684. destroy_workqueue(ctx->wq);
  1685. }
  1686. }
  1687. static void mlx4_ib_master_tunnels(struct mlx4_ib_dev *dev, int do_init)
  1688. {
  1689. int i;
  1690. if (!mlx4_is_master(dev->dev))
  1691. return;
  1692. /* initialize or tear down tunnel QPs for the master */
  1693. for (i = 0; i < dev->dev->caps.num_ports; i++)
  1694. mlx4_ib_tunnels_update(dev, mlx4_master_func_num(dev->dev), i + 1, do_init);
  1695. return;
  1696. }
  1697. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev)
  1698. {
  1699. int i = 0;
  1700. int err;
  1701. if (!mlx4_is_mfunc(dev->dev))
  1702. return 0;
  1703. dev->sriov.is_going_down = 0;
  1704. spin_lock_init(&dev->sriov.going_down_lock);
  1705. mlx4_ib_cm_paravirt_init(dev);
  1706. mlx4_ib_warn(&dev->ib_dev, "multi-function enabled\n");
  1707. if (mlx4_is_slave(dev->dev)) {
  1708. mlx4_ib_warn(&dev->ib_dev, "operating in qp1 tunnel mode\n");
  1709. return 0;
  1710. }
  1711. for (i = 0; i < dev->dev->caps.sqp_demux; i++) {
  1712. if (i == mlx4_master_func_num(dev->dev))
  1713. mlx4_put_slave_node_guid(dev->dev, i, dev->ib_dev.node_guid);
  1714. else
  1715. mlx4_put_slave_node_guid(dev->dev, i, mlx4_ib_gen_node_guid());
  1716. }
  1717. err = mlx4_ib_init_alias_guid_service(dev);
  1718. if (err) {
  1719. mlx4_ib_warn(&dev->ib_dev, "Failed init alias guid process.\n");
  1720. goto paravirt_err;
  1721. }
  1722. err = mlx4_ib_device_register_sysfs(dev);
  1723. if (err) {
  1724. mlx4_ib_warn(&dev->ib_dev, "Failed to register sysfs\n");
  1725. goto sysfs_err;
  1726. }
  1727. mlx4_ib_warn(&dev->ib_dev, "initializing demux service for %d qp1 clients\n",
  1728. dev->dev->caps.sqp_demux);
  1729. for (i = 0; i < dev->num_ports; i++) {
  1730. union ib_gid gid;
  1731. err = __mlx4_ib_query_gid(&dev->ib_dev, i + 1, 0, &gid, 1);
  1732. if (err)
  1733. goto demux_err;
  1734. dev->sriov.demux[i].guid_cache[0] = gid.global.interface_id;
  1735. err = alloc_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1,
  1736. &dev->sriov.sqps[i]);
  1737. if (err)
  1738. goto demux_err;
  1739. err = mlx4_ib_alloc_demux_ctx(dev, &dev->sriov.demux[i], i + 1);
  1740. if (err)
  1741. goto free_pv;
  1742. }
  1743. mlx4_ib_master_tunnels(dev, 1);
  1744. return 0;
  1745. free_pv:
  1746. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1747. demux_err:
  1748. while (--i >= 0) {
  1749. free_pv_object(dev, mlx4_master_func_num(dev->dev), i + 1);
  1750. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1751. }
  1752. mlx4_ib_device_unregister_sysfs(dev);
  1753. sysfs_err:
  1754. mlx4_ib_destroy_alias_guid_service(dev);
  1755. paravirt_err:
  1756. mlx4_ib_cm_paravirt_clean(dev, -1);
  1757. return err;
  1758. }
  1759. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev)
  1760. {
  1761. int i;
  1762. unsigned long flags;
  1763. if (!mlx4_is_mfunc(dev->dev))
  1764. return;
  1765. spin_lock_irqsave(&dev->sriov.going_down_lock, flags);
  1766. dev->sriov.is_going_down = 1;
  1767. spin_unlock_irqrestore(&dev->sriov.going_down_lock, flags);
  1768. if (mlx4_is_master(dev->dev)) {
  1769. for (i = 0; i < dev->num_ports; i++) {
  1770. flush_workqueue(dev->sriov.demux[i].ud_wq);
  1771. mlx4_ib_free_sqp_ctx(dev->sriov.sqps[i]);
  1772. kfree(dev->sriov.sqps[i]);
  1773. dev->sriov.sqps[i] = NULL;
  1774. mlx4_ib_free_demux_ctx(&dev->sriov.demux[i]);
  1775. }
  1776. mlx4_ib_cm_paravirt_clean(dev, -1);
  1777. mlx4_ib_destroy_alias_guid_service(dev);
  1778. mlx4_ib_device_unregister_sysfs(dev);
  1779. }
  1780. }