ipath_init_chip.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * Copyright (c) 2006, 2007, 2008 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/slab.h>
  37. #include <linux/stat.h>
  38. #include <linux/vmalloc.h>
  39. #include "ipath_kernel.h"
  40. #include "ipath_common.h"
  41. /*
  42. * min buffers we want to have per port, after driver
  43. */
  44. #define IPATH_MIN_USER_PORT_BUFCNT 7
  45. /*
  46. * Number of ports we are configured to use (to allow for more pio
  47. * buffers per port, etc.) Zero means use chip value.
  48. */
  49. static ushort ipath_cfgports;
  50. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  51. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  52. /*
  53. * Number of buffers reserved for driver (verbs and layered drivers.)
  54. * Initialized based on number of PIO buffers if not set via module interface.
  55. * The problem with this is that it's global, but we'll use different
  56. * numbers for different chip types.
  57. */
  58. static ushort ipath_kpiobufs;
  59. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  60. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  61. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  62. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  63. /**
  64. * create_port0_egr - allocate the eager TID buffers
  65. * @dd: the infinipath device
  66. *
  67. * This code is now quite different for user and kernel, because
  68. * the kernel uses skb's, for the accelerated network performance.
  69. * This is the kernel (port0) version.
  70. *
  71. * Allocate the eager TID buffers and program them into infinipath.
  72. * We use the network layer alloc_skb() allocator to allocate the
  73. * memory, and either use the buffers as is for things like verbs
  74. * packets, or pass the buffers up to the ipath layered driver and
  75. * thence the network layer, replacing them as we do so (see
  76. * ipath_rcv_layer()).
  77. */
  78. static int create_port0_egr(struct ipath_devdata *dd)
  79. {
  80. unsigned e, egrcnt;
  81. struct ipath_skbinfo *skbinfo;
  82. int ret;
  83. egrcnt = dd->ipath_p0_rcvegrcnt;
  84. skbinfo = vmalloc(sizeof(*dd->ipath_port0_skbinfo) * egrcnt);
  85. if (skbinfo == NULL) {
  86. ipath_dev_err(dd, "allocation error for eager TID "
  87. "skb array\n");
  88. ret = -ENOMEM;
  89. goto bail;
  90. }
  91. for (e = 0; e < egrcnt; e++) {
  92. /*
  93. * This is a bit tricky in that we allocate extra
  94. * space for 2 bytes of the 14 byte ethernet header.
  95. * These two bytes are passed in the ipath header so
  96. * the rest of the data is word aligned. We allocate
  97. * 4 bytes so that the data buffer stays word aligned.
  98. * See ipath_kreceive() for more details.
  99. */
  100. skbinfo[e].skb = ipath_alloc_skb(dd, GFP_KERNEL);
  101. if (!skbinfo[e].skb) {
  102. ipath_dev_err(dd, "SKB allocation error for "
  103. "eager TID %u\n", e);
  104. while (e != 0)
  105. dev_kfree_skb(skbinfo[--e].skb);
  106. vfree(skbinfo);
  107. ret = -ENOMEM;
  108. goto bail;
  109. }
  110. }
  111. /*
  112. * After loop above, so we can test non-NULL to see if ready
  113. * to use at receive, etc.
  114. */
  115. dd->ipath_port0_skbinfo = skbinfo;
  116. for (e = 0; e < egrcnt; e++) {
  117. dd->ipath_port0_skbinfo[e].phys =
  118. ipath_map_single(dd->pcidev,
  119. dd->ipath_port0_skbinfo[e].skb->data,
  120. dd->ipath_ibmaxlen, PCI_DMA_FROMDEVICE);
  121. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  122. ((char __iomem *) dd->ipath_kregbase +
  123. dd->ipath_rcvegrbase),
  124. RCVHQ_RCV_TYPE_EAGER,
  125. dd->ipath_port0_skbinfo[e].phys);
  126. }
  127. ret = 0;
  128. bail:
  129. return ret;
  130. }
  131. static int bringup_link(struct ipath_devdata *dd)
  132. {
  133. u64 val, ibc;
  134. int ret = 0;
  135. /* hold IBC in reset */
  136. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  137. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  138. dd->ipath_control);
  139. /*
  140. * set initial max size pkt IBC will send, including ICRC; it's the
  141. * PIO buffer size in dwords, less 1; also see ipath_set_mtu()
  142. */
  143. val = (dd->ipath_ibmaxlen >> 2) + 1;
  144. ibc = val << dd->ibcc_mpl_shift;
  145. /* flowcontrolwatermark is in units of KBytes */
  146. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  147. /*
  148. * How often flowctrl sent. More or less in usecs; balance against
  149. * watermark value, so that in theory senders always get a flow
  150. * control update in time to not let the IB link go idle.
  151. */
  152. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  153. /* max error tolerance */
  154. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  155. /* use "real" buffer space for */
  156. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  157. /* IB credit flow control. */
  158. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  159. /* initially come up waiting for TS1, without sending anything. */
  160. dd->ipath_ibcctrl = ibc;
  161. /*
  162. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  163. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  164. * to stay a NOP. Flag that we are disabled, for the (unlikely)
  165. * case that some recovery path is trying to bring the link up
  166. * before we are ready.
  167. */
  168. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  169. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  170. dd->ipath_flags |= IPATH_IB_LINK_DISABLED;
  171. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  172. (unsigned long long) ibc);
  173. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  174. // be sure chip saw it
  175. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  176. ret = dd->ipath_f_bringup_serdes(dd);
  177. if (ret)
  178. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  179. "not usable\n");
  180. else {
  181. /* enable IBC */
  182. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  183. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  184. dd->ipath_control);
  185. }
  186. return ret;
  187. }
  188. static struct ipath_portdata *create_portdata0(struct ipath_devdata *dd)
  189. {
  190. struct ipath_portdata *pd = NULL;
  191. pd = kzalloc(sizeof(*pd), GFP_KERNEL);
  192. if (pd) {
  193. pd->port_dd = dd;
  194. pd->port_cnt = 1;
  195. /* The port 0 pkey table is used by the layer interface. */
  196. pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
  197. pd->port_seq_cnt = 1;
  198. }
  199. return pd;
  200. }
  201. static int init_chip_first(struct ipath_devdata *dd)
  202. {
  203. struct ipath_portdata *pd;
  204. int ret = 0;
  205. u64 val;
  206. spin_lock_init(&dd->ipath_kernel_tid_lock);
  207. spin_lock_init(&dd->ipath_user_tid_lock);
  208. spin_lock_init(&dd->ipath_sendctrl_lock);
  209. spin_lock_init(&dd->ipath_uctxt_lock);
  210. spin_lock_init(&dd->ipath_sdma_lock);
  211. spin_lock_init(&dd->ipath_gpio_lock);
  212. spin_lock_init(&dd->ipath_eep_st_lock);
  213. spin_lock_init(&dd->ipath_sdepb_lock);
  214. mutex_init(&dd->ipath_eep_lock);
  215. /*
  216. * skip cfgports stuff because we are not allocating memory,
  217. * and we don't want problems if the portcnt changed due to
  218. * cfgports. We do still check and report a difference, if
  219. * not same (should be impossible).
  220. */
  221. dd->ipath_f_config_ports(dd, ipath_cfgports);
  222. if (!ipath_cfgports)
  223. dd->ipath_cfgports = dd->ipath_portcnt;
  224. else if (ipath_cfgports <= dd->ipath_portcnt) {
  225. dd->ipath_cfgports = ipath_cfgports;
  226. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  227. dd->ipath_cfgports, ipath_read_kreg32(dd,
  228. dd->ipath_kregs->kr_portcnt));
  229. } else {
  230. dd->ipath_cfgports = dd->ipath_portcnt;
  231. ipath_dbg("Tried to configured to use %u ports; chip "
  232. "only supports %u\n", ipath_cfgports,
  233. ipath_read_kreg32(dd,
  234. dd->ipath_kregs->kr_portcnt));
  235. }
  236. /*
  237. * Allocate full portcnt array, rather than just cfgports, because
  238. * cleanup iterates across all possible ports.
  239. */
  240. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_portcnt,
  241. GFP_KERNEL);
  242. if (!dd->ipath_pd) {
  243. ipath_dev_err(dd, "Unable to allocate portdata array, "
  244. "failing\n");
  245. ret = -ENOMEM;
  246. goto done;
  247. }
  248. pd = create_portdata0(dd);
  249. if (!pd) {
  250. ipath_dev_err(dd, "Unable to allocate portdata for port "
  251. "0, failing\n");
  252. ret = -ENOMEM;
  253. goto done;
  254. }
  255. dd->ipath_pd[0] = pd;
  256. dd->ipath_rcvtidcnt =
  257. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  258. dd->ipath_rcvtidbase =
  259. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  260. dd->ipath_rcvegrcnt =
  261. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  262. dd->ipath_rcvegrbase =
  263. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  264. dd->ipath_palign =
  265. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  266. dd->ipath_piobufbase =
  267. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  268. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  269. dd->ipath_piosize2k = val & ~0U;
  270. dd->ipath_piosize4k = val >> 32;
  271. if (dd->ipath_piosize4k == 0 && ipath_mtu4096)
  272. ipath_mtu4096 = 0; /* 4KB not supported by this chip */
  273. dd->ipath_ibmtu = ipath_mtu4096 ? 4096 : 2048;
  274. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  275. dd->ipath_piobcnt2k = val & ~0U;
  276. dd->ipath_piobcnt4k = val >> 32;
  277. dd->ipath_pio2kbase =
  278. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  279. (dd->ipath_piobufbase & 0xffffffff));
  280. if (dd->ipath_piobcnt4k) {
  281. dd->ipath_pio4kbase = (u32 __iomem *)
  282. (((char __iomem *) dd->ipath_kregbase) +
  283. (dd->ipath_piobufbase >> 32));
  284. /*
  285. * 4K buffers take 2 pages; we use roundup just to be
  286. * paranoid; we calculate it once here, rather than on
  287. * ever buf allocate
  288. */
  289. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  290. dd->ipath_palign);
  291. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  292. "(%x aligned)\n",
  293. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  294. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  295. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  296. dd->ipath_4kalign);
  297. }
  298. else ipath_dbg("%u 2k piobufs @ %p\n",
  299. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  300. done:
  301. return ret;
  302. }
  303. /**
  304. * init_chip_reset - re-initialize after a reset, or enable
  305. * @dd: the infinipath device
  306. *
  307. * sanity check at least some of the values after reset, and
  308. * ensure no receive or transmit (explicitly, in case reset
  309. * failed
  310. */
  311. static int init_chip_reset(struct ipath_devdata *dd)
  312. {
  313. u32 rtmp;
  314. int i;
  315. unsigned long flags;
  316. /*
  317. * ensure chip does no sends or receives, tail updates, or
  318. * pioavail updates while we re-initialize
  319. */
  320. dd->ipath_rcvctrl &= ~(1ULL << dd->ipath_r_tailupd_shift);
  321. for (i = 0; i < dd->ipath_portcnt; i++) {
  322. clear_bit(dd->ipath_r_portenable_shift + i,
  323. &dd->ipath_rcvctrl);
  324. clear_bit(dd->ipath_r_intravail_shift + i,
  325. &dd->ipath_rcvctrl);
  326. }
  327. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  328. dd->ipath_rcvctrl);
  329. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  330. dd->ipath_sendctrl = 0U; /* no sdma, etc */
  331. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  332. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  333. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  334. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  335. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  336. if (rtmp != dd->ipath_rcvtidcnt)
  337. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  338. "reset, now %u, using original\n",
  339. dd->ipath_rcvtidcnt, rtmp);
  340. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  341. if (rtmp != dd->ipath_rcvtidbase)
  342. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  343. "reset, now %u, using original\n",
  344. dd->ipath_rcvtidbase, rtmp);
  345. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  346. if (rtmp != dd->ipath_rcvegrcnt)
  347. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  348. "reset, now %u, using original\n",
  349. dd->ipath_rcvegrcnt, rtmp);
  350. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  351. if (rtmp != dd->ipath_rcvegrbase)
  352. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  353. "reset, now %u, using original\n",
  354. dd->ipath_rcvegrbase, rtmp);
  355. return 0;
  356. }
  357. static int init_pioavailregs(struct ipath_devdata *dd)
  358. {
  359. int ret;
  360. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  361. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  362. GFP_KERNEL);
  363. if (!dd->ipath_pioavailregs_dma) {
  364. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  365. "in memory\n");
  366. ret = -ENOMEM;
  367. goto done;
  368. }
  369. /*
  370. * we really want L2 cache aligned, but for current CPUs of
  371. * interest, they are the same.
  372. */
  373. dd->ipath_statusp = (u64 *)
  374. ((char *)dd->ipath_pioavailregs_dma +
  375. ((2 * L1_CACHE_BYTES +
  376. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  377. /* copy the current value now that it's really allocated */
  378. *dd->ipath_statusp = dd->_ipath_status;
  379. /*
  380. * setup buffer to hold freeze msg, accessible to apps,
  381. * following statusp
  382. */
  383. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  384. /* and its length */
  385. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  386. ret = 0;
  387. done:
  388. return ret;
  389. }
  390. /**
  391. * init_shadow_tids - allocate the shadow TID array
  392. * @dd: the infinipath device
  393. *
  394. * allocate the shadow TID array, so we can ipath_munlock previous
  395. * entries. It may make more sense to move the pageshadow to the
  396. * port data structure, so we only allocate memory for ports actually
  397. * in use, since we at 8k per port, now.
  398. */
  399. static void init_shadow_tids(struct ipath_devdata *dd)
  400. {
  401. struct page **pages;
  402. dma_addr_t *addrs;
  403. pages = vzalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  404. sizeof(struct page *));
  405. if (!pages) {
  406. ipath_dev_err(dd, "failed to allocate shadow page * "
  407. "array, no expected sends!\n");
  408. dd->ipath_pageshadow = NULL;
  409. return;
  410. }
  411. addrs = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  412. sizeof(dma_addr_t));
  413. if (!addrs) {
  414. ipath_dev_err(dd, "failed to allocate shadow dma handle "
  415. "array, no expected sends!\n");
  416. vfree(pages);
  417. dd->ipath_pageshadow = NULL;
  418. return;
  419. }
  420. dd->ipath_pageshadow = pages;
  421. dd->ipath_physshadow = addrs;
  422. }
  423. static void enable_chip(struct ipath_devdata *dd, int reinit)
  424. {
  425. u32 val;
  426. u64 rcvmask;
  427. unsigned long flags;
  428. int i;
  429. if (!reinit)
  430. init_waitqueue_head(&ipath_state_wait);
  431. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  432. dd->ipath_rcvctrl);
  433. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  434. /* Enable PIO send, and update of PIOavail regs to memory. */
  435. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  436. INFINIPATH_S_PIOBUFAVAILUPD;
  437. /*
  438. * Set the PIO avail update threshold to host memory
  439. * on chips that support it.
  440. */
  441. if (dd->ipath_pioupd_thresh)
  442. dd->ipath_sendctrl |= dd->ipath_pioupd_thresh
  443. << INFINIPATH_S_UPDTHRESH_SHIFT;
  444. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  445. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  446. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  447. /*
  448. * Enable kernel ports' receive and receive interrupt.
  449. * Other ports done as user opens and inits them.
  450. */
  451. rcvmask = 1ULL;
  452. dd->ipath_rcvctrl |= (rcvmask << dd->ipath_r_portenable_shift) |
  453. (rcvmask << dd->ipath_r_intravail_shift);
  454. if (!(dd->ipath_flags & IPATH_NODMA_RTAIL))
  455. dd->ipath_rcvctrl |= (1ULL << dd->ipath_r_tailupd_shift);
  456. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  457. dd->ipath_rcvctrl);
  458. /*
  459. * now ready for use. this should be cleared whenever we
  460. * detect a reset, or initiate one.
  461. */
  462. dd->ipath_flags |= IPATH_INITTED;
  463. /*
  464. * Init our shadow copies of head from tail values,
  465. * and write head values to match.
  466. */
  467. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  468. ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  469. /* Initialize so we interrupt on next packet received */
  470. ipath_write_ureg(dd, ur_rcvhdrhead,
  471. dd->ipath_rhdrhead_intr_off |
  472. dd->ipath_pd[0]->port_head, 0);
  473. /*
  474. * by now pioavail updates to memory should have occurred, so
  475. * copy them into our working/shadow registers; this is in
  476. * case something went wrong with abort, but mostly to get the
  477. * initial values of the generation bit correct.
  478. */
  479. for (i = 0; i < dd->ipath_pioavregs; i++) {
  480. __le64 pioavail;
  481. /*
  482. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  483. */
  484. if (i > 3 && (dd->ipath_flags & IPATH_SWAP_PIOBUFS))
  485. pioavail = dd->ipath_pioavailregs_dma[i ^ 1];
  486. else
  487. pioavail = dd->ipath_pioavailregs_dma[i];
  488. /*
  489. * don't need to worry about ipath_pioavailkernel here
  490. * because we will call ipath_chg_pioavailkernel() later
  491. * in initialization, to busy out buffers as needed
  492. */
  493. dd->ipath_pioavailshadow[i] = le64_to_cpu(pioavail);
  494. }
  495. /* can get counters, stats, etc. */
  496. dd->ipath_flags |= IPATH_PRESENT;
  497. }
  498. static int init_housekeeping(struct ipath_devdata *dd, int reinit)
  499. {
  500. char boardn[40];
  501. int ret = 0;
  502. /*
  503. * have to clear shadow copies of registers at init that are
  504. * not otherwise set here, or all kinds of bizarre things
  505. * happen with driver on chip reset
  506. */
  507. dd->ipath_rcvhdrsize = 0;
  508. /*
  509. * Don't clear ipath_flags as 8bit mode was set before
  510. * entering this func. However, we do set the linkstate to
  511. * unknown, so we can watch for a transition.
  512. * PRESENT is set because we want register reads to work,
  513. * and the kernel infrastructure saw it in config space;
  514. * We clear it if we have failures.
  515. */
  516. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  517. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  518. IPATH_LINKDOWN | IPATH_LINKINIT);
  519. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  520. dd->ipath_revision =
  521. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  522. /*
  523. * set up fundamental info we need to use the chip; we assume
  524. * if the revision reg and these regs are OK, we don't need to
  525. * special case the rest
  526. */
  527. dd->ipath_sregbase =
  528. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  529. dd->ipath_cregbase =
  530. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  531. dd->ipath_uregbase =
  532. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  533. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  534. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  535. dd->ipath_uregbase, dd->ipath_cregbase);
  536. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  537. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  538. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  539. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  540. ipath_dev_err(dd, "Register read failures from chip, "
  541. "giving up initialization\n");
  542. dd->ipath_flags &= ~IPATH_PRESENT;
  543. ret = -ENODEV;
  544. goto done;
  545. }
  546. /* clear diagctrl register, in case diags were running and crashed */
  547. ipath_write_kreg (dd, dd->ipath_kregs->kr_hwdiagctrl, 0);
  548. /* clear the initial reset flag, in case first driver load */
  549. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  550. INFINIPATH_E_RESET);
  551. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x)\n",
  552. (unsigned long long) dd->ipath_revision,
  553. dd->ipath_pcirev);
  554. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  555. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  556. ipath_dev_err(dd, "Driver only handles version %d, "
  557. "chip swversion is %d (%llx), failng\n",
  558. IPATH_CHIP_SWVERSION,
  559. (int)(dd->ipath_revision >>
  560. INFINIPATH_R_SOFTWARE_SHIFT) &
  561. INFINIPATH_R_SOFTWARE_MASK,
  562. (unsigned long long) dd->ipath_revision);
  563. ret = -ENOSYS;
  564. goto done;
  565. }
  566. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  567. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  568. INFINIPATH_R_CHIPREVMAJOR_MASK);
  569. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  570. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  571. INFINIPATH_R_CHIPREVMINOR_MASK);
  572. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  573. INFINIPATH_R_BOARDID_SHIFT) &
  574. INFINIPATH_R_BOARDID_MASK);
  575. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  576. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  577. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  578. "SW Compat %u\n",
  579. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  580. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  581. INFINIPATH_R_ARCH_MASK,
  582. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  583. (unsigned)(dd->ipath_revision >>
  584. INFINIPATH_R_SOFTWARE_SHIFT) &
  585. INFINIPATH_R_SOFTWARE_MASK);
  586. ipath_dbg("%s", dd->ipath_boardversion);
  587. if (ret)
  588. goto done;
  589. if (reinit)
  590. ret = init_chip_reset(dd);
  591. else
  592. ret = init_chip_first(dd);
  593. done:
  594. return ret;
  595. }
  596. static void verify_interrupt(unsigned long opaque)
  597. {
  598. struct ipath_devdata *dd = (struct ipath_devdata *) opaque;
  599. if (!dd)
  600. return; /* being torn down */
  601. /*
  602. * If we don't have any interrupts, let the user know and
  603. * don't bother checking again.
  604. */
  605. if (dd->ipath_int_counter == 0) {
  606. if (!dd->ipath_f_intr_fallback(dd))
  607. dev_err(&dd->pcidev->dev, "No interrupts detected, "
  608. "not usable.\n");
  609. else /* re-arm the timer to see if fallback works */
  610. mod_timer(&dd->ipath_intrchk_timer, jiffies + HZ/2);
  611. } else
  612. ipath_cdbg(VERBOSE, "%u interrupts at timer check\n",
  613. dd->ipath_int_counter);
  614. }
  615. /**
  616. * ipath_init_chip - do the actual initialization sequence on the chip
  617. * @dd: the infinipath device
  618. * @reinit: reinitializing, so don't allocate new memory
  619. *
  620. * Do the actual initialization sequence on the chip. This is done
  621. * both from the init routine called from the PCI infrastructure, and
  622. * when we reset the chip, or detect that it was reset internally,
  623. * or it's administratively re-enabled.
  624. *
  625. * Memory allocation here and in called routines is only done in
  626. * the first case (reinit == 0). We have to be careful, because even
  627. * without memory allocation, we need to re-write all the chip registers
  628. * TIDs, etc. after the reset or enable has completed.
  629. */
  630. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  631. {
  632. int ret = 0;
  633. u32 kpiobufs, defkbufs;
  634. u32 piobufs, uports;
  635. u64 val;
  636. struct ipath_portdata *pd;
  637. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  638. ret = init_housekeeping(dd, reinit);
  639. if (ret)
  640. goto done;
  641. /*
  642. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  643. * but then it no longer nicely fits power of two, and since
  644. * we now use routines that backend onto __get_free_pages, the
  645. * rest would be wasted.
  646. */
  647. dd->ipath_rcvhdrcnt = max(dd->ipath_p0_rcvegrcnt, dd->ipath_rcvegrcnt);
  648. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  649. dd->ipath_rcvhdrcnt);
  650. /*
  651. * Set up the shadow copies of the piobufavail registers,
  652. * which we compare against the chip registers for now, and
  653. * the in memory DMA'ed copies of the registers. This has to
  654. * be done early, before we calculate lastport, etc.
  655. */
  656. piobufs = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  657. /*
  658. * calc number of pioavail registers, and save it; we have 2
  659. * bits per buffer.
  660. */
  661. dd->ipath_pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2)
  662. / (sizeof(u64) * BITS_PER_BYTE / 2);
  663. uports = dd->ipath_cfgports ? dd->ipath_cfgports - 1 : 0;
  664. if (piobufs > 144)
  665. defkbufs = 32 + dd->ipath_pioreserved;
  666. else
  667. defkbufs = 16 + dd->ipath_pioreserved;
  668. if (ipath_kpiobufs && (ipath_kpiobufs +
  669. (uports * IPATH_MIN_USER_PORT_BUFCNT)) > piobufs) {
  670. int i = (int) piobufs -
  671. (int) (uports * IPATH_MIN_USER_PORT_BUFCNT);
  672. if (i < 1)
  673. i = 1;
  674. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs of "
  675. "%d for kernel leaves too few for %d user ports "
  676. "(%d each); using %u\n", ipath_kpiobufs,
  677. piobufs, uports, IPATH_MIN_USER_PORT_BUFCNT, i);
  678. /*
  679. * shouldn't change ipath_kpiobufs, because could be
  680. * different for different devices...
  681. */
  682. kpiobufs = i;
  683. } else if (ipath_kpiobufs)
  684. kpiobufs = ipath_kpiobufs;
  685. else
  686. kpiobufs = defkbufs;
  687. dd->ipath_lastport_piobuf = piobufs - kpiobufs;
  688. dd->ipath_pbufsport =
  689. uports ? dd->ipath_lastport_piobuf / uports : 0;
  690. /* if not an even divisor, some user ports get extra buffers */
  691. dd->ipath_ports_extrabuf = dd->ipath_lastport_piobuf -
  692. (dd->ipath_pbufsport * uports);
  693. if (dd->ipath_ports_extrabuf)
  694. ipath_dbg("%u pbufs/port leaves some unused, add 1 buffer to "
  695. "ports <= %u\n", dd->ipath_pbufsport,
  696. dd->ipath_ports_extrabuf);
  697. dd->ipath_lastpioindex = 0;
  698. dd->ipath_lastpioindexl = dd->ipath_piobcnt2k;
  699. /* ipath_pioavailshadow initialized earlier */
  700. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  701. "each for %u user ports\n", kpiobufs,
  702. piobufs, dd->ipath_pbufsport, uports);
  703. ret = dd->ipath_f_early_init(dd);
  704. if (ret) {
  705. ipath_dev_err(dd, "Early initialization failure\n");
  706. goto done;
  707. }
  708. /*
  709. * Early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  710. * done after early_init.
  711. */
  712. dd->ipath_hdrqlast =
  713. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  714. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  715. dd->ipath_rcvhdrentsize);
  716. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  717. dd->ipath_rcvhdrsize);
  718. if (!reinit) {
  719. ret = init_pioavailregs(dd);
  720. init_shadow_tids(dd);
  721. if (ret)
  722. goto done;
  723. }
  724. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  725. dd->ipath_pioavailregs_phys);
  726. /*
  727. * this is to detect s/w errors, which the h/w works around by
  728. * ignoring the low 6 bits of address, if it wasn't aligned.
  729. */
  730. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  731. if (val != dd->ipath_pioavailregs_phys) {
  732. ipath_dev_err(dd, "Catastrophic software error, "
  733. "SendPIOAvailAddr written as %lx, "
  734. "read back as %llx\n",
  735. (unsigned long) dd->ipath_pioavailregs_phys,
  736. (unsigned long long) val);
  737. ret = -EINVAL;
  738. goto done;
  739. }
  740. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  741. /*
  742. * make sure we are not in freeze, and PIO send enabled, so
  743. * writes to pbc happen
  744. */
  745. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  746. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  747. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  748. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  749. /*
  750. * before error clears, since we expect serdes pll errors during
  751. * this, the first time after reset
  752. */
  753. if (bringup_link(dd)) {
  754. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  755. ret = -ENETDOWN;
  756. goto done;
  757. }
  758. /*
  759. * clear any "expected" hwerrs from reset and/or initialization
  760. * clear any that aren't enabled (at least this once), and then
  761. * set the enable mask
  762. */
  763. dd->ipath_f_init_hwerrors(dd);
  764. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  765. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  766. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  767. dd->ipath_hwerrmask);
  768. /* clear all */
  769. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  770. /* enable errors that are masked, at least this first time. */
  771. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  772. ~dd->ipath_maskederrs);
  773. dd->ipath_maskederrs = 0; /* don't re-enable ignored in timer */
  774. dd->ipath_errormask =
  775. ipath_read_kreg64(dd, dd->ipath_kregs->kr_errormask);
  776. /* clear any interrupts up to this point (ints still not enabled) */
  777. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  778. dd->ipath_f_tidtemplate(dd);
  779. /*
  780. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  781. * re-init, the simplest way to handle this is to free
  782. * existing, and re-allocate.
  783. * Need to re-create rest of port 0 portdata as well.
  784. */
  785. pd = dd->ipath_pd[0];
  786. if (reinit) {
  787. struct ipath_portdata *npd;
  788. /*
  789. * Alloc and init new ipath_portdata for port0,
  790. * Then free old pd. Could lead to fragmentation, but also
  791. * makes later support for hot-swap easier.
  792. */
  793. npd = create_portdata0(dd);
  794. if (npd) {
  795. ipath_free_pddata(dd, pd);
  796. dd->ipath_pd[0] = npd;
  797. pd = npd;
  798. } else {
  799. ipath_dev_err(dd, "Unable to allocate portdata"
  800. " for port 0, failing\n");
  801. ret = -ENOMEM;
  802. goto done;
  803. }
  804. }
  805. ret = ipath_create_rcvhdrq(dd, pd);
  806. if (!ret)
  807. ret = create_port0_egr(dd);
  808. if (ret) {
  809. ipath_dev_err(dd, "failed to allocate kernel port's "
  810. "rcvhdrq and/or egr bufs\n");
  811. goto done;
  812. }
  813. else
  814. enable_chip(dd, reinit);
  815. /* after enable_chip, so pioavailshadow setup */
  816. ipath_chg_pioavailkernel(dd, 0, piobufs, 1);
  817. /*
  818. * Cancel any possible active sends from early driver load.
  819. * Follows early_init because some chips have to initialize
  820. * PIO buffers in early_init to avoid false parity errors.
  821. * After enable and ipath_chg_pioavailkernel so we can safely
  822. * enable pioavail updates and PIOENABLE; packets are now
  823. * ready to go out.
  824. */
  825. ipath_cancel_sends(dd, 1);
  826. if (!reinit) {
  827. /*
  828. * Used when we close a port, for DMA already in flight
  829. * at close.
  830. */
  831. dd->ipath_dummy_hdrq = dma_alloc_coherent(
  832. &dd->pcidev->dev, dd->ipath_pd[0]->port_rcvhdrq_size,
  833. &dd->ipath_dummy_hdrq_phys,
  834. gfp_flags);
  835. if (!dd->ipath_dummy_hdrq) {
  836. dev_info(&dd->pcidev->dev,
  837. "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
  838. dd->ipath_pd[0]->port_rcvhdrq_size);
  839. /* fallback to just 0'ing */
  840. dd->ipath_dummy_hdrq_phys = 0UL;
  841. }
  842. }
  843. /*
  844. * cause retrigger of pending interrupts ignored during init,
  845. * even if we had errors
  846. */
  847. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  848. if (!dd->ipath_stats_timer_active) {
  849. /*
  850. * first init, or after an admin disable/enable
  851. * set up stats retrieval timer, even if we had errors
  852. * in last portion of setup
  853. */
  854. init_timer(&dd->ipath_stats_timer);
  855. dd->ipath_stats_timer.function = ipath_get_faststats;
  856. dd->ipath_stats_timer.data = (unsigned long) dd;
  857. /* every 5 seconds; */
  858. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  859. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  860. add_timer(&dd->ipath_stats_timer);
  861. dd->ipath_stats_timer_active = 1;
  862. }
  863. /* Set up SendDMA if chip supports it */
  864. if (dd->ipath_flags & IPATH_HAS_SEND_DMA)
  865. ret = setup_sdma(dd);
  866. /* Set up HoL state */
  867. init_timer(&dd->ipath_hol_timer);
  868. dd->ipath_hol_timer.function = ipath_hol_event;
  869. dd->ipath_hol_timer.data = (unsigned long)dd;
  870. dd->ipath_hol_state = IPATH_HOL_UP;
  871. done:
  872. if (!ret) {
  873. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  874. if (!dd->ipath_f_intrsetup(dd)) {
  875. /* now we can enable all interrupts from the chip */
  876. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  877. -1LL);
  878. /* force re-interrupt of any pending interrupts. */
  879. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  880. 0ULL);
  881. /* chip is usable; mark it as initialized */
  882. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  883. /*
  884. * setup to verify we get an interrupt, and fallback
  885. * to an alternate if necessary and possible
  886. */
  887. if (!reinit) {
  888. init_timer(&dd->ipath_intrchk_timer);
  889. dd->ipath_intrchk_timer.function =
  890. verify_interrupt;
  891. dd->ipath_intrchk_timer.data =
  892. (unsigned long) dd;
  893. }
  894. dd->ipath_intrchk_timer.expires = jiffies + HZ/2;
  895. add_timer(&dd->ipath_intrchk_timer);
  896. } else
  897. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  898. "setup interrupt address\n");
  899. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  900. /*
  901. * sps_nports is a global, so, we set it to
  902. * the highest number of ports of any of the
  903. * chips we find; we never decrement it, at
  904. * least for now. Since this might have changed
  905. * over disable/enable or prior to reset, always
  906. * do the check and potentially adjust.
  907. */
  908. ipath_stats.sps_nports = dd->ipath_cfgports;
  909. } else
  910. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  911. /* if ret is non-zero, we probably should do some cleanup
  912. here... */
  913. return ret;
  914. }
  915. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  916. {
  917. struct ipath_devdata *dd;
  918. unsigned long flags;
  919. unsigned short val;
  920. int ret;
  921. ret = ipath_parse_ushort(str, &val);
  922. spin_lock_irqsave(&ipath_devs_lock, flags);
  923. if (ret < 0)
  924. goto bail;
  925. if (val == 0) {
  926. ret = -EINVAL;
  927. goto bail;
  928. }
  929. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  930. if (dd->ipath_kregbase)
  931. continue;
  932. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  933. (dd->ipath_cfgports *
  934. IPATH_MIN_USER_PORT_BUFCNT)))
  935. {
  936. ipath_dev_err(
  937. dd,
  938. "Allocating %d PIO bufs for kernel leaves "
  939. "too few for %d user ports (%d each)\n",
  940. val, dd->ipath_cfgports - 1,
  941. IPATH_MIN_USER_PORT_BUFCNT);
  942. ret = -EINVAL;
  943. goto bail;
  944. }
  945. dd->ipath_lastport_piobuf =
  946. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  947. }
  948. ipath_kpiobufs = val;
  949. ret = 0;
  950. bail:
  951. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  952. return ret;
  953. }