max1363.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666
  1. /*
  2. * iio/adc/max1363.c
  3. * Copyright (C) 2008-2010 Jonathan Cameron
  4. *
  5. * based on linux/drivers/i2c/chips/max123x
  6. * Copyright (C) 2002-2004 Stefan Eletzhofer
  7. *
  8. * based on linux/drivers/acron/char/pcf8583.c
  9. * Copyright (C) 2000 Russell King
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * max1363.c
  16. *
  17. * Partial support for max1363 and similar chips.
  18. *
  19. * Not currently implemented.
  20. *
  21. * - Control of internal reference.
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/device.h>
  25. #include <linux/kernel.h>
  26. #include <linux/sysfs.h>
  27. #include <linux/list.h>
  28. #include <linux/i2c.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <linux/slab.h>
  31. #include <linux/err.h>
  32. #include <linux/module.h>
  33. #include <linux/iio/iio.h>
  34. #include <linux/iio/sysfs.h>
  35. #include <linux/iio/events.h>
  36. #include <linux/iio/buffer.h>
  37. #include <linux/iio/driver.h>
  38. #include <linux/iio/kfifo_buf.h>
  39. #include <linux/iio/trigger_consumer.h>
  40. #include <linux/iio/triggered_buffer.h>
  41. #define MAX1363_SETUP_BYTE(a) ((a) | 0x80)
  42. /* There is a fair bit more defined here than currently
  43. * used, but the intention is to support everything these
  44. * chips do in the long run */
  45. /* see data sheets */
  46. /* max1363 and max1236, max1237, max1238, max1239 */
  47. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_VDD 0x00
  48. #define MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF 0x20
  49. #define MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT 0x40
  50. #define MAX1363_SETUP_AIN3_IS_REF_REF_IS_INT 0x60
  51. #define MAX1363_SETUP_POWER_UP_INT_REF 0x10
  52. #define MAX1363_SETUP_POWER_DOWN_INT_REF 0x00
  53. /* think about including max11600 etc - more settings */
  54. #define MAX1363_SETUP_EXT_CLOCK 0x08
  55. #define MAX1363_SETUP_INT_CLOCK 0x00
  56. #define MAX1363_SETUP_UNIPOLAR 0x00
  57. #define MAX1363_SETUP_BIPOLAR 0x04
  58. #define MAX1363_SETUP_RESET 0x00
  59. #define MAX1363_SETUP_NORESET 0x02
  60. /* max1363 only - though don't care on others.
  61. * For now monitor modes are not implemented as the relevant
  62. * line is not connected on my test board.
  63. * The definitions are here as I intend to add this soon.
  64. */
  65. #define MAX1363_SETUP_MONITOR_SETUP 0x01
  66. /* Specific to the max1363 */
  67. #define MAX1363_MON_RESET_CHAN(a) (1 << ((a) + 4))
  68. #define MAX1363_MON_INT_ENABLE 0x01
  69. /* defined for readability reasons */
  70. /* All chips */
  71. #define MAX1363_CONFIG_BYTE(a) ((a))
  72. #define MAX1363_CONFIG_SE 0x01
  73. #define MAX1363_CONFIG_DE 0x00
  74. #define MAX1363_CONFIG_SCAN_TO_CS 0x00
  75. #define MAX1363_CONFIG_SCAN_SINGLE_8 0x20
  76. #define MAX1363_CONFIG_SCAN_MONITOR_MODE 0x40
  77. #define MAX1363_CONFIG_SCAN_SINGLE_1 0x60
  78. /* max123{6-9} only */
  79. #define MAX1236_SCAN_MID_TO_CHANNEL 0x40
  80. /* max1363 only - merely part of channel selects or don't care for others */
  81. #define MAX1363_CONFIG_EN_MON_MODE_READ 0x18
  82. #define MAX1363_CHANNEL_SEL(a) ((a) << 1)
  83. /* max1363 strictly 0x06 - but doesn't matter */
  84. #define MAX1363_CHANNEL_SEL_MASK 0x1E
  85. #define MAX1363_SCAN_MASK 0x60
  86. #define MAX1363_SE_DE_MASK 0x01
  87. #define MAX1363_MAX_CHANNELS 25
  88. /**
  89. * struct max1363_mode - scan mode information
  90. * @conf: The corresponding value of the configuration register
  91. * @modemask: Bit mask corresponding to channels enabled in this mode
  92. */
  93. struct max1363_mode {
  94. int8_t conf;
  95. DECLARE_BITMAP(modemask, MAX1363_MAX_CHANNELS);
  96. };
  97. /* This must be maintained along side the max1363_mode_table in max1363_core */
  98. enum max1363_modes {
  99. /* Single read of a single channel */
  100. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  101. /* Differential single read */
  102. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  103. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  104. /* Scan to channel and mid to channel where overlapping */
  105. s0to1, s0to2, s2to3, s0to3, s0to4, s0to5, s0to6,
  106. s6to7, s0to7, s6to8, s0to8, s6to9,
  107. s0to9, s6to10, s0to10, s6to11, s0to11,
  108. /* Differential scan to channel and mid to channel where overlapping */
  109. d0m1to2m3, d0m1to4m5, d0m1to6m7, d6m7to8m9,
  110. d0m1to8m9, d6m7to10m11, d0m1to10m11, d1m0to3m2,
  111. d1m0to5m4, d1m0to7m6, d7m6to9m8, d1m0to9m8,
  112. d7m6to11m10, d1m0to11m10,
  113. };
  114. /**
  115. * struct max1363_chip_info - chip specifc information
  116. * @info: iio core function callbacks structure
  117. * @channels: channel specification
  118. * @num_channels: number of channels
  119. * @mode_list: array of available scan modes
  120. * @default_mode: the scan mode in which the chip starts up
  121. * @int_vref_mv: the internal reference voltage
  122. * @num_modes: number of modes
  123. * @bits: accuracy of the adc in bits
  124. */
  125. struct max1363_chip_info {
  126. const struct iio_info *info;
  127. const struct iio_chan_spec *channels;
  128. int num_channels;
  129. const enum max1363_modes *mode_list;
  130. enum max1363_modes default_mode;
  131. u16 int_vref_mv;
  132. u8 num_modes;
  133. u8 bits;
  134. };
  135. /**
  136. * struct max1363_state - driver instance specific data
  137. * @client: i2c_client
  138. * @setupbyte: cache of current device setup byte
  139. * @configbyte: cache of current device config byte
  140. * @chip_info: chip model specific constants, available modes, etc.
  141. * @current_mode: the scan mode of this chip
  142. * @requestedmask: a valid requested set of channels
  143. * @reg: supply regulator
  144. * @monitor_on: whether monitor mode is enabled
  145. * @monitor_speed: parameter corresponding to device monitor speed setting
  146. * @mask_high: bitmask for enabled high thresholds
  147. * @mask_low: bitmask for enabled low thresholds
  148. * @thresh_high: high threshold values
  149. * @thresh_low: low threshold values
  150. * @vref: Reference voltage regulator
  151. * @vref_uv: Actual (external or internal) reference voltage
  152. */
  153. struct max1363_state {
  154. struct i2c_client *client;
  155. u8 setupbyte;
  156. u8 configbyte;
  157. const struct max1363_chip_info *chip_info;
  158. const struct max1363_mode *current_mode;
  159. u32 requestedmask;
  160. struct regulator *reg;
  161. /* Using monitor modes and buffer at the same time is
  162. currently not supported */
  163. bool monitor_on;
  164. unsigned int monitor_speed:3;
  165. u8 mask_high;
  166. u8 mask_low;
  167. /* 4x unipolar first then the fours bipolar ones */
  168. s16 thresh_high[8];
  169. s16 thresh_low[8];
  170. struct regulator *vref;
  171. u32 vref_uv;
  172. };
  173. #define MAX1363_MODE_SINGLE(_num, _mask) { \
  174. .conf = MAX1363_CHANNEL_SEL(_num) \
  175. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  176. | MAX1363_CONFIG_SE, \
  177. .modemask[0] = _mask, \
  178. }
  179. #define MAX1363_MODE_SCAN_TO_CHANNEL(_num, _mask) { \
  180. .conf = MAX1363_CHANNEL_SEL(_num) \
  181. | MAX1363_CONFIG_SCAN_TO_CS \
  182. | MAX1363_CONFIG_SE, \
  183. .modemask[0] = _mask, \
  184. }
  185. /* note not available for max1363 hence naming */
  186. #define MAX1236_MODE_SCAN_MID_TO_CHANNEL(_mid, _num, _mask) { \
  187. .conf = MAX1363_CHANNEL_SEL(_num) \
  188. | MAX1236_SCAN_MID_TO_CHANNEL \
  189. | MAX1363_CONFIG_SE, \
  190. .modemask[0] = _mask \
  191. }
  192. #define MAX1363_MODE_DIFF_SINGLE(_nump, _numm, _mask) { \
  193. .conf = MAX1363_CHANNEL_SEL(_nump) \
  194. | MAX1363_CONFIG_SCAN_SINGLE_1 \
  195. | MAX1363_CONFIG_DE, \
  196. .modemask[0] = _mask \
  197. }
  198. /* Can't think how to automate naming so specify for now */
  199. #define MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(_num, _numvals, _mask) { \
  200. .conf = MAX1363_CHANNEL_SEL(_num) \
  201. | MAX1363_CONFIG_SCAN_TO_CS \
  202. | MAX1363_CONFIG_DE, \
  203. .modemask[0] = _mask \
  204. }
  205. /* note only available for max1363 hence naming */
  206. #define MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(_num, _numvals, _mask) { \
  207. .conf = MAX1363_CHANNEL_SEL(_num) \
  208. | MAX1236_SCAN_MID_TO_CHANNEL \
  209. | MAX1363_CONFIG_SE, \
  210. .modemask[0] = _mask \
  211. }
  212. static const struct max1363_mode max1363_mode_table[] = {
  213. /* All of the single channel options first */
  214. MAX1363_MODE_SINGLE(0, 1 << 0),
  215. MAX1363_MODE_SINGLE(1, 1 << 1),
  216. MAX1363_MODE_SINGLE(2, 1 << 2),
  217. MAX1363_MODE_SINGLE(3, 1 << 3),
  218. MAX1363_MODE_SINGLE(4, 1 << 4),
  219. MAX1363_MODE_SINGLE(5, 1 << 5),
  220. MAX1363_MODE_SINGLE(6, 1 << 6),
  221. MAX1363_MODE_SINGLE(7, 1 << 7),
  222. MAX1363_MODE_SINGLE(8, 1 << 8),
  223. MAX1363_MODE_SINGLE(9, 1 << 9),
  224. MAX1363_MODE_SINGLE(10, 1 << 10),
  225. MAX1363_MODE_SINGLE(11, 1 << 11),
  226. MAX1363_MODE_DIFF_SINGLE(0, 1, 1 << 12),
  227. MAX1363_MODE_DIFF_SINGLE(2, 3, 1 << 13),
  228. MAX1363_MODE_DIFF_SINGLE(4, 5, 1 << 14),
  229. MAX1363_MODE_DIFF_SINGLE(6, 7, 1 << 15),
  230. MAX1363_MODE_DIFF_SINGLE(8, 9, 1 << 16),
  231. MAX1363_MODE_DIFF_SINGLE(10, 11, 1 << 17),
  232. MAX1363_MODE_DIFF_SINGLE(1, 0, 1 << 18),
  233. MAX1363_MODE_DIFF_SINGLE(3, 2, 1 << 19),
  234. MAX1363_MODE_DIFF_SINGLE(5, 4, 1 << 20),
  235. MAX1363_MODE_DIFF_SINGLE(7, 6, 1 << 21),
  236. MAX1363_MODE_DIFF_SINGLE(9, 8, 1 << 22),
  237. MAX1363_MODE_DIFF_SINGLE(11, 10, 1 << 23),
  238. /* The multichannel scans next */
  239. MAX1363_MODE_SCAN_TO_CHANNEL(1, 0x003),
  240. MAX1363_MODE_SCAN_TO_CHANNEL(2, 0x007),
  241. MAX1236_MODE_SCAN_MID_TO_CHANNEL(2, 3, 0x00C),
  242. MAX1363_MODE_SCAN_TO_CHANNEL(3, 0x00F),
  243. MAX1363_MODE_SCAN_TO_CHANNEL(4, 0x01F),
  244. MAX1363_MODE_SCAN_TO_CHANNEL(5, 0x03F),
  245. MAX1363_MODE_SCAN_TO_CHANNEL(6, 0x07F),
  246. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 7, 0x0C0),
  247. MAX1363_MODE_SCAN_TO_CHANNEL(7, 0x0FF),
  248. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 8, 0x1C0),
  249. MAX1363_MODE_SCAN_TO_CHANNEL(8, 0x1FF),
  250. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 9, 0x3C0),
  251. MAX1363_MODE_SCAN_TO_CHANNEL(9, 0x3FF),
  252. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 10, 0x7C0),
  253. MAX1363_MODE_SCAN_TO_CHANNEL(10, 0x7FF),
  254. MAX1236_MODE_SCAN_MID_TO_CHANNEL(6, 11, 0xFC0),
  255. MAX1363_MODE_SCAN_TO_CHANNEL(11, 0xFFF),
  256. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(2, 2, 0x003000),
  257. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(4, 3, 0x007000),
  258. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(6, 4, 0x00F000),
  259. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(8, 2, 0x018000),
  260. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(8, 5, 0x01F000),
  261. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(10, 3, 0x038000),
  262. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(10, 6, 0x3F000),
  263. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(3, 2, 0x0C0000),
  264. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(5, 3, 0x1C0000),
  265. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(7, 4, 0x3C0000),
  266. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(9, 2, 0x600000),
  267. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(9, 5, 0x7C0000),
  268. MAX1236_MODE_DIFF_SCAN_MID_TO_CHANNEL(11, 3, 0xE00000),
  269. MAX1363_MODE_DIFF_SCAN_TO_CHANNEL(11, 6, 0xFC0000),
  270. };
  271. static const struct max1363_mode
  272. *max1363_match_mode(const unsigned long *mask,
  273. const struct max1363_chip_info *ci)
  274. {
  275. int i;
  276. if (mask)
  277. for (i = 0; i < ci->num_modes; i++)
  278. if (bitmap_subset(mask,
  279. max1363_mode_table[ci->mode_list[i]].
  280. modemask,
  281. MAX1363_MAX_CHANNELS))
  282. return &max1363_mode_table[ci->mode_list[i]];
  283. return NULL;
  284. }
  285. static int max1363_write_basic_config(struct i2c_client *client,
  286. unsigned char d1,
  287. unsigned char d2)
  288. {
  289. u8 tx_buf[2] = {d1, d2};
  290. return i2c_master_send(client, tx_buf, 2);
  291. }
  292. static int max1363_set_scan_mode(struct max1363_state *st)
  293. {
  294. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  295. | MAX1363_SCAN_MASK
  296. | MAX1363_SE_DE_MASK);
  297. st->configbyte |= st->current_mode->conf;
  298. return max1363_write_basic_config(st->client,
  299. st->setupbyte,
  300. st->configbyte);
  301. }
  302. static int max1363_read_single_chan(struct iio_dev *indio_dev,
  303. struct iio_chan_spec const *chan,
  304. int *val,
  305. long m)
  306. {
  307. int ret = 0;
  308. s32 data;
  309. u8 rxbuf[2];
  310. struct max1363_state *st = iio_priv(indio_dev);
  311. struct i2c_client *client = st->client;
  312. mutex_lock(&indio_dev->mlock);
  313. /*
  314. * If monitor mode is enabled, the method for reading a single
  315. * channel will have to be rather different and has not yet
  316. * been implemented.
  317. *
  318. * Also, cannot read directly if buffered capture enabled.
  319. */
  320. if (st->monitor_on || iio_buffer_enabled(indio_dev)) {
  321. ret = -EBUSY;
  322. goto error_ret;
  323. }
  324. /* Check to see if current scan mode is correct */
  325. if (st->current_mode != &max1363_mode_table[chan->address]) {
  326. /* Update scan mode if needed */
  327. st->current_mode = &max1363_mode_table[chan->address];
  328. ret = max1363_set_scan_mode(st);
  329. if (ret < 0)
  330. goto error_ret;
  331. }
  332. if (st->chip_info->bits != 8) {
  333. /* Get reading */
  334. data = i2c_master_recv(client, rxbuf, 2);
  335. if (data < 0) {
  336. ret = data;
  337. goto error_ret;
  338. }
  339. data = (rxbuf[1] | rxbuf[0] << 8) &
  340. ((1 << st->chip_info->bits) - 1);
  341. } else {
  342. /* Get reading */
  343. data = i2c_master_recv(client, rxbuf, 1);
  344. if (data < 0) {
  345. ret = data;
  346. goto error_ret;
  347. }
  348. data = rxbuf[0];
  349. }
  350. *val = data;
  351. error_ret:
  352. mutex_unlock(&indio_dev->mlock);
  353. return ret;
  354. }
  355. static int max1363_read_raw(struct iio_dev *indio_dev,
  356. struct iio_chan_spec const *chan,
  357. int *val,
  358. int *val2,
  359. long m)
  360. {
  361. struct max1363_state *st = iio_priv(indio_dev);
  362. int ret;
  363. unsigned long scale_uv;
  364. switch (m) {
  365. case IIO_CHAN_INFO_RAW:
  366. ret = max1363_read_single_chan(indio_dev, chan, val, m);
  367. if (ret < 0)
  368. return ret;
  369. return IIO_VAL_INT;
  370. case IIO_CHAN_INFO_SCALE:
  371. scale_uv = st->vref_uv >> st->chip_info->bits;
  372. *val = scale_uv / 1000;
  373. *val2 = (scale_uv % 1000) * 1000;
  374. return IIO_VAL_INT_PLUS_MICRO;
  375. default:
  376. return -EINVAL;
  377. }
  378. return 0;
  379. }
  380. /* Applies to max1363 */
  381. static const enum max1363_modes max1363_mode_list[] = {
  382. _s0, _s1, _s2, _s3,
  383. s0to1, s0to2, s0to3,
  384. d0m1, d2m3, d1m0, d3m2,
  385. d0m1to2m3, d1m0to3m2,
  386. };
  387. #define MAX1363_EV_M \
  388. (IIO_EV_BIT(IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING) \
  389. | IIO_EV_BIT(IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING))
  390. #define MAX1363_INFO_MASK (IIO_CHAN_INFO_RAW_SEPARATE_BIT | \
  391. IIO_CHAN_INFO_SCALE_SHARED_BIT)
  392. #define MAX1363_CHAN_U(num, addr, si, bits, evmask) \
  393. { \
  394. .type = IIO_VOLTAGE, \
  395. .indexed = 1, \
  396. .channel = num, \
  397. .address = addr, \
  398. .info_mask = MAX1363_INFO_MASK, \
  399. .datasheet_name = "AIN"#num, \
  400. .scan_type = { \
  401. .sign = 'u', \
  402. .realbits = bits, \
  403. .storagebits = (bits > 8) ? 16 : 8, \
  404. .endianness = IIO_BE, \
  405. }, \
  406. .scan_index = si, \
  407. .event_mask = evmask, \
  408. }
  409. /* bipolar channel */
  410. #define MAX1363_CHAN_B(num, num2, addr, si, bits, evmask) \
  411. { \
  412. .type = IIO_VOLTAGE, \
  413. .differential = 1, \
  414. .indexed = 1, \
  415. .channel = num, \
  416. .channel2 = num2, \
  417. .address = addr, \
  418. .info_mask = MAX1363_INFO_MASK, \
  419. .datasheet_name = "AIN"#num"-AIN"#num2, \
  420. .scan_type = { \
  421. .sign = 's', \
  422. .realbits = bits, \
  423. .storagebits = (bits > 8) ? 16 : 8, \
  424. .endianness = IIO_BE, \
  425. }, \
  426. .scan_index = si, \
  427. .event_mask = evmask, \
  428. }
  429. #define MAX1363_4X_CHANS(bits, em) { \
  430. MAX1363_CHAN_U(0, _s0, 0, bits, em), \
  431. MAX1363_CHAN_U(1, _s1, 1, bits, em), \
  432. MAX1363_CHAN_U(2, _s2, 2, bits, em), \
  433. MAX1363_CHAN_U(3, _s3, 3, bits, em), \
  434. MAX1363_CHAN_B(0, 1, d0m1, 4, bits, em), \
  435. MAX1363_CHAN_B(2, 3, d2m3, 5, bits, em), \
  436. MAX1363_CHAN_B(1, 0, d1m0, 6, bits, em), \
  437. MAX1363_CHAN_B(3, 2, d3m2, 7, bits, em), \
  438. IIO_CHAN_SOFT_TIMESTAMP(8) \
  439. }
  440. static const struct iio_chan_spec max1036_channels[] = MAX1363_4X_CHANS(8, 0);
  441. static const struct iio_chan_spec max1136_channels[] = MAX1363_4X_CHANS(10, 0);
  442. static const struct iio_chan_spec max1236_channels[] = MAX1363_4X_CHANS(12, 0);
  443. static const struct iio_chan_spec max1361_channels[] =
  444. MAX1363_4X_CHANS(10, MAX1363_EV_M);
  445. static const struct iio_chan_spec max1363_channels[] =
  446. MAX1363_4X_CHANS(12, MAX1363_EV_M);
  447. /* Applies to max1236, max1237 */
  448. static const enum max1363_modes max1236_mode_list[] = {
  449. _s0, _s1, _s2, _s3,
  450. s0to1, s0to2, s0to3,
  451. d0m1, d2m3, d1m0, d3m2,
  452. d0m1to2m3, d1m0to3m2,
  453. s2to3,
  454. };
  455. /* Applies to max1238, max1239 */
  456. static const enum max1363_modes max1238_mode_list[] = {
  457. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7, _s8, _s9, _s10, _s11,
  458. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6,
  459. s0to7, s0to8, s0to9, s0to10, s0to11,
  460. d0m1, d2m3, d4m5, d6m7, d8m9, d10m11,
  461. d1m0, d3m2, d5m4, d7m6, d9m8, d11m10,
  462. d0m1to2m3, d0m1to4m5, d0m1to6m7, d0m1to8m9, d0m1to10m11,
  463. d1m0to3m2, d1m0to5m4, d1m0to7m6, d1m0to9m8, d1m0to11m10,
  464. s6to7, s6to8, s6to9, s6to10, s6to11,
  465. d6m7to8m9, d6m7to10m11, d7m6to9m8, d7m6to11m10,
  466. };
  467. #define MAX1363_12X_CHANS(bits) { \
  468. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  469. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  470. MAX1363_CHAN_U(2, _s2, 2, bits, 0), \
  471. MAX1363_CHAN_U(3, _s3, 3, bits, 0), \
  472. MAX1363_CHAN_U(4, _s4, 4, bits, 0), \
  473. MAX1363_CHAN_U(5, _s5, 5, bits, 0), \
  474. MAX1363_CHAN_U(6, _s6, 6, bits, 0), \
  475. MAX1363_CHAN_U(7, _s7, 7, bits, 0), \
  476. MAX1363_CHAN_U(8, _s8, 8, bits, 0), \
  477. MAX1363_CHAN_U(9, _s9, 9, bits, 0), \
  478. MAX1363_CHAN_U(10, _s10, 10, bits, 0), \
  479. MAX1363_CHAN_U(11, _s11, 11, bits, 0), \
  480. MAX1363_CHAN_B(0, 1, d0m1, 12, bits, 0), \
  481. MAX1363_CHAN_B(2, 3, d2m3, 13, bits, 0), \
  482. MAX1363_CHAN_B(4, 5, d4m5, 14, bits, 0), \
  483. MAX1363_CHAN_B(6, 7, d6m7, 15, bits, 0), \
  484. MAX1363_CHAN_B(8, 9, d8m9, 16, bits, 0), \
  485. MAX1363_CHAN_B(10, 11, d10m11, 17, bits, 0), \
  486. MAX1363_CHAN_B(1, 0, d1m0, 18, bits, 0), \
  487. MAX1363_CHAN_B(3, 2, d3m2, 19, bits, 0), \
  488. MAX1363_CHAN_B(5, 4, d5m4, 20, bits, 0), \
  489. MAX1363_CHAN_B(7, 6, d7m6, 21, bits, 0), \
  490. MAX1363_CHAN_B(9, 8, d9m8, 22, bits, 0), \
  491. MAX1363_CHAN_B(11, 10, d11m10, 23, bits, 0), \
  492. IIO_CHAN_SOFT_TIMESTAMP(24) \
  493. }
  494. static const struct iio_chan_spec max1038_channels[] = MAX1363_12X_CHANS(8);
  495. static const struct iio_chan_spec max1138_channels[] = MAX1363_12X_CHANS(10);
  496. static const struct iio_chan_spec max1238_channels[] = MAX1363_12X_CHANS(12);
  497. static const enum max1363_modes max11607_mode_list[] = {
  498. _s0, _s1, _s2, _s3,
  499. s0to1, s0to2, s0to3,
  500. s2to3,
  501. d0m1, d2m3, d1m0, d3m2,
  502. d0m1to2m3, d1m0to3m2,
  503. };
  504. static const enum max1363_modes max11608_mode_list[] = {
  505. _s0, _s1, _s2, _s3, _s4, _s5, _s6, _s7,
  506. s0to1, s0to2, s0to3, s0to4, s0to5, s0to6, s0to7,
  507. s6to7,
  508. d0m1, d2m3, d4m5, d6m7,
  509. d1m0, d3m2, d5m4, d7m6,
  510. d0m1to2m3, d0m1to4m5, d0m1to6m7,
  511. d1m0to3m2, d1m0to5m4, d1m0to7m6,
  512. };
  513. #define MAX1363_8X_CHANS(bits) { \
  514. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  515. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  516. MAX1363_CHAN_U(2, _s2, 2, bits, 0), \
  517. MAX1363_CHAN_U(3, _s3, 3, bits, 0), \
  518. MAX1363_CHAN_U(4, _s4, 4, bits, 0), \
  519. MAX1363_CHAN_U(5, _s5, 5, bits, 0), \
  520. MAX1363_CHAN_U(6, _s6, 6, bits, 0), \
  521. MAX1363_CHAN_U(7, _s7, 7, bits, 0), \
  522. MAX1363_CHAN_B(0, 1, d0m1, 8, bits, 0), \
  523. MAX1363_CHAN_B(2, 3, d2m3, 9, bits, 0), \
  524. MAX1363_CHAN_B(4, 5, d4m5, 10, bits, 0), \
  525. MAX1363_CHAN_B(6, 7, d6m7, 11, bits, 0), \
  526. MAX1363_CHAN_B(1, 0, d1m0, 12, bits, 0), \
  527. MAX1363_CHAN_B(3, 2, d3m2, 13, bits, 0), \
  528. MAX1363_CHAN_B(5, 4, d5m4, 14, bits, 0), \
  529. MAX1363_CHAN_B(7, 6, d7m6, 15, bits, 0), \
  530. IIO_CHAN_SOFT_TIMESTAMP(16) \
  531. }
  532. static const struct iio_chan_spec max11602_channels[] = MAX1363_8X_CHANS(8);
  533. static const struct iio_chan_spec max11608_channels[] = MAX1363_8X_CHANS(10);
  534. static const struct iio_chan_spec max11614_channels[] = MAX1363_8X_CHANS(12);
  535. static const enum max1363_modes max11644_mode_list[] = {
  536. _s0, _s1, s0to1, d0m1, d1m0,
  537. };
  538. #define MAX1363_2X_CHANS(bits) { \
  539. MAX1363_CHAN_U(0, _s0, 0, bits, 0), \
  540. MAX1363_CHAN_U(1, _s1, 1, bits, 0), \
  541. MAX1363_CHAN_B(0, 1, d0m1, 2, bits, 0), \
  542. MAX1363_CHAN_B(1, 0, d1m0, 3, bits, 0), \
  543. IIO_CHAN_SOFT_TIMESTAMP(4) \
  544. }
  545. static const struct iio_chan_spec max11646_channels[] = MAX1363_2X_CHANS(10);
  546. static const struct iio_chan_spec max11644_channels[] = MAX1363_2X_CHANS(12);
  547. enum { max1361,
  548. max1362,
  549. max1363,
  550. max1364,
  551. max1036,
  552. max1037,
  553. max1038,
  554. max1039,
  555. max1136,
  556. max1137,
  557. max1138,
  558. max1139,
  559. max1236,
  560. max1237,
  561. max1238,
  562. max1239,
  563. max11600,
  564. max11601,
  565. max11602,
  566. max11603,
  567. max11604,
  568. max11605,
  569. max11606,
  570. max11607,
  571. max11608,
  572. max11609,
  573. max11610,
  574. max11611,
  575. max11612,
  576. max11613,
  577. max11614,
  578. max11615,
  579. max11616,
  580. max11617,
  581. max11644,
  582. max11645,
  583. max11646,
  584. max11647
  585. };
  586. static const int max1363_monitor_speeds[] = { 133000, 665000, 33300, 16600,
  587. 8300, 4200, 2000, 1000 };
  588. static ssize_t max1363_monitor_show_freq(struct device *dev,
  589. struct device_attribute *attr,
  590. char *buf)
  591. {
  592. struct max1363_state *st = iio_priv(dev_to_iio_dev(dev));
  593. return sprintf(buf, "%d\n", max1363_monitor_speeds[st->monitor_speed]);
  594. }
  595. static ssize_t max1363_monitor_store_freq(struct device *dev,
  596. struct device_attribute *attr,
  597. const char *buf,
  598. size_t len)
  599. {
  600. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  601. struct max1363_state *st = iio_priv(indio_dev);
  602. int i, ret;
  603. unsigned long val;
  604. bool found = false;
  605. ret = strict_strtoul(buf, 10, &val);
  606. if (ret)
  607. return -EINVAL;
  608. for (i = 0; i < ARRAY_SIZE(max1363_monitor_speeds); i++)
  609. if (val == max1363_monitor_speeds[i]) {
  610. found = true;
  611. break;
  612. }
  613. if (!found)
  614. return -EINVAL;
  615. mutex_lock(&indio_dev->mlock);
  616. st->monitor_speed = i;
  617. mutex_unlock(&indio_dev->mlock);
  618. return 0;
  619. }
  620. static IIO_DEV_ATTR_SAMP_FREQ(S_IRUGO | S_IWUSR,
  621. max1363_monitor_show_freq,
  622. max1363_monitor_store_freq);
  623. static IIO_CONST_ATTR(sampling_frequency_available,
  624. "133000 665000 33300 16600 8300 4200 2000 1000");
  625. static int max1363_read_thresh(struct iio_dev *indio_dev,
  626. u64 event_code,
  627. int *val)
  628. {
  629. struct max1363_state *st = iio_priv(indio_dev);
  630. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING)
  631. *val = st->thresh_low[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)];
  632. else
  633. *val = st->thresh_high[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)];
  634. return 0;
  635. }
  636. static int max1363_write_thresh(struct iio_dev *indio_dev,
  637. u64 event_code,
  638. int val)
  639. {
  640. struct max1363_state *st = iio_priv(indio_dev);
  641. /* make it handle signed correctly as well */
  642. switch (st->chip_info->bits) {
  643. case 10:
  644. if (val > 0x3FF)
  645. return -EINVAL;
  646. break;
  647. case 12:
  648. if (val > 0xFFF)
  649. return -EINVAL;
  650. break;
  651. }
  652. switch (IIO_EVENT_CODE_EXTRACT_DIR(event_code)) {
  653. case IIO_EV_DIR_FALLING:
  654. st->thresh_low[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)] = val;
  655. break;
  656. case IIO_EV_DIR_RISING:
  657. st->thresh_high[IIO_EVENT_CODE_EXTRACT_CHAN(event_code)] = val;
  658. break;
  659. }
  660. return 0;
  661. }
  662. static const u64 max1363_event_codes[] = {
  663. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  664. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  665. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  666. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  667. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  668. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  669. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  670. IIO_EV_TYPE_THRESH, IIO_EV_DIR_FALLING),
  671. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 0,
  672. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  673. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 1,
  674. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  675. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 2,
  676. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  677. IIO_UNMOD_EVENT_CODE(IIO_VOLTAGE, 3,
  678. IIO_EV_TYPE_THRESH, IIO_EV_DIR_RISING),
  679. };
  680. static irqreturn_t max1363_event_handler(int irq, void *private)
  681. {
  682. struct iio_dev *indio_dev = private;
  683. struct max1363_state *st = iio_priv(indio_dev);
  684. s64 timestamp = iio_get_time_ns();
  685. unsigned long mask, loc;
  686. u8 rx;
  687. u8 tx[2] = { st->setupbyte,
  688. MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0 };
  689. i2c_master_recv(st->client, &rx, 1);
  690. mask = rx;
  691. for_each_set_bit(loc, &mask, 8)
  692. iio_push_event(indio_dev, max1363_event_codes[loc], timestamp);
  693. i2c_master_send(st->client, tx, 2);
  694. return IRQ_HANDLED;
  695. }
  696. static int max1363_read_event_config(struct iio_dev *indio_dev,
  697. u64 event_code)
  698. {
  699. struct max1363_state *st = iio_priv(indio_dev);
  700. int val;
  701. int number = IIO_EVENT_CODE_EXTRACT_CHAN(event_code);
  702. mutex_lock(&indio_dev->mlock);
  703. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING)
  704. val = (1 << number) & st->mask_low;
  705. else
  706. val = (1 << number) & st->mask_high;
  707. mutex_unlock(&indio_dev->mlock);
  708. return val;
  709. }
  710. static int max1363_monitor_mode_update(struct max1363_state *st, int enabled)
  711. {
  712. u8 *tx_buf;
  713. int ret, i = 3, j;
  714. unsigned long numelements;
  715. int len;
  716. const long *modemask;
  717. if (!enabled) {
  718. /* transition to buffered capture is not currently supported */
  719. st->setupbyte &= ~MAX1363_SETUP_MONITOR_SETUP;
  720. st->configbyte &= ~MAX1363_SCAN_MASK;
  721. st->monitor_on = false;
  722. return max1363_write_basic_config(st->client,
  723. st->setupbyte,
  724. st->configbyte);
  725. }
  726. /* Ensure we are in the relevant mode */
  727. st->setupbyte |= MAX1363_SETUP_MONITOR_SETUP;
  728. st->configbyte &= ~(MAX1363_CHANNEL_SEL_MASK
  729. | MAX1363_SCAN_MASK
  730. | MAX1363_SE_DE_MASK);
  731. st->configbyte |= MAX1363_CONFIG_SCAN_MONITOR_MODE;
  732. if ((st->mask_low | st->mask_high) & 0x0F) {
  733. st->configbyte |= max1363_mode_table[s0to3].conf;
  734. modemask = max1363_mode_table[s0to3].modemask;
  735. } else if ((st->mask_low | st->mask_high) & 0x30) {
  736. st->configbyte |= max1363_mode_table[d0m1to2m3].conf;
  737. modemask = max1363_mode_table[d0m1to2m3].modemask;
  738. } else {
  739. st->configbyte |= max1363_mode_table[d1m0to3m2].conf;
  740. modemask = max1363_mode_table[d1m0to3m2].modemask;
  741. }
  742. numelements = bitmap_weight(modemask, MAX1363_MAX_CHANNELS);
  743. len = 3 * numelements + 3;
  744. tx_buf = kmalloc(len, GFP_KERNEL);
  745. if (!tx_buf) {
  746. ret = -ENOMEM;
  747. goto error_ret;
  748. }
  749. tx_buf[0] = st->configbyte;
  750. tx_buf[1] = st->setupbyte;
  751. tx_buf[2] = (st->monitor_speed << 1);
  752. /*
  753. * So we need to do yet another bit of nefarious scan mode
  754. * setup to match what we need.
  755. */
  756. for (j = 0; j < 8; j++)
  757. if (test_bit(j, modemask)) {
  758. /* Establish the mode is in the scan */
  759. if (st->mask_low & (1 << j)) {
  760. tx_buf[i] = (st->thresh_low[j] >> 4) & 0xFF;
  761. tx_buf[i + 1] = (st->thresh_low[j] << 4) & 0xF0;
  762. } else if (j < 4) {
  763. tx_buf[i] = 0;
  764. tx_buf[i + 1] = 0;
  765. } else {
  766. tx_buf[i] = 0x80;
  767. tx_buf[i + 1] = 0;
  768. }
  769. if (st->mask_high & (1 << j)) {
  770. tx_buf[i + 1] |=
  771. (st->thresh_high[j] >> 8) & 0x0F;
  772. tx_buf[i + 2] = st->thresh_high[j] & 0xFF;
  773. } else if (j < 4) {
  774. tx_buf[i + 1] |= 0x0F;
  775. tx_buf[i + 2] = 0xFF;
  776. } else {
  777. tx_buf[i + 1] |= 0x07;
  778. tx_buf[i + 2] = 0xFF;
  779. }
  780. i += 3;
  781. }
  782. ret = i2c_master_send(st->client, tx_buf, len);
  783. if (ret < 0)
  784. goto error_ret;
  785. if (ret != len) {
  786. ret = -EIO;
  787. goto error_ret;
  788. }
  789. /*
  790. * Now that we hopefully have sensible thresholds in place it is
  791. * time to turn the interrupts on.
  792. * It is unclear from the data sheet if this should be necessary
  793. * (i.e. whether monitor mode setup is atomic) but it appears to
  794. * be in practice.
  795. */
  796. tx_buf[0] = st->setupbyte;
  797. tx_buf[1] = MAX1363_MON_INT_ENABLE | (st->monitor_speed << 1) | 0xF0;
  798. ret = i2c_master_send(st->client, tx_buf, 2);
  799. if (ret < 0)
  800. goto error_ret;
  801. if (ret != 2) {
  802. ret = -EIO;
  803. goto error_ret;
  804. }
  805. ret = 0;
  806. st->monitor_on = true;
  807. error_ret:
  808. kfree(tx_buf);
  809. return ret;
  810. }
  811. /*
  812. * To keep this manageable we always use one of 3 scan modes.
  813. * Scan 0...3, 0-1,2-3 and 1-0,3-2
  814. */
  815. static inline int __max1363_check_event_mask(int thismask, int checkmask)
  816. {
  817. int ret = 0;
  818. /* Is it unipolar */
  819. if (thismask < 4) {
  820. if (checkmask & ~0x0F) {
  821. ret = -EBUSY;
  822. goto error_ret;
  823. }
  824. } else if (thismask < 6) {
  825. if (checkmask & ~0x30) {
  826. ret = -EBUSY;
  827. goto error_ret;
  828. }
  829. } else if (checkmask & ~0xC0)
  830. ret = -EBUSY;
  831. error_ret:
  832. return ret;
  833. }
  834. static int max1363_write_event_config(struct iio_dev *indio_dev,
  835. u64 event_code,
  836. int state)
  837. {
  838. int ret = 0;
  839. struct max1363_state *st = iio_priv(indio_dev);
  840. u16 unifiedmask;
  841. int number = IIO_EVENT_CODE_EXTRACT_CHAN(event_code);
  842. mutex_lock(&indio_dev->mlock);
  843. unifiedmask = st->mask_low | st->mask_high;
  844. if (IIO_EVENT_CODE_EXTRACT_DIR(event_code) == IIO_EV_DIR_FALLING) {
  845. if (state == 0)
  846. st->mask_low &= ~(1 << number);
  847. else {
  848. ret = __max1363_check_event_mask((1 << number),
  849. unifiedmask);
  850. if (ret)
  851. goto error_ret;
  852. st->mask_low |= (1 << number);
  853. }
  854. } else {
  855. if (state == 0)
  856. st->mask_high &= ~(1 << number);
  857. else {
  858. ret = __max1363_check_event_mask((1 << number),
  859. unifiedmask);
  860. if (ret)
  861. goto error_ret;
  862. st->mask_high |= (1 << number);
  863. }
  864. }
  865. max1363_monitor_mode_update(st, !!(st->mask_high | st->mask_low));
  866. error_ret:
  867. mutex_unlock(&indio_dev->mlock);
  868. return ret;
  869. }
  870. /*
  871. * As with scan_elements, only certain sets of these can
  872. * be combined.
  873. */
  874. static struct attribute *max1363_event_attributes[] = {
  875. &iio_dev_attr_sampling_frequency.dev_attr.attr,
  876. &iio_const_attr_sampling_frequency_available.dev_attr.attr,
  877. NULL,
  878. };
  879. static struct attribute_group max1363_event_attribute_group = {
  880. .attrs = max1363_event_attributes,
  881. .name = "events",
  882. };
  883. static int max1363_update_scan_mode(struct iio_dev *indio_dev,
  884. const unsigned long *scan_mask)
  885. {
  886. struct max1363_state *st = iio_priv(indio_dev);
  887. /*
  888. * Need to figure out the current mode based upon the requested
  889. * scan mask in iio_dev
  890. */
  891. st->current_mode = max1363_match_mode(scan_mask, st->chip_info);
  892. if (!st->current_mode)
  893. return -EINVAL;
  894. max1363_set_scan_mode(st);
  895. return 0;
  896. }
  897. static const struct iio_info max1238_info = {
  898. .read_raw = &max1363_read_raw,
  899. .driver_module = THIS_MODULE,
  900. .update_scan_mode = &max1363_update_scan_mode,
  901. };
  902. static const struct iio_info max1363_info = {
  903. .read_event_value = &max1363_read_thresh,
  904. .write_event_value = &max1363_write_thresh,
  905. .read_event_config = &max1363_read_event_config,
  906. .write_event_config = &max1363_write_event_config,
  907. .read_raw = &max1363_read_raw,
  908. .update_scan_mode = &max1363_update_scan_mode,
  909. .driver_module = THIS_MODULE,
  910. .event_attrs = &max1363_event_attribute_group,
  911. };
  912. /* max1363 and max1368 tested - rest from data sheet */
  913. static const struct max1363_chip_info max1363_chip_info_tbl[] = {
  914. [max1361] = {
  915. .bits = 10,
  916. .int_vref_mv = 2048,
  917. .mode_list = max1363_mode_list,
  918. .num_modes = ARRAY_SIZE(max1363_mode_list),
  919. .default_mode = s0to3,
  920. .channels = max1361_channels,
  921. .num_channels = ARRAY_SIZE(max1361_channels),
  922. .info = &max1363_info,
  923. },
  924. [max1362] = {
  925. .bits = 10,
  926. .int_vref_mv = 4096,
  927. .mode_list = max1363_mode_list,
  928. .num_modes = ARRAY_SIZE(max1363_mode_list),
  929. .default_mode = s0to3,
  930. .channels = max1361_channels,
  931. .num_channels = ARRAY_SIZE(max1361_channels),
  932. .info = &max1363_info,
  933. },
  934. [max1363] = {
  935. .bits = 12,
  936. .int_vref_mv = 2048,
  937. .mode_list = max1363_mode_list,
  938. .num_modes = ARRAY_SIZE(max1363_mode_list),
  939. .default_mode = s0to3,
  940. .channels = max1363_channels,
  941. .num_channels = ARRAY_SIZE(max1363_channels),
  942. .info = &max1363_info,
  943. },
  944. [max1364] = {
  945. .bits = 12,
  946. .int_vref_mv = 4096,
  947. .mode_list = max1363_mode_list,
  948. .num_modes = ARRAY_SIZE(max1363_mode_list),
  949. .default_mode = s0to3,
  950. .channels = max1363_channels,
  951. .num_channels = ARRAY_SIZE(max1363_channels),
  952. .info = &max1363_info,
  953. },
  954. [max1036] = {
  955. .bits = 8,
  956. .int_vref_mv = 4096,
  957. .mode_list = max1236_mode_list,
  958. .num_modes = ARRAY_SIZE(max1236_mode_list),
  959. .default_mode = s0to3,
  960. .info = &max1238_info,
  961. .channels = max1036_channels,
  962. .num_channels = ARRAY_SIZE(max1036_channels),
  963. },
  964. [max1037] = {
  965. .bits = 8,
  966. .int_vref_mv = 2048,
  967. .mode_list = max1236_mode_list,
  968. .num_modes = ARRAY_SIZE(max1236_mode_list),
  969. .default_mode = s0to3,
  970. .info = &max1238_info,
  971. .channels = max1036_channels,
  972. .num_channels = ARRAY_SIZE(max1036_channels),
  973. },
  974. [max1038] = {
  975. .bits = 8,
  976. .int_vref_mv = 4096,
  977. .mode_list = max1238_mode_list,
  978. .num_modes = ARRAY_SIZE(max1238_mode_list),
  979. .default_mode = s0to11,
  980. .info = &max1238_info,
  981. .channels = max1038_channels,
  982. .num_channels = ARRAY_SIZE(max1038_channels),
  983. },
  984. [max1039] = {
  985. .bits = 8,
  986. .int_vref_mv = 2048,
  987. .mode_list = max1238_mode_list,
  988. .num_modes = ARRAY_SIZE(max1238_mode_list),
  989. .default_mode = s0to11,
  990. .info = &max1238_info,
  991. .channels = max1038_channels,
  992. .num_channels = ARRAY_SIZE(max1038_channels),
  993. },
  994. [max1136] = {
  995. .bits = 10,
  996. .int_vref_mv = 4096,
  997. .mode_list = max1236_mode_list,
  998. .num_modes = ARRAY_SIZE(max1236_mode_list),
  999. .default_mode = s0to3,
  1000. .info = &max1238_info,
  1001. .channels = max1136_channels,
  1002. .num_channels = ARRAY_SIZE(max1136_channels),
  1003. },
  1004. [max1137] = {
  1005. .bits = 10,
  1006. .int_vref_mv = 2048,
  1007. .mode_list = max1236_mode_list,
  1008. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1009. .default_mode = s0to3,
  1010. .info = &max1238_info,
  1011. .channels = max1136_channels,
  1012. .num_channels = ARRAY_SIZE(max1136_channels),
  1013. },
  1014. [max1138] = {
  1015. .bits = 10,
  1016. .int_vref_mv = 4096,
  1017. .mode_list = max1238_mode_list,
  1018. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1019. .default_mode = s0to11,
  1020. .info = &max1238_info,
  1021. .channels = max1138_channels,
  1022. .num_channels = ARRAY_SIZE(max1138_channels),
  1023. },
  1024. [max1139] = {
  1025. .bits = 10,
  1026. .int_vref_mv = 2048,
  1027. .mode_list = max1238_mode_list,
  1028. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1029. .default_mode = s0to11,
  1030. .info = &max1238_info,
  1031. .channels = max1138_channels,
  1032. .num_channels = ARRAY_SIZE(max1138_channels),
  1033. },
  1034. [max1236] = {
  1035. .bits = 12,
  1036. .int_vref_mv = 4096,
  1037. .mode_list = max1236_mode_list,
  1038. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1039. .default_mode = s0to3,
  1040. .info = &max1238_info,
  1041. .channels = max1236_channels,
  1042. .num_channels = ARRAY_SIZE(max1236_channels),
  1043. },
  1044. [max1237] = {
  1045. .bits = 12,
  1046. .int_vref_mv = 2048,
  1047. .mode_list = max1236_mode_list,
  1048. .num_modes = ARRAY_SIZE(max1236_mode_list),
  1049. .default_mode = s0to3,
  1050. .info = &max1238_info,
  1051. .channels = max1236_channels,
  1052. .num_channels = ARRAY_SIZE(max1236_channels),
  1053. },
  1054. [max1238] = {
  1055. .bits = 12,
  1056. .int_vref_mv = 4096,
  1057. .mode_list = max1238_mode_list,
  1058. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1059. .default_mode = s0to11,
  1060. .info = &max1238_info,
  1061. .channels = max1238_channels,
  1062. .num_channels = ARRAY_SIZE(max1238_channels),
  1063. },
  1064. [max1239] = {
  1065. .bits = 12,
  1066. .int_vref_mv = 2048,
  1067. .mode_list = max1238_mode_list,
  1068. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1069. .default_mode = s0to11,
  1070. .info = &max1238_info,
  1071. .channels = max1238_channels,
  1072. .num_channels = ARRAY_SIZE(max1238_channels),
  1073. },
  1074. [max11600] = {
  1075. .bits = 8,
  1076. .int_vref_mv = 4096,
  1077. .mode_list = max11607_mode_list,
  1078. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1079. .default_mode = s0to3,
  1080. .info = &max1238_info,
  1081. .channels = max1036_channels,
  1082. .num_channels = ARRAY_SIZE(max1036_channels),
  1083. },
  1084. [max11601] = {
  1085. .bits = 8,
  1086. .int_vref_mv = 2048,
  1087. .mode_list = max11607_mode_list,
  1088. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1089. .default_mode = s0to3,
  1090. .info = &max1238_info,
  1091. .channels = max1036_channels,
  1092. .num_channels = ARRAY_SIZE(max1036_channels),
  1093. },
  1094. [max11602] = {
  1095. .bits = 8,
  1096. .int_vref_mv = 4096,
  1097. .mode_list = max11608_mode_list,
  1098. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1099. .default_mode = s0to7,
  1100. .info = &max1238_info,
  1101. .channels = max11602_channels,
  1102. .num_channels = ARRAY_SIZE(max11602_channels),
  1103. },
  1104. [max11603] = {
  1105. .bits = 8,
  1106. .int_vref_mv = 2048,
  1107. .mode_list = max11608_mode_list,
  1108. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1109. .default_mode = s0to7,
  1110. .info = &max1238_info,
  1111. .channels = max11602_channels,
  1112. .num_channels = ARRAY_SIZE(max11602_channels),
  1113. },
  1114. [max11604] = {
  1115. .bits = 8,
  1116. .int_vref_mv = 4098,
  1117. .mode_list = max1238_mode_list,
  1118. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1119. .default_mode = s0to11,
  1120. .info = &max1238_info,
  1121. .channels = max1238_channels,
  1122. .num_channels = ARRAY_SIZE(max1238_channels),
  1123. },
  1124. [max11605] = {
  1125. .bits = 8,
  1126. .int_vref_mv = 2048,
  1127. .mode_list = max1238_mode_list,
  1128. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1129. .default_mode = s0to11,
  1130. .info = &max1238_info,
  1131. .channels = max1238_channels,
  1132. .num_channels = ARRAY_SIZE(max1238_channels),
  1133. },
  1134. [max11606] = {
  1135. .bits = 10,
  1136. .int_vref_mv = 4096,
  1137. .mode_list = max11607_mode_list,
  1138. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1139. .default_mode = s0to3,
  1140. .info = &max1238_info,
  1141. .channels = max1136_channels,
  1142. .num_channels = ARRAY_SIZE(max1136_channels),
  1143. },
  1144. [max11607] = {
  1145. .bits = 10,
  1146. .int_vref_mv = 2048,
  1147. .mode_list = max11607_mode_list,
  1148. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1149. .default_mode = s0to3,
  1150. .info = &max1238_info,
  1151. .channels = max1136_channels,
  1152. .num_channels = ARRAY_SIZE(max1136_channels),
  1153. },
  1154. [max11608] = {
  1155. .bits = 10,
  1156. .int_vref_mv = 4096,
  1157. .mode_list = max11608_mode_list,
  1158. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1159. .default_mode = s0to7,
  1160. .info = &max1238_info,
  1161. .channels = max11608_channels,
  1162. .num_channels = ARRAY_SIZE(max11608_channels),
  1163. },
  1164. [max11609] = {
  1165. .bits = 10,
  1166. .int_vref_mv = 2048,
  1167. .mode_list = max11608_mode_list,
  1168. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1169. .default_mode = s0to7,
  1170. .info = &max1238_info,
  1171. .channels = max11608_channels,
  1172. .num_channels = ARRAY_SIZE(max11608_channels),
  1173. },
  1174. [max11610] = {
  1175. .bits = 10,
  1176. .int_vref_mv = 4098,
  1177. .mode_list = max1238_mode_list,
  1178. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1179. .default_mode = s0to11,
  1180. .info = &max1238_info,
  1181. .channels = max1238_channels,
  1182. .num_channels = ARRAY_SIZE(max1238_channels),
  1183. },
  1184. [max11611] = {
  1185. .bits = 10,
  1186. .int_vref_mv = 2048,
  1187. .mode_list = max1238_mode_list,
  1188. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1189. .default_mode = s0to11,
  1190. .info = &max1238_info,
  1191. .channels = max1238_channels,
  1192. .num_channels = ARRAY_SIZE(max1238_channels),
  1193. },
  1194. [max11612] = {
  1195. .bits = 12,
  1196. .int_vref_mv = 4096,
  1197. .mode_list = max11607_mode_list,
  1198. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1199. .default_mode = s0to3,
  1200. .info = &max1238_info,
  1201. .channels = max1363_channels,
  1202. .num_channels = ARRAY_SIZE(max1363_channels),
  1203. },
  1204. [max11613] = {
  1205. .bits = 12,
  1206. .int_vref_mv = 2048,
  1207. .mode_list = max11607_mode_list,
  1208. .num_modes = ARRAY_SIZE(max11607_mode_list),
  1209. .default_mode = s0to3,
  1210. .info = &max1238_info,
  1211. .channels = max1363_channels,
  1212. .num_channels = ARRAY_SIZE(max1363_channels),
  1213. },
  1214. [max11614] = {
  1215. .bits = 12,
  1216. .int_vref_mv = 4096,
  1217. .mode_list = max11608_mode_list,
  1218. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1219. .default_mode = s0to7,
  1220. .info = &max1238_info,
  1221. .channels = max11614_channels,
  1222. .num_channels = ARRAY_SIZE(max11614_channels),
  1223. },
  1224. [max11615] = {
  1225. .bits = 12,
  1226. .int_vref_mv = 2048,
  1227. .mode_list = max11608_mode_list,
  1228. .num_modes = ARRAY_SIZE(max11608_mode_list),
  1229. .default_mode = s0to7,
  1230. .info = &max1238_info,
  1231. .channels = max11614_channels,
  1232. .num_channels = ARRAY_SIZE(max11614_channels),
  1233. },
  1234. [max11616] = {
  1235. .bits = 12,
  1236. .int_vref_mv = 4098,
  1237. .mode_list = max1238_mode_list,
  1238. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1239. .default_mode = s0to11,
  1240. .info = &max1238_info,
  1241. .channels = max1238_channels,
  1242. .num_channels = ARRAY_SIZE(max1238_channels),
  1243. },
  1244. [max11617] = {
  1245. .bits = 12,
  1246. .int_vref_mv = 2048,
  1247. .mode_list = max1238_mode_list,
  1248. .num_modes = ARRAY_SIZE(max1238_mode_list),
  1249. .default_mode = s0to11,
  1250. .info = &max1238_info,
  1251. .channels = max1238_channels,
  1252. .num_channels = ARRAY_SIZE(max1238_channels),
  1253. },
  1254. [max11644] = {
  1255. .bits = 12,
  1256. .int_vref_mv = 2048,
  1257. .mode_list = max11644_mode_list,
  1258. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1259. .default_mode = s0to1,
  1260. .info = &max1238_info,
  1261. .channels = max11644_channels,
  1262. .num_channels = ARRAY_SIZE(max11644_channels),
  1263. },
  1264. [max11645] = {
  1265. .bits = 12,
  1266. .int_vref_mv = 4096,
  1267. .mode_list = max11644_mode_list,
  1268. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1269. .default_mode = s0to1,
  1270. .info = &max1238_info,
  1271. .channels = max11644_channels,
  1272. .num_channels = ARRAY_SIZE(max11644_channels),
  1273. },
  1274. [max11646] = {
  1275. .bits = 10,
  1276. .int_vref_mv = 2048,
  1277. .mode_list = max11644_mode_list,
  1278. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1279. .default_mode = s0to1,
  1280. .info = &max1238_info,
  1281. .channels = max11646_channels,
  1282. .num_channels = ARRAY_SIZE(max11646_channels),
  1283. },
  1284. [max11647] = {
  1285. .bits = 10,
  1286. .int_vref_mv = 4096,
  1287. .mode_list = max11644_mode_list,
  1288. .num_modes = ARRAY_SIZE(max11644_mode_list),
  1289. .default_mode = s0to1,
  1290. .info = &max1238_info,
  1291. .channels = max11646_channels,
  1292. .num_channels = ARRAY_SIZE(max11646_channels),
  1293. },
  1294. };
  1295. static int max1363_initial_setup(struct max1363_state *st)
  1296. {
  1297. st->setupbyte = MAX1363_SETUP_INT_CLOCK
  1298. | MAX1363_SETUP_UNIPOLAR
  1299. | MAX1363_SETUP_NORESET;
  1300. if (st->vref)
  1301. st->setupbyte |= MAX1363_SETUP_AIN3_IS_REF_EXT_TO_REF;
  1302. else
  1303. st->setupbyte |= MAX1363_SETUP_POWER_UP_INT_REF
  1304. | MAX1363_SETUP_AIN3_IS_AIN3_REF_IS_INT;
  1305. /* Set scan mode writes the config anyway so wait until then */
  1306. st->setupbyte = MAX1363_SETUP_BYTE(st->setupbyte);
  1307. st->current_mode = &max1363_mode_table[st->chip_info->default_mode];
  1308. st->configbyte = MAX1363_CONFIG_BYTE(st->configbyte);
  1309. return max1363_set_scan_mode(st);
  1310. }
  1311. static int max1363_alloc_scan_masks(struct iio_dev *indio_dev)
  1312. {
  1313. struct max1363_state *st = iio_priv(indio_dev);
  1314. unsigned long *masks;
  1315. int i;
  1316. masks = devm_kzalloc(&indio_dev->dev,
  1317. BITS_TO_LONGS(MAX1363_MAX_CHANNELS) * sizeof(long) *
  1318. (st->chip_info->num_modes + 1), GFP_KERNEL);
  1319. if (!masks)
  1320. return -ENOMEM;
  1321. for (i = 0; i < st->chip_info->num_modes; i++)
  1322. bitmap_copy(masks + BITS_TO_LONGS(MAX1363_MAX_CHANNELS)*i,
  1323. max1363_mode_table[st->chip_info->mode_list[i]]
  1324. .modemask, MAX1363_MAX_CHANNELS);
  1325. indio_dev->available_scan_masks = masks;
  1326. return 0;
  1327. }
  1328. static irqreturn_t max1363_trigger_handler(int irq, void *p)
  1329. {
  1330. struct iio_poll_func *pf = p;
  1331. struct iio_dev *indio_dev = pf->indio_dev;
  1332. struct max1363_state *st = iio_priv(indio_dev);
  1333. s64 time_ns;
  1334. __u8 *rxbuf;
  1335. int b_sent;
  1336. size_t d_size;
  1337. unsigned long numvals = bitmap_weight(st->current_mode->modemask,
  1338. MAX1363_MAX_CHANNELS);
  1339. /* Ensure the timestamp is 8 byte aligned */
  1340. if (st->chip_info->bits != 8)
  1341. d_size = numvals*2;
  1342. else
  1343. d_size = numvals;
  1344. if (indio_dev->scan_timestamp) {
  1345. d_size += sizeof(s64);
  1346. if (d_size % sizeof(s64))
  1347. d_size += sizeof(s64) - (d_size % sizeof(s64));
  1348. }
  1349. /* Monitor mode prevents reading. Whilst not currently implemented
  1350. * might as well have this test in here in the meantime as it does
  1351. * no harm.
  1352. */
  1353. if (numvals == 0)
  1354. goto done;
  1355. rxbuf = kmalloc(d_size, GFP_KERNEL);
  1356. if (rxbuf == NULL)
  1357. goto done;
  1358. if (st->chip_info->bits != 8)
  1359. b_sent = i2c_master_recv(st->client, rxbuf, numvals*2);
  1360. else
  1361. b_sent = i2c_master_recv(st->client, rxbuf, numvals);
  1362. if (b_sent < 0)
  1363. goto done_free;
  1364. time_ns = iio_get_time_ns();
  1365. if (indio_dev->scan_timestamp)
  1366. memcpy(rxbuf + d_size - sizeof(s64), &time_ns, sizeof(time_ns));
  1367. iio_push_to_buffers(indio_dev, rxbuf);
  1368. done_free:
  1369. kfree(rxbuf);
  1370. done:
  1371. iio_trigger_notify_done(indio_dev->trig);
  1372. return IRQ_HANDLED;
  1373. }
  1374. static const struct iio_buffer_setup_ops max1363_buffered_setup_ops = {
  1375. .postenable = &iio_triggered_buffer_postenable,
  1376. .preenable = &iio_sw_buffer_preenable,
  1377. .predisable = &iio_triggered_buffer_predisable,
  1378. };
  1379. static int max1363_probe(struct i2c_client *client,
  1380. const struct i2c_device_id *id)
  1381. {
  1382. int ret;
  1383. struct max1363_state *st;
  1384. struct iio_dev *indio_dev;
  1385. struct regulator *vref;
  1386. indio_dev = iio_device_alloc(sizeof(struct max1363_state));
  1387. if (indio_dev == NULL) {
  1388. ret = -ENOMEM;
  1389. goto error_out;
  1390. }
  1391. indio_dev->dev.of_node = client->dev.of_node;
  1392. ret = iio_map_array_register(indio_dev, client->dev.platform_data);
  1393. if (ret < 0)
  1394. goto error_free_device;
  1395. st = iio_priv(indio_dev);
  1396. st->reg = devm_regulator_get(&client->dev, "vcc");
  1397. if (IS_ERR(st->reg)) {
  1398. ret = PTR_ERR(st->reg);
  1399. goto error_unregister_map;
  1400. }
  1401. ret = regulator_enable(st->reg);
  1402. if (ret)
  1403. goto error_unregister_map;
  1404. /* this is only used for device removal purposes */
  1405. i2c_set_clientdata(client, indio_dev);
  1406. st->chip_info = &max1363_chip_info_tbl[id->driver_data];
  1407. st->client = client;
  1408. st->vref_uv = st->chip_info->int_vref_mv * 1000;
  1409. vref = devm_regulator_get(&client->dev, "vref");
  1410. if (!IS_ERR(vref)) {
  1411. int vref_uv;
  1412. ret = regulator_enable(vref);
  1413. if (ret)
  1414. goto error_disable_reg;
  1415. st->vref = vref;
  1416. vref_uv = regulator_get_voltage(vref);
  1417. if (vref_uv <= 0) {
  1418. ret = -EINVAL;
  1419. goto error_disable_reg;
  1420. }
  1421. st->vref_uv = vref_uv;
  1422. }
  1423. ret = max1363_alloc_scan_masks(indio_dev);
  1424. if (ret)
  1425. goto error_disable_reg;
  1426. /* Establish that the iio_dev is a child of the i2c device */
  1427. indio_dev->dev.parent = &client->dev;
  1428. indio_dev->name = id->name;
  1429. indio_dev->channels = st->chip_info->channels;
  1430. indio_dev->num_channels = st->chip_info->num_channels;
  1431. indio_dev->info = st->chip_info->info;
  1432. indio_dev->modes = INDIO_DIRECT_MODE;
  1433. ret = max1363_initial_setup(st);
  1434. if (ret < 0)
  1435. goto error_disable_reg;
  1436. ret = iio_triggered_buffer_setup(indio_dev, NULL,
  1437. &max1363_trigger_handler, &max1363_buffered_setup_ops);
  1438. if (ret)
  1439. goto error_disable_reg;
  1440. if (client->irq) {
  1441. ret = devm_request_threaded_irq(&client->dev, st->client->irq,
  1442. NULL,
  1443. &max1363_event_handler,
  1444. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1445. "max1363_event",
  1446. indio_dev);
  1447. if (ret)
  1448. goto error_uninit_buffer;
  1449. }
  1450. ret = iio_device_register(indio_dev);
  1451. if (ret < 0)
  1452. goto error_uninit_buffer;
  1453. return 0;
  1454. error_uninit_buffer:
  1455. iio_triggered_buffer_cleanup(indio_dev);
  1456. error_disable_reg:
  1457. if (st->vref)
  1458. regulator_disable(st->vref);
  1459. regulator_disable(st->reg);
  1460. error_unregister_map:
  1461. iio_map_array_unregister(indio_dev);
  1462. error_free_device:
  1463. iio_device_free(indio_dev);
  1464. error_out:
  1465. return ret;
  1466. }
  1467. static int max1363_remove(struct i2c_client *client)
  1468. {
  1469. struct iio_dev *indio_dev = i2c_get_clientdata(client);
  1470. struct max1363_state *st = iio_priv(indio_dev);
  1471. iio_device_unregister(indio_dev);
  1472. iio_triggered_buffer_cleanup(indio_dev);
  1473. if (st->vref)
  1474. regulator_disable(st->vref);
  1475. regulator_disable(st->reg);
  1476. iio_map_array_unregister(indio_dev);
  1477. iio_device_free(indio_dev);
  1478. return 0;
  1479. }
  1480. static const struct i2c_device_id max1363_id[] = {
  1481. { "max1361", max1361 },
  1482. { "max1362", max1362 },
  1483. { "max1363", max1363 },
  1484. { "max1364", max1364 },
  1485. { "max1036", max1036 },
  1486. { "max1037", max1037 },
  1487. { "max1038", max1038 },
  1488. { "max1039", max1039 },
  1489. { "max1136", max1136 },
  1490. { "max1137", max1137 },
  1491. { "max1138", max1138 },
  1492. { "max1139", max1139 },
  1493. { "max1236", max1236 },
  1494. { "max1237", max1237 },
  1495. { "max1238", max1238 },
  1496. { "max1239", max1239 },
  1497. { "max11600", max11600 },
  1498. { "max11601", max11601 },
  1499. { "max11602", max11602 },
  1500. { "max11603", max11603 },
  1501. { "max11604", max11604 },
  1502. { "max11605", max11605 },
  1503. { "max11606", max11606 },
  1504. { "max11607", max11607 },
  1505. { "max11608", max11608 },
  1506. { "max11609", max11609 },
  1507. { "max11610", max11610 },
  1508. { "max11611", max11611 },
  1509. { "max11612", max11612 },
  1510. { "max11613", max11613 },
  1511. { "max11614", max11614 },
  1512. { "max11615", max11615 },
  1513. { "max11616", max11616 },
  1514. { "max11617", max11617 },
  1515. {}
  1516. };
  1517. MODULE_DEVICE_TABLE(i2c, max1363_id);
  1518. static struct i2c_driver max1363_driver = {
  1519. .driver = {
  1520. .name = "max1363",
  1521. },
  1522. .probe = max1363_probe,
  1523. .remove = max1363_remove,
  1524. .id_table = max1363_id,
  1525. };
  1526. module_i2c_driver(max1363_driver);
  1527. MODULE_AUTHOR("Jonathan Cameron <jic23@kernel.org>");
  1528. MODULE_DESCRIPTION("Maxim 1363 ADC");
  1529. MODULE_LICENSE("GPL v2");