i2c-sirf.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * I2C bus driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/slab.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/i2c.h>
  14. #include <linux/of_i2c.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #define SIRFSOC_I2C_CLK_CTRL 0x00
  19. #define SIRFSOC_I2C_STATUS 0x0C
  20. #define SIRFSOC_I2C_CTRL 0x10
  21. #define SIRFSOC_I2C_IO_CTRL 0x14
  22. #define SIRFSOC_I2C_SDA_DELAY 0x18
  23. #define SIRFSOC_I2C_CMD_START 0x1C
  24. #define SIRFSOC_I2C_CMD_BUF 0x30
  25. #define SIRFSOC_I2C_DATA_BUF 0x80
  26. #define SIRFSOC_I2C_CMD_BUF_MAX 16
  27. #define SIRFSOC_I2C_DATA_BUF_MAX 16
  28. #define SIRFSOC_I2C_CMD(x) (SIRFSOC_I2C_CMD_BUF + (x)*0x04)
  29. #define SIRFSOC_I2C_DATA_MASK(x) (0xFF<<(((x)&3)*8))
  30. #define SIRFSOC_I2C_DATA_SHIFT(x) (((x)&3)*8)
  31. #define SIRFSOC_I2C_DIV_MASK (0xFFFF)
  32. /* I2C status flags */
  33. #define SIRFSOC_I2C_STAT_BUSY BIT(0)
  34. #define SIRFSOC_I2C_STAT_TIP BIT(1)
  35. #define SIRFSOC_I2C_STAT_NACK BIT(2)
  36. #define SIRFSOC_I2C_STAT_TR_INT BIT(4)
  37. #define SIRFSOC_I2C_STAT_STOP BIT(6)
  38. #define SIRFSOC_I2C_STAT_CMD_DONE BIT(8)
  39. #define SIRFSOC_I2C_STAT_ERR BIT(9)
  40. #define SIRFSOC_I2C_CMD_INDEX (0x1F<<16)
  41. /* I2C control flags */
  42. #define SIRFSOC_I2C_RESET BIT(0)
  43. #define SIRFSOC_I2C_CORE_EN BIT(1)
  44. #define SIRFSOC_I2C_MASTER_MODE BIT(2)
  45. #define SIRFSOC_I2C_CMD_DONE_EN BIT(11)
  46. #define SIRFSOC_I2C_ERR_INT_EN BIT(12)
  47. #define SIRFSOC_I2C_SDA_DELAY_MASK (0xFF)
  48. #define SIRFSOC_I2C_SCLF_FILTER (3<<8)
  49. #define SIRFSOC_I2C_START_CMD BIT(0)
  50. #define SIRFSOC_I2C_CMD_RP(x) ((x)&0x7)
  51. #define SIRFSOC_I2C_NACK BIT(3)
  52. #define SIRFSOC_I2C_WRITE BIT(4)
  53. #define SIRFSOC_I2C_READ BIT(5)
  54. #define SIRFSOC_I2C_STOP BIT(6)
  55. #define SIRFSOC_I2C_START BIT(7)
  56. #define SIRFSOC_I2C_DEFAULT_SPEED 100000
  57. struct sirfsoc_i2c {
  58. void __iomem *base;
  59. struct clk *clk;
  60. u32 cmd_ptr; /* Current position in CMD buffer */
  61. u8 *buf; /* Buffer passed by user */
  62. u32 msg_len; /* Message length */
  63. u32 finished_len; /* number of bytes read/written */
  64. u32 read_cmd_len; /* number of read cmd sent */
  65. int msg_read; /* 1 indicates a read message */
  66. int err_status; /* 1 indicates an error on bus */
  67. u32 sda_delay; /* For suspend/resume */
  68. u32 clk_div;
  69. int last; /* Last message in transfer, STOP cmd can be sent */
  70. struct completion done; /* indicates completion of message transfer */
  71. struct i2c_adapter adapter;
  72. };
  73. static void i2c_sirfsoc_read_data(struct sirfsoc_i2c *siic)
  74. {
  75. u32 data = 0;
  76. int i;
  77. for (i = 0; i < siic->read_cmd_len; i++) {
  78. if (!(i & 0x3))
  79. data = readl(siic->base + SIRFSOC_I2C_DATA_BUF + i);
  80. siic->buf[siic->finished_len++] =
  81. (u8)((data & SIRFSOC_I2C_DATA_MASK(i)) >>
  82. SIRFSOC_I2C_DATA_SHIFT(i));
  83. }
  84. }
  85. static void i2c_sirfsoc_queue_cmd(struct sirfsoc_i2c *siic)
  86. {
  87. u32 regval;
  88. int i = 0;
  89. if (siic->msg_read) {
  90. while (((siic->finished_len + i) < siic->msg_len)
  91. && (siic->cmd_ptr < SIRFSOC_I2C_CMD_BUF_MAX)) {
  92. regval = SIRFSOC_I2C_READ | SIRFSOC_I2C_CMD_RP(0);
  93. if (((siic->finished_len + i) ==
  94. (siic->msg_len - 1)) && siic->last)
  95. regval |= SIRFSOC_I2C_STOP | SIRFSOC_I2C_NACK;
  96. writel(regval,
  97. siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
  98. i++;
  99. }
  100. siic->read_cmd_len = i;
  101. } else {
  102. while ((siic->cmd_ptr < SIRFSOC_I2C_CMD_BUF_MAX - 1)
  103. && (siic->finished_len < siic->msg_len)) {
  104. regval = SIRFSOC_I2C_WRITE | SIRFSOC_I2C_CMD_RP(0);
  105. if ((siic->finished_len == (siic->msg_len - 1))
  106. && siic->last)
  107. regval |= SIRFSOC_I2C_STOP;
  108. writel(regval,
  109. siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
  110. writel(siic->buf[siic->finished_len++],
  111. siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
  112. }
  113. }
  114. siic->cmd_ptr = 0;
  115. /* Trigger the transfer */
  116. writel(SIRFSOC_I2C_START_CMD, siic->base + SIRFSOC_I2C_CMD_START);
  117. }
  118. static irqreturn_t i2c_sirfsoc_irq(int irq, void *dev_id)
  119. {
  120. struct sirfsoc_i2c *siic = (struct sirfsoc_i2c *)dev_id;
  121. u32 i2c_stat = readl(siic->base + SIRFSOC_I2C_STATUS);
  122. if (i2c_stat & SIRFSOC_I2C_STAT_ERR) {
  123. /* Error conditions */
  124. siic->err_status = 1;
  125. writel(SIRFSOC_I2C_STAT_ERR, siic->base + SIRFSOC_I2C_STATUS);
  126. if (i2c_stat & SIRFSOC_I2C_STAT_NACK)
  127. dev_err(&siic->adapter.dev, "ACK not received\n");
  128. else
  129. dev_err(&siic->adapter.dev, "I2C error\n");
  130. complete(&siic->done);
  131. } else if (i2c_stat & SIRFSOC_I2C_STAT_CMD_DONE) {
  132. /* CMD buffer execution complete */
  133. if (siic->msg_read)
  134. i2c_sirfsoc_read_data(siic);
  135. if (siic->finished_len == siic->msg_len)
  136. complete(&siic->done);
  137. else /* Fill a new CMD buffer for left data */
  138. i2c_sirfsoc_queue_cmd(siic);
  139. writel(SIRFSOC_I2C_STAT_CMD_DONE, siic->base + SIRFSOC_I2C_STATUS);
  140. }
  141. return IRQ_HANDLED;
  142. }
  143. static void i2c_sirfsoc_set_address(struct sirfsoc_i2c *siic,
  144. struct i2c_msg *msg)
  145. {
  146. unsigned char addr;
  147. u32 regval = SIRFSOC_I2C_START | SIRFSOC_I2C_CMD_RP(0) | SIRFSOC_I2C_WRITE;
  148. /* no data and last message -> add STOP */
  149. if (siic->last && (msg->len == 0))
  150. regval |= SIRFSOC_I2C_STOP;
  151. writel(regval, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
  152. addr = msg->addr << 1; /* Generate address */
  153. if (msg->flags & I2C_M_RD)
  154. addr |= 1;
  155. writel(addr, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++));
  156. }
  157. static int i2c_sirfsoc_xfer_msg(struct sirfsoc_i2c *siic, struct i2c_msg *msg)
  158. {
  159. u32 regval = readl(siic->base + SIRFSOC_I2C_CTRL);
  160. /* timeout waiting for the xfer to finish or fail */
  161. int timeout = msecs_to_jiffies((msg->len + 1) * 50);
  162. int ret = 0;
  163. i2c_sirfsoc_set_address(siic, msg);
  164. writel(regval | SIRFSOC_I2C_CMD_DONE_EN | SIRFSOC_I2C_ERR_INT_EN,
  165. siic->base + SIRFSOC_I2C_CTRL);
  166. i2c_sirfsoc_queue_cmd(siic);
  167. if (wait_for_completion_timeout(&siic->done, timeout) == 0) {
  168. siic->err_status = 1;
  169. dev_err(&siic->adapter.dev, "Transfer timeout\n");
  170. }
  171. writel(regval & ~(SIRFSOC_I2C_CMD_DONE_EN | SIRFSOC_I2C_ERR_INT_EN),
  172. siic->base + SIRFSOC_I2C_CTRL);
  173. writel(0, siic->base + SIRFSOC_I2C_CMD_START);
  174. if (siic->err_status) {
  175. writel(readl(siic->base + SIRFSOC_I2C_CTRL) | SIRFSOC_I2C_RESET,
  176. siic->base + SIRFSOC_I2C_CTRL);
  177. while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
  178. cpu_relax();
  179. ret = -EIO;
  180. }
  181. return ret;
  182. }
  183. static u32 i2c_sirfsoc_func(struct i2c_adapter *adap)
  184. {
  185. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  186. }
  187. static int i2c_sirfsoc_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
  188. int num)
  189. {
  190. struct sirfsoc_i2c *siic = adap->algo_data;
  191. int i, ret;
  192. clk_enable(siic->clk);
  193. for (i = 0; i < num; i++) {
  194. siic->buf = msgs[i].buf;
  195. siic->msg_len = msgs[i].len;
  196. siic->msg_read = !!(msgs[i].flags & I2C_M_RD);
  197. siic->err_status = 0;
  198. siic->cmd_ptr = 0;
  199. siic->finished_len = 0;
  200. siic->last = (i == (num - 1));
  201. ret = i2c_sirfsoc_xfer_msg(siic, &msgs[i]);
  202. if (ret) {
  203. clk_disable(siic->clk);
  204. return ret;
  205. }
  206. }
  207. clk_disable(siic->clk);
  208. return num;
  209. }
  210. /* I2C algorithms associated with this master controller driver */
  211. static const struct i2c_algorithm i2c_sirfsoc_algo = {
  212. .master_xfer = i2c_sirfsoc_xfer,
  213. .functionality = i2c_sirfsoc_func,
  214. };
  215. static int i2c_sirfsoc_probe(struct platform_device *pdev)
  216. {
  217. struct sirfsoc_i2c *siic;
  218. struct i2c_adapter *adap;
  219. struct resource *mem_res;
  220. struct clk *clk;
  221. int bitrate;
  222. int ctrl_speed;
  223. int irq;
  224. int err;
  225. u32 regval;
  226. clk = clk_get(&pdev->dev, NULL);
  227. if (IS_ERR(clk)) {
  228. err = PTR_ERR(clk);
  229. dev_err(&pdev->dev, "Clock get failed\n");
  230. goto err_get_clk;
  231. }
  232. err = clk_prepare(clk);
  233. if (err) {
  234. dev_err(&pdev->dev, "Clock prepare failed\n");
  235. goto err_clk_prep;
  236. }
  237. err = clk_enable(clk);
  238. if (err) {
  239. dev_err(&pdev->dev, "Clock enable failed\n");
  240. goto err_clk_en;
  241. }
  242. ctrl_speed = clk_get_rate(clk);
  243. siic = devm_kzalloc(&pdev->dev, sizeof(*siic), GFP_KERNEL);
  244. if (!siic) {
  245. dev_err(&pdev->dev, "Can't allocate driver data\n");
  246. err = -ENOMEM;
  247. goto out;
  248. }
  249. adap = &siic->adapter;
  250. adap->class = I2C_CLASS_HWMON;
  251. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  252. if (mem_res == NULL) {
  253. dev_err(&pdev->dev, "Unable to get MEM resource\n");
  254. err = -EINVAL;
  255. goto out;
  256. }
  257. siic->base = devm_ioremap_resource(&pdev->dev, mem_res);
  258. if (IS_ERR(siic->base)) {
  259. err = PTR_ERR(siic->base);
  260. goto out;
  261. }
  262. irq = platform_get_irq(pdev, 0);
  263. if (irq < 0) {
  264. err = irq;
  265. goto out;
  266. }
  267. err = devm_request_irq(&pdev->dev, irq, i2c_sirfsoc_irq, 0,
  268. dev_name(&pdev->dev), siic);
  269. if (err)
  270. goto out;
  271. adap->algo = &i2c_sirfsoc_algo;
  272. adap->algo_data = siic;
  273. adap->dev.of_node = pdev->dev.of_node;
  274. adap->dev.parent = &pdev->dev;
  275. adap->nr = pdev->id;
  276. strlcpy(adap->name, "sirfsoc-i2c", sizeof(adap->name));
  277. platform_set_drvdata(pdev, adap);
  278. init_completion(&siic->done);
  279. /* Controller Initalisation */
  280. writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
  281. while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET)
  282. cpu_relax();
  283. writel(SIRFSOC_I2C_CORE_EN | SIRFSOC_I2C_MASTER_MODE,
  284. siic->base + SIRFSOC_I2C_CTRL);
  285. siic->clk = clk;
  286. err = of_property_read_u32(pdev->dev.of_node,
  287. "clock-frequency", &bitrate);
  288. if (err < 0)
  289. bitrate = SIRFSOC_I2C_DEFAULT_SPEED;
  290. if (bitrate < 100000)
  291. regval =
  292. (2 * ctrl_speed) / (2 * bitrate * 11);
  293. else
  294. regval = ctrl_speed / (bitrate * 5);
  295. writel(regval, siic->base + SIRFSOC_I2C_CLK_CTRL);
  296. if (regval > 0xFF)
  297. writel(0xFF, siic->base + SIRFSOC_I2C_SDA_DELAY);
  298. else
  299. writel(regval, siic->base + SIRFSOC_I2C_SDA_DELAY);
  300. err = i2c_add_numbered_adapter(adap);
  301. if (err < 0) {
  302. dev_err(&pdev->dev, "Can't add new i2c adapter\n");
  303. goto out;
  304. }
  305. clk_disable(clk);
  306. of_i2c_register_devices(adap);
  307. dev_info(&pdev->dev, " I2C adapter ready to operate\n");
  308. return 0;
  309. out:
  310. clk_disable(clk);
  311. err_clk_en:
  312. clk_unprepare(clk);
  313. err_clk_prep:
  314. clk_put(clk);
  315. err_get_clk:
  316. return err;
  317. }
  318. static int i2c_sirfsoc_remove(struct platform_device *pdev)
  319. {
  320. struct i2c_adapter *adapter = platform_get_drvdata(pdev);
  321. struct sirfsoc_i2c *siic = adapter->algo_data;
  322. writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
  323. i2c_del_adapter(adapter);
  324. clk_unprepare(siic->clk);
  325. clk_put(siic->clk);
  326. return 0;
  327. }
  328. #ifdef CONFIG_PM
  329. static int i2c_sirfsoc_suspend(struct device *dev)
  330. {
  331. struct platform_device *pdev = to_platform_device(dev);
  332. struct i2c_adapter *adapter = platform_get_drvdata(pdev);
  333. struct sirfsoc_i2c *siic = adapter->algo_data;
  334. clk_enable(siic->clk);
  335. siic->sda_delay = readl(siic->base + SIRFSOC_I2C_SDA_DELAY);
  336. siic->clk_div = readl(siic->base + SIRFSOC_I2C_CLK_CTRL);
  337. clk_disable(siic->clk);
  338. return 0;
  339. }
  340. static int i2c_sirfsoc_resume(struct device *dev)
  341. {
  342. struct platform_device *pdev = to_platform_device(dev);
  343. struct i2c_adapter *adapter = platform_get_drvdata(pdev);
  344. struct sirfsoc_i2c *siic = adapter->algo_data;
  345. clk_enable(siic->clk);
  346. writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL);
  347. writel(SIRFSOC_I2C_CORE_EN | SIRFSOC_I2C_MASTER_MODE,
  348. siic->base + SIRFSOC_I2C_CTRL);
  349. writel(siic->clk_div, siic->base + SIRFSOC_I2C_CLK_CTRL);
  350. writel(siic->sda_delay, siic->base + SIRFSOC_I2C_SDA_DELAY);
  351. clk_disable(siic->clk);
  352. return 0;
  353. }
  354. static const struct dev_pm_ops i2c_sirfsoc_pm_ops = {
  355. .suspend = i2c_sirfsoc_suspend,
  356. .resume = i2c_sirfsoc_resume,
  357. };
  358. #endif
  359. static const struct of_device_id sirfsoc_i2c_of_match[] = {
  360. { .compatible = "sirf,prima2-i2c", },
  361. {},
  362. };
  363. MODULE_DEVICE_TABLE(of, sirfsoc_i2c_of_match);
  364. static struct platform_driver i2c_sirfsoc_driver = {
  365. .driver = {
  366. .name = "sirfsoc_i2c",
  367. .owner = THIS_MODULE,
  368. #ifdef CONFIG_PM
  369. .pm = &i2c_sirfsoc_pm_ops,
  370. #endif
  371. .of_match_table = sirfsoc_i2c_of_match,
  372. },
  373. .probe = i2c_sirfsoc_probe,
  374. .remove = i2c_sirfsoc_remove,
  375. };
  376. module_platform_driver(i2c_sirfsoc_driver);
  377. MODULE_DESCRIPTION("SiRF SoC I2C master controller driver");
  378. MODULE_AUTHOR("Zhiwu Song <Zhiwu.Song@csr.com>, "
  379. "Xiangzhen Ye <Xiangzhen.Ye@csr.com>");
  380. MODULE_LICENSE("GPL v2");