i2c-designware-core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Synopsys DesignWare I2C adapter driver (master only).
  3. *
  4. * Based on the TI DAVINCI I2C adapter driver.
  5. *
  6. * Copyright (C) 2006 Texas Instruments.
  7. * Copyright (C) 2007 MontaVista Software Inc.
  8. * Copyright (C) 2009 Provigent Ltd.
  9. *
  10. * ----------------------------------------------------------------------------
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. * ----------------------------------------------------------------------------
  26. *
  27. */
  28. #include <linux/export.h>
  29. #include <linux/clk.h>
  30. #include <linux/errno.h>
  31. #include <linux/err.h>
  32. #include <linux/i2c.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/io.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/delay.h>
  37. #include <linux/module.h>
  38. #include "i2c-designware-core.h"
  39. /*
  40. * Registers offset
  41. */
  42. #define DW_IC_CON 0x0
  43. #define DW_IC_TAR 0x4
  44. #define DW_IC_DATA_CMD 0x10
  45. #define DW_IC_SS_SCL_HCNT 0x14
  46. #define DW_IC_SS_SCL_LCNT 0x18
  47. #define DW_IC_FS_SCL_HCNT 0x1c
  48. #define DW_IC_FS_SCL_LCNT 0x20
  49. #define DW_IC_INTR_STAT 0x2c
  50. #define DW_IC_INTR_MASK 0x30
  51. #define DW_IC_RAW_INTR_STAT 0x34
  52. #define DW_IC_RX_TL 0x38
  53. #define DW_IC_TX_TL 0x3c
  54. #define DW_IC_CLR_INTR 0x40
  55. #define DW_IC_CLR_RX_UNDER 0x44
  56. #define DW_IC_CLR_RX_OVER 0x48
  57. #define DW_IC_CLR_TX_OVER 0x4c
  58. #define DW_IC_CLR_RD_REQ 0x50
  59. #define DW_IC_CLR_TX_ABRT 0x54
  60. #define DW_IC_CLR_RX_DONE 0x58
  61. #define DW_IC_CLR_ACTIVITY 0x5c
  62. #define DW_IC_CLR_STOP_DET 0x60
  63. #define DW_IC_CLR_START_DET 0x64
  64. #define DW_IC_CLR_GEN_CALL 0x68
  65. #define DW_IC_ENABLE 0x6c
  66. #define DW_IC_STATUS 0x70
  67. #define DW_IC_TXFLR 0x74
  68. #define DW_IC_RXFLR 0x78
  69. #define DW_IC_TX_ABRT_SOURCE 0x80
  70. #define DW_IC_COMP_PARAM_1 0xf4
  71. #define DW_IC_COMP_TYPE 0xfc
  72. #define DW_IC_COMP_TYPE_VALUE 0x44570140
  73. #define DW_IC_INTR_RX_UNDER 0x001
  74. #define DW_IC_INTR_RX_OVER 0x002
  75. #define DW_IC_INTR_RX_FULL 0x004
  76. #define DW_IC_INTR_TX_OVER 0x008
  77. #define DW_IC_INTR_TX_EMPTY 0x010
  78. #define DW_IC_INTR_RD_REQ 0x020
  79. #define DW_IC_INTR_TX_ABRT 0x040
  80. #define DW_IC_INTR_RX_DONE 0x080
  81. #define DW_IC_INTR_ACTIVITY 0x100
  82. #define DW_IC_INTR_STOP_DET 0x200
  83. #define DW_IC_INTR_START_DET 0x400
  84. #define DW_IC_INTR_GEN_CALL 0x800
  85. #define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
  86. DW_IC_INTR_TX_EMPTY | \
  87. DW_IC_INTR_TX_ABRT | \
  88. DW_IC_INTR_STOP_DET)
  89. #define DW_IC_STATUS_ACTIVITY 0x1
  90. #define DW_IC_ERR_TX_ABRT 0x1
  91. /*
  92. * status codes
  93. */
  94. #define STATUS_IDLE 0x0
  95. #define STATUS_WRITE_IN_PROGRESS 0x1
  96. #define STATUS_READ_IN_PROGRESS 0x2
  97. #define TIMEOUT 20 /* ms */
  98. /*
  99. * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
  100. *
  101. * only expected abort codes are listed here
  102. * refer to the datasheet for the full list
  103. */
  104. #define ABRT_7B_ADDR_NOACK 0
  105. #define ABRT_10ADDR1_NOACK 1
  106. #define ABRT_10ADDR2_NOACK 2
  107. #define ABRT_TXDATA_NOACK 3
  108. #define ABRT_GCALL_NOACK 4
  109. #define ABRT_GCALL_READ 5
  110. #define ABRT_SBYTE_ACKDET 7
  111. #define ABRT_SBYTE_NORSTRT 9
  112. #define ABRT_10B_RD_NORSTRT 10
  113. #define ABRT_MASTER_DIS 11
  114. #define ARB_LOST 12
  115. #define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
  116. #define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
  117. #define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
  118. #define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
  119. #define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
  120. #define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
  121. #define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
  122. #define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
  123. #define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
  124. #define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
  125. #define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
  126. #define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
  127. DW_IC_TX_ABRT_10ADDR1_NOACK | \
  128. DW_IC_TX_ABRT_10ADDR2_NOACK | \
  129. DW_IC_TX_ABRT_TXDATA_NOACK | \
  130. DW_IC_TX_ABRT_GCALL_NOACK)
  131. static char *abort_sources[] = {
  132. [ABRT_7B_ADDR_NOACK] =
  133. "slave address not acknowledged (7bit mode)",
  134. [ABRT_10ADDR1_NOACK] =
  135. "first address byte not acknowledged (10bit mode)",
  136. [ABRT_10ADDR2_NOACK] =
  137. "second address byte not acknowledged (10bit mode)",
  138. [ABRT_TXDATA_NOACK] =
  139. "data not acknowledged",
  140. [ABRT_GCALL_NOACK] =
  141. "no acknowledgement for a general call",
  142. [ABRT_GCALL_READ] =
  143. "read after general call",
  144. [ABRT_SBYTE_ACKDET] =
  145. "start byte acknowledged",
  146. [ABRT_SBYTE_NORSTRT] =
  147. "trying to send start byte when restart is disabled",
  148. [ABRT_10B_RD_NORSTRT] =
  149. "trying to read when restart is disabled (10bit mode)",
  150. [ABRT_MASTER_DIS] =
  151. "trying to use disabled adapter",
  152. [ARB_LOST] =
  153. "lost arbitration",
  154. };
  155. u32 dw_readl(struct dw_i2c_dev *dev, int offset)
  156. {
  157. u32 value;
  158. if (dev->accessor_flags & ACCESS_16BIT)
  159. value = readw(dev->base + offset) |
  160. (readw(dev->base + offset + 2) << 16);
  161. else
  162. value = readl(dev->base + offset);
  163. if (dev->accessor_flags & ACCESS_SWAP)
  164. return swab32(value);
  165. else
  166. return value;
  167. }
  168. void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
  169. {
  170. if (dev->accessor_flags & ACCESS_SWAP)
  171. b = swab32(b);
  172. if (dev->accessor_flags & ACCESS_16BIT) {
  173. writew((u16)b, dev->base + offset);
  174. writew((u16)(b >> 16), dev->base + offset + 2);
  175. } else {
  176. writel(b, dev->base + offset);
  177. }
  178. }
  179. static u32
  180. i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
  181. {
  182. /*
  183. * DesignWare I2C core doesn't seem to have solid strategy to meet
  184. * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
  185. * will result in violation of the tHD;STA spec.
  186. */
  187. if (cond)
  188. /*
  189. * Conditional expression:
  190. *
  191. * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
  192. *
  193. * This is based on the DW manuals, and represents an ideal
  194. * configuration. The resulting I2C bus speed will be
  195. * faster than any of the others.
  196. *
  197. * If your hardware is free from tHD;STA issue, try this one.
  198. */
  199. return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
  200. else
  201. /*
  202. * Conditional expression:
  203. *
  204. * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
  205. *
  206. * This is just experimental rule; the tHD;STA period turned
  207. * out to be proportinal to (_HCNT + 3). With this setting,
  208. * we could meet both tHIGH and tHD;STA timing specs.
  209. *
  210. * If unsure, you'd better to take this alternative.
  211. *
  212. * The reason why we need to take into account "tf" here,
  213. * is the same as described in i2c_dw_scl_lcnt().
  214. */
  215. return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
  216. }
  217. static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
  218. {
  219. /*
  220. * Conditional expression:
  221. *
  222. * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
  223. *
  224. * DW I2C core starts counting the SCL CNTs for the LOW period
  225. * of the SCL clock (tLOW) as soon as it pulls the SCL line.
  226. * In order to meet the tLOW timing spec, we need to take into
  227. * account the fall time of SCL signal (tf). Default tf value
  228. * should be 0.3 us, for safety.
  229. */
  230. return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
  231. }
  232. /**
  233. * i2c_dw_init() - initialize the designware i2c master hardware
  234. * @dev: device private data
  235. *
  236. * This functions configures and enables the I2C master.
  237. * This function is called during I2C init function, and in case of timeout at
  238. * run time.
  239. */
  240. int i2c_dw_init(struct dw_i2c_dev *dev)
  241. {
  242. u32 input_clock_khz;
  243. u32 hcnt, lcnt;
  244. u32 reg;
  245. input_clock_khz = dev->get_clk_rate_khz(dev);
  246. reg = dw_readl(dev, DW_IC_COMP_TYPE);
  247. if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
  248. /* Configure register endianess access */
  249. dev->accessor_flags |= ACCESS_SWAP;
  250. } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
  251. /* Configure register access mode 16bit */
  252. dev->accessor_flags |= ACCESS_16BIT;
  253. } else if (reg != DW_IC_COMP_TYPE_VALUE) {
  254. dev_err(dev->dev, "Unknown Synopsys component type: "
  255. "0x%08x\n", reg);
  256. return -ENODEV;
  257. }
  258. /* Disable the adapter */
  259. dw_writel(dev, 0, DW_IC_ENABLE);
  260. /* set standard and fast speed deviders for high/low periods */
  261. /* Standard-mode */
  262. hcnt = i2c_dw_scl_hcnt(input_clock_khz,
  263. 40, /* tHD;STA = tHIGH = 4.0 us */
  264. 3, /* tf = 0.3 us */
  265. 0, /* 0: DW default, 1: Ideal */
  266. 0); /* No offset */
  267. lcnt = i2c_dw_scl_lcnt(input_clock_khz,
  268. 47, /* tLOW = 4.7 us */
  269. 3, /* tf = 0.3 us */
  270. 0); /* No offset */
  271. dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
  272. dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
  273. dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
  274. /* Fast-mode */
  275. hcnt = i2c_dw_scl_hcnt(input_clock_khz,
  276. 6, /* tHD;STA = tHIGH = 0.6 us */
  277. 3, /* tf = 0.3 us */
  278. 0, /* 0: DW default, 1: Ideal */
  279. 0); /* No offset */
  280. lcnt = i2c_dw_scl_lcnt(input_clock_khz,
  281. 13, /* tLOW = 1.3 us */
  282. 3, /* tf = 0.3 us */
  283. 0); /* No offset */
  284. dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
  285. dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
  286. dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
  287. /* Configure Tx/Rx FIFO threshold levels */
  288. dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
  289. dw_writel(dev, 0, DW_IC_RX_TL);
  290. /* configure the i2c master */
  291. dw_writel(dev, dev->master_cfg , DW_IC_CON);
  292. return 0;
  293. }
  294. EXPORT_SYMBOL_GPL(i2c_dw_init);
  295. /*
  296. * Waiting for bus not busy
  297. */
  298. static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
  299. {
  300. int timeout = TIMEOUT;
  301. while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
  302. if (timeout <= 0) {
  303. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  304. return -ETIMEDOUT;
  305. }
  306. timeout--;
  307. mdelay(1);
  308. }
  309. return 0;
  310. }
  311. static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
  312. {
  313. struct i2c_msg *msgs = dev->msgs;
  314. u32 ic_con;
  315. /* Disable the adapter */
  316. dw_writel(dev, 0, DW_IC_ENABLE);
  317. /* set the slave (target) address */
  318. dw_writel(dev, msgs[dev->msg_write_idx].addr, DW_IC_TAR);
  319. /* if the slave address is ten bit address, enable 10BITADDR */
  320. ic_con = dw_readl(dev, DW_IC_CON);
  321. if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
  322. ic_con |= DW_IC_CON_10BITADDR_MASTER;
  323. else
  324. ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
  325. dw_writel(dev, ic_con, DW_IC_CON);
  326. /* Enable the adapter */
  327. dw_writel(dev, 1, DW_IC_ENABLE);
  328. /* Enable interrupts */
  329. dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
  330. }
  331. /*
  332. * Initiate (and continue) low level master read/write transaction.
  333. * This function is only called from i2c_dw_isr, and pumping i2c_msg
  334. * messages into the tx buffer. Even if the size of i2c_msg data is
  335. * longer than the size of the tx buffer, it handles everything.
  336. */
  337. static void
  338. i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
  339. {
  340. struct i2c_msg *msgs = dev->msgs;
  341. u32 intr_mask;
  342. int tx_limit, rx_limit;
  343. u32 addr = msgs[dev->msg_write_idx].addr;
  344. u32 buf_len = dev->tx_buf_len;
  345. u8 *buf = dev->tx_buf;
  346. intr_mask = DW_IC_INTR_DEFAULT_MASK;
  347. for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
  348. /*
  349. * if target address has changed, we need to
  350. * reprogram the target address in the i2c
  351. * adapter when we are done with this transfer
  352. */
  353. if (msgs[dev->msg_write_idx].addr != addr) {
  354. dev_err(dev->dev,
  355. "%s: invalid target address\n", __func__);
  356. dev->msg_err = -EINVAL;
  357. break;
  358. }
  359. if (msgs[dev->msg_write_idx].len == 0) {
  360. dev_err(dev->dev,
  361. "%s: invalid message length\n", __func__);
  362. dev->msg_err = -EINVAL;
  363. break;
  364. }
  365. if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
  366. /* new i2c_msg */
  367. buf = msgs[dev->msg_write_idx].buf;
  368. buf_len = msgs[dev->msg_write_idx].len;
  369. }
  370. tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
  371. rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
  372. while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
  373. u32 cmd = 0;
  374. /*
  375. * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
  376. * manually set the stop bit. However, it cannot be
  377. * detected from the registers so we set it always
  378. * when writing/reading the last byte.
  379. */
  380. if (dev->msg_write_idx == dev->msgs_num - 1 &&
  381. buf_len == 1)
  382. cmd |= BIT(9);
  383. if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
  384. dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
  385. rx_limit--;
  386. } else
  387. dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
  388. tx_limit--; buf_len--;
  389. }
  390. dev->tx_buf = buf;
  391. dev->tx_buf_len = buf_len;
  392. if (buf_len > 0) {
  393. /* more bytes to be written */
  394. dev->status |= STATUS_WRITE_IN_PROGRESS;
  395. break;
  396. } else
  397. dev->status &= ~STATUS_WRITE_IN_PROGRESS;
  398. }
  399. /*
  400. * If i2c_msg index search is completed, we don't need TX_EMPTY
  401. * interrupt any more.
  402. */
  403. if (dev->msg_write_idx == dev->msgs_num)
  404. intr_mask &= ~DW_IC_INTR_TX_EMPTY;
  405. if (dev->msg_err)
  406. intr_mask = 0;
  407. dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
  408. }
  409. static void
  410. i2c_dw_read(struct dw_i2c_dev *dev)
  411. {
  412. struct i2c_msg *msgs = dev->msgs;
  413. int rx_valid;
  414. for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
  415. u32 len;
  416. u8 *buf;
  417. if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
  418. continue;
  419. if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
  420. len = msgs[dev->msg_read_idx].len;
  421. buf = msgs[dev->msg_read_idx].buf;
  422. } else {
  423. len = dev->rx_buf_len;
  424. buf = dev->rx_buf;
  425. }
  426. rx_valid = dw_readl(dev, DW_IC_RXFLR);
  427. for (; len > 0 && rx_valid > 0; len--, rx_valid--)
  428. *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
  429. if (len > 0) {
  430. dev->status |= STATUS_READ_IN_PROGRESS;
  431. dev->rx_buf_len = len;
  432. dev->rx_buf = buf;
  433. return;
  434. } else
  435. dev->status &= ~STATUS_READ_IN_PROGRESS;
  436. }
  437. }
  438. static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
  439. {
  440. unsigned long abort_source = dev->abort_source;
  441. int i;
  442. if (abort_source & DW_IC_TX_ABRT_NOACK) {
  443. for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
  444. dev_dbg(dev->dev,
  445. "%s: %s\n", __func__, abort_sources[i]);
  446. return -EREMOTEIO;
  447. }
  448. for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
  449. dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
  450. if (abort_source & DW_IC_TX_ARB_LOST)
  451. return -EAGAIN;
  452. else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
  453. return -EINVAL; /* wrong msgs[] data */
  454. else
  455. return -EIO;
  456. }
  457. /*
  458. * Prepare controller for a transaction and call i2c_dw_xfer_msg
  459. */
  460. int
  461. i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  462. {
  463. struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
  464. int ret;
  465. dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
  466. mutex_lock(&dev->lock);
  467. pm_runtime_get_sync(dev->dev);
  468. INIT_COMPLETION(dev->cmd_complete);
  469. dev->msgs = msgs;
  470. dev->msgs_num = num;
  471. dev->cmd_err = 0;
  472. dev->msg_write_idx = 0;
  473. dev->msg_read_idx = 0;
  474. dev->msg_err = 0;
  475. dev->status = STATUS_IDLE;
  476. dev->abort_source = 0;
  477. ret = i2c_dw_wait_bus_not_busy(dev);
  478. if (ret < 0)
  479. goto done;
  480. /* start the transfers */
  481. i2c_dw_xfer_init(dev);
  482. /* wait for tx to complete */
  483. ret = wait_for_completion_interruptible_timeout(&dev->cmd_complete, HZ);
  484. if (ret == 0) {
  485. dev_err(dev->dev, "controller timed out\n");
  486. i2c_dw_init(dev);
  487. ret = -ETIMEDOUT;
  488. goto done;
  489. } else if (ret < 0)
  490. goto done;
  491. if (dev->msg_err) {
  492. ret = dev->msg_err;
  493. goto done;
  494. }
  495. /* no error */
  496. if (likely(!dev->cmd_err)) {
  497. /* Disable the adapter */
  498. dw_writel(dev, 0, DW_IC_ENABLE);
  499. ret = num;
  500. goto done;
  501. }
  502. /* We have an error */
  503. if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
  504. ret = i2c_dw_handle_tx_abort(dev);
  505. goto done;
  506. }
  507. ret = -EIO;
  508. done:
  509. pm_runtime_put(dev->dev);
  510. mutex_unlock(&dev->lock);
  511. return ret;
  512. }
  513. EXPORT_SYMBOL_GPL(i2c_dw_xfer);
  514. u32 i2c_dw_func(struct i2c_adapter *adap)
  515. {
  516. struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
  517. return dev->functionality;
  518. }
  519. EXPORT_SYMBOL_GPL(i2c_dw_func);
  520. static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
  521. {
  522. u32 stat;
  523. /*
  524. * The IC_INTR_STAT register just indicates "enabled" interrupts.
  525. * Ths unmasked raw version of interrupt status bits are available
  526. * in the IC_RAW_INTR_STAT register.
  527. *
  528. * That is,
  529. * stat = dw_readl(IC_INTR_STAT);
  530. * equals to,
  531. * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
  532. *
  533. * The raw version might be useful for debugging purposes.
  534. */
  535. stat = dw_readl(dev, DW_IC_INTR_STAT);
  536. /*
  537. * Do not use the IC_CLR_INTR register to clear interrupts, or
  538. * you'll miss some interrupts, triggered during the period from
  539. * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
  540. *
  541. * Instead, use the separately-prepared IC_CLR_* registers.
  542. */
  543. if (stat & DW_IC_INTR_RX_UNDER)
  544. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  545. if (stat & DW_IC_INTR_RX_OVER)
  546. dw_readl(dev, DW_IC_CLR_RX_OVER);
  547. if (stat & DW_IC_INTR_TX_OVER)
  548. dw_readl(dev, DW_IC_CLR_TX_OVER);
  549. if (stat & DW_IC_INTR_RD_REQ)
  550. dw_readl(dev, DW_IC_CLR_RD_REQ);
  551. if (stat & DW_IC_INTR_TX_ABRT) {
  552. /*
  553. * The IC_TX_ABRT_SOURCE register is cleared whenever
  554. * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
  555. */
  556. dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
  557. dw_readl(dev, DW_IC_CLR_TX_ABRT);
  558. }
  559. if (stat & DW_IC_INTR_RX_DONE)
  560. dw_readl(dev, DW_IC_CLR_RX_DONE);
  561. if (stat & DW_IC_INTR_ACTIVITY)
  562. dw_readl(dev, DW_IC_CLR_ACTIVITY);
  563. if (stat & DW_IC_INTR_STOP_DET)
  564. dw_readl(dev, DW_IC_CLR_STOP_DET);
  565. if (stat & DW_IC_INTR_START_DET)
  566. dw_readl(dev, DW_IC_CLR_START_DET);
  567. if (stat & DW_IC_INTR_GEN_CALL)
  568. dw_readl(dev, DW_IC_CLR_GEN_CALL);
  569. return stat;
  570. }
  571. /*
  572. * Interrupt service routine. This gets called whenever an I2C interrupt
  573. * occurs.
  574. */
  575. irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
  576. {
  577. struct dw_i2c_dev *dev = dev_id;
  578. u32 stat, enabled;
  579. enabled = dw_readl(dev, DW_IC_ENABLE);
  580. stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
  581. dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
  582. dev->adapter.name, enabled, stat);
  583. if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
  584. return IRQ_NONE;
  585. stat = i2c_dw_read_clear_intrbits(dev);
  586. if (stat & DW_IC_INTR_TX_ABRT) {
  587. dev->cmd_err |= DW_IC_ERR_TX_ABRT;
  588. dev->status = STATUS_IDLE;
  589. /*
  590. * Anytime TX_ABRT is set, the contents of the tx/rx
  591. * buffers are flushed. Make sure to skip them.
  592. */
  593. dw_writel(dev, 0, DW_IC_INTR_MASK);
  594. goto tx_aborted;
  595. }
  596. if (stat & DW_IC_INTR_RX_FULL)
  597. i2c_dw_read(dev);
  598. if (stat & DW_IC_INTR_TX_EMPTY)
  599. i2c_dw_xfer_msg(dev);
  600. /*
  601. * No need to modify or disable the interrupt mask here.
  602. * i2c_dw_xfer_msg() will take care of it according to
  603. * the current transmit status.
  604. */
  605. tx_aborted:
  606. if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
  607. complete(&dev->cmd_complete);
  608. return IRQ_HANDLED;
  609. }
  610. EXPORT_SYMBOL_GPL(i2c_dw_isr);
  611. void i2c_dw_enable(struct dw_i2c_dev *dev)
  612. {
  613. /* Enable the adapter */
  614. dw_writel(dev, 1, DW_IC_ENABLE);
  615. }
  616. EXPORT_SYMBOL_GPL(i2c_dw_enable);
  617. u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
  618. {
  619. return dw_readl(dev, DW_IC_ENABLE);
  620. }
  621. EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
  622. void i2c_dw_disable(struct dw_i2c_dev *dev)
  623. {
  624. /* Disable controller */
  625. dw_writel(dev, 0, DW_IC_ENABLE);
  626. /* Disable all interupts */
  627. dw_writel(dev, 0, DW_IC_INTR_MASK);
  628. dw_readl(dev, DW_IC_CLR_INTR);
  629. }
  630. EXPORT_SYMBOL_GPL(i2c_dw_disable);
  631. void i2c_dw_clear_int(struct dw_i2c_dev *dev)
  632. {
  633. dw_readl(dev, DW_IC_CLR_INTR);
  634. }
  635. EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
  636. void i2c_dw_disable_int(struct dw_i2c_dev *dev)
  637. {
  638. dw_writel(dev, 0, DW_IC_INTR_MASK);
  639. }
  640. EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
  641. u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
  642. {
  643. return dw_readl(dev, DW_IC_COMP_PARAM_1);
  644. }
  645. EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
  646. MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
  647. MODULE_LICENSE("GPL");