dme1737.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x, SCH5027,
  3. * and SCH5127 Super-I/O chips integrated hardware monitoring
  4. * features.
  5. * Copyright (c) 2007, 2008, 2009, 2010 Juerg Haefliger <juergh@gmail.com>
  6. *
  7. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  8. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  9. * if a SCH311x or SCH5127 chip is found. Both types of chips have very
  10. * similar hardware monitoring capabilities but differ in the way they can be
  11. * accessed.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/slab.h>
  31. #include <linux/jiffies.h>
  32. #include <linux/i2c.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/hwmon.h>
  35. #include <linux/hwmon-sysfs.h>
  36. #include <linux/hwmon-vid.h>
  37. #include <linux/err.h>
  38. #include <linux/mutex.h>
  39. #include <linux/acpi.h>
  40. #include <linux/io.h>
  41. /* ISA device, if found */
  42. static struct platform_device *pdev;
  43. /* Module load parameters */
  44. static bool force_start;
  45. module_param(force_start, bool, 0);
  46. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  47. static unsigned short force_id;
  48. module_param(force_id, ushort, 0);
  49. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  50. static bool probe_all_addr;
  51. module_param(probe_all_addr, bool, 0);
  52. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  53. "addresses");
  54. /* Addresses to scan */
  55. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  56. enum chips { dme1737, sch5027, sch311x, sch5127 };
  57. /* ---------------------------------------------------------------------
  58. * Registers
  59. *
  60. * The sensors are defined as follows:
  61. *
  62. * Voltages Temperatures
  63. * -------- ------------
  64. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  65. * in1 Vccp (proc core) temp2 Internal temp
  66. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  67. * in3 +5V
  68. * in4 +12V
  69. * in5 VTR (+3.3V stby)
  70. * in6 Vbat
  71. * in7 Vtrip (sch5127 only)
  72. *
  73. * --------------------------------------------------------------------- */
  74. /* Voltages (in) numbered 0-7 (ix) */
  75. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) : \
  76. (ix) < 7 ? 0x94 + (ix) : \
  77. 0x1f)
  78. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  79. : 0x91 + (ix) * 2)
  80. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  81. : 0x92 + (ix) * 2)
  82. /* Temperatures (temp) numbered 0-2 (ix) */
  83. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  84. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  85. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  86. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  87. : 0x1c + (ix))
  88. /*
  89. * Voltage and temperature LSBs
  90. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  91. * IN_TEMP_LSB(0) = [in5, in6]
  92. * IN_TEMP_LSB(1) = [temp3, temp1]
  93. * IN_TEMP_LSB(2) = [in4, temp2]
  94. * IN_TEMP_LSB(3) = [in3, in0]
  95. * IN_TEMP_LSB(4) = [in2, in1]
  96. * IN_TEMP_LSB(5) = [res, in7]
  97. */
  98. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  99. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0, 5};
  100. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4, 4};
  101. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  102. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  103. /* Fans numbered 0-5 (ix) */
  104. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  105. : 0xa1 + (ix) * 2)
  106. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  107. : 0xa5 + (ix) * 2)
  108. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  109. : 0xb2 + (ix))
  110. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  111. /* PWMs numbered 0-2, 4-5 (ix) */
  112. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  113. : 0xa1 + (ix))
  114. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  115. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  116. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  117. : 0xa3 + (ix))
  118. /*
  119. * The layout of the ramp rate registers is different from the other pwm
  120. * registers. The bits for the 3 PWMs are stored in 2 registers:
  121. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  122. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0]
  123. */
  124. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  125. /* Thermal zones 0-2 */
  126. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  127. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  128. /*
  129. * The layout of the hysteresis registers is different from the other zone
  130. * registers. The bits for the 3 zones are stored in 2 registers:
  131. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  132. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES]
  133. */
  134. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  135. /*
  136. * Alarm registers and bit mapping
  137. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  138. * alarm value [0, ALARM3, ALARM2, ALARM1].
  139. */
  140. #define DME1737_REG_ALARM1 0x41
  141. #define DME1737_REG_ALARM2 0x42
  142. #define DME1737_REG_ALARM3 0x83
  143. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17, 18};
  144. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  145. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  146. /* Miscellaneous registers */
  147. #define DME1737_REG_DEVICE 0x3d
  148. #define DME1737_REG_COMPANY 0x3e
  149. #define DME1737_REG_VERSTEP 0x3f
  150. #define DME1737_REG_CONFIG 0x40
  151. #define DME1737_REG_CONFIG2 0x7f
  152. #define DME1737_REG_VID 0x43
  153. #define DME1737_REG_TACH_PWM 0x81
  154. /* ---------------------------------------------------------------------
  155. * Misc defines
  156. * --------------------------------------------------------------------- */
  157. /* Chip identification */
  158. #define DME1737_COMPANY_SMSC 0x5c
  159. #define DME1737_VERSTEP 0x88
  160. #define DME1737_VERSTEP_MASK 0xf8
  161. #define SCH311X_DEVICE 0x8c
  162. #define SCH5027_VERSTEP 0x69
  163. #define SCH5127_DEVICE 0x8e
  164. /* Device ID values (global configuration register index 0x20) */
  165. #define DME1737_ID_1 0x77
  166. #define DME1737_ID_2 0x78
  167. #define SCH3112_ID 0x7c
  168. #define SCH3114_ID 0x7d
  169. #define SCH3116_ID 0x7f
  170. #define SCH5027_ID 0x89
  171. #define SCH5127_ID 0x86
  172. /* Length of ISA address segment */
  173. #define DME1737_EXTENT 2
  174. /* chip-dependent features */
  175. #define HAS_TEMP_OFFSET (1 << 0) /* bit 0 */
  176. #define HAS_VID (1 << 1) /* bit 1 */
  177. #define HAS_ZONE3 (1 << 2) /* bit 2 */
  178. #define HAS_ZONE_HYST (1 << 3) /* bit 3 */
  179. #define HAS_PWM_MIN (1 << 4) /* bit 4 */
  180. #define HAS_FAN(ix) (1 << ((ix) + 5)) /* bits 5-10 */
  181. #define HAS_PWM(ix) (1 << ((ix) + 11)) /* bits 11-16 */
  182. #define HAS_IN7 (1 << 17) /* bit 17 */
  183. /* ---------------------------------------------------------------------
  184. * Data structures and manipulation thereof
  185. * --------------------------------------------------------------------- */
  186. struct dme1737_data {
  187. struct i2c_client *client; /* for I2C devices only */
  188. struct device *hwmon_dev;
  189. const char *name;
  190. unsigned int addr; /* for ISA devices only */
  191. struct mutex update_lock;
  192. int valid; /* !=0 if following fields are valid */
  193. unsigned long last_update; /* in jiffies */
  194. unsigned long last_vbat; /* in jiffies */
  195. enum chips type;
  196. const int *in_nominal; /* pointer to IN_NOMINAL array */
  197. u8 vid;
  198. u8 pwm_rr_en;
  199. u32 has_features;
  200. /* Register values */
  201. u16 in[8];
  202. u8 in_min[8];
  203. u8 in_max[8];
  204. s16 temp[3];
  205. s8 temp_min[3];
  206. s8 temp_max[3];
  207. s8 temp_offset[3];
  208. u8 config;
  209. u8 config2;
  210. u8 vrm;
  211. u16 fan[6];
  212. u16 fan_min[6];
  213. u8 fan_max[2];
  214. u8 fan_opt[6];
  215. u8 pwm[6];
  216. u8 pwm_min[3];
  217. u8 pwm_config[3];
  218. u8 pwm_acz[3];
  219. u8 pwm_freq[6];
  220. u8 pwm_rr[2];
  221. u8 zone_low[3];
  222. u8 zone_abs[3];
  223. u8 zone_hyst[2];
  224. u32 alarms;
  225. };
  226. /* Nominal voltage values */
  227. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  228. 3300};
  229. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  230. 3300};
  231. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  232. 3300};
  233. static const int IN_NOMINAL_SCH5127[] = {2500, 2250, 3300, 1125, 1125, 3300,
  234. 3300, 1500};
  235. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  236. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  237. (type) == sch5127 ? IN_NOMINAL_SCH5127 : \
  238. IN_NOMINAL_DME1737)
  239. /*
  240. * Voltage input
  241. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  242. * resolution.
  243. */
  244. static inline int IN_FROM_REG(int reg, int nominal, int res)
  245. {
  246. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  247. }
  248. static inline int IN_TO_REG(int val, int nominal)
  249. {
  250. return clamp_val((val * 192 + nominal / 2) / nominal, 0, 255);
  251. }
  252. /*
  253. * Temperature input
  254. * The register values represent temperatures in 2's complement notation from
  255. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  256. * values have 8 bits resolution.
  257. */
  258. static inline int TEMP_FROM_REG(int reg, int res)
  259. {
  260. return (reg * 1000) >> (res - 8);
  261. }
  262. static inline int TEMP_TO_REG(int val)
  263. {
  264. return clamp_val((val < 0 ? val - 500 : val + 500) / 1000, -128, 127);
  265. }
  266. /* Temperature range */
  267. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  268. 10000, 13333, 16000, 20000, 26666, 32000,
  269. 40000, 53333, 80000};
  270. static inline int TEMP_RANGE_FROM_REG(int reg)
  271. {
  272. return TEMP_RANGE[(reg >> 4) & 0x0f];
  273. }
  274. static int TEMP_RANGE_TO_REG(int val, int reg)
  275. {
  276. int i;
  277. for (i = 15; i > 0; i--) {
  278. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2)
  279. break;
  280. }
  281. return (reg & 0x0f) | (i << 4);
  282. }
  283. /*
  284. * Temperature hysteresis
  285. * Register layout:
  286. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  287. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx]
  288. */
  289. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  290. {
  291. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  292. }
  293. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  294. {
  295. int hyst = clamp_val((val + 500) / 1000, 0, 15);
  296. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  297. }
  298. /* Fan input RPM */
  299. static inline int FAN_FROM_REG(int reg, int tpc)
  300. {
  301. if (tpc)
  302. return tpc * reg;
  303. else
  304. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  305. }
  306. static inline int FAN_TO_REG(int val, int tpc)
  307. {
  308. if (tpc) {
  309. return clamp_val(val / tpc, 0, 0xffff);
  310. } else {
  311. return (val <= 0) ? 0xffff :
  312. clamp_val(90000 * 60 / val, 0, 0xfffe);
  313. }
  314. }
  315. /*
  316. * Fan TPC (tach pulse count)
  317. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  318. * is configured in legacy (non-tpc) mode
  319. */
  320. static inline int FAN_TPC_FROM_REG(int reg)
  321. {
  322. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  323. }
  324. /*
  325. * Fan type
  326. * The type of a fan is expressed in number of pulses-per-revolution that it
  327. * emits
  328. */
  329. static inline int FAN_TYPE_FROM_REG(int reg)
  330. {
  331. int edge = (reg >> 1) & 0x03;
  332. return (edge > 0) ? 1 << (edge - 1) : 0;
  333. }
  334. static inline int FAN_TYPE_TO_REG(int val, int reg)
  335. {
  336. int edge = (val == 4) ? 3 : val;
  337. return (reg & 0xf9) | (edge << 1);
  338. }
  339. /* Fan max RPM */
  340. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  341. 0x11, 0x0f, 0x0e};
  342. static int FAN_MAX_FROM_REG(int reg)
  343. {
  344. int i;
  345. for (i = 10; i > 0; i--) {
  346. if (reg == FAN_MAX[i])
  347. break;
  348. }
  349. return 1000 + i * 500;
  350. }
  351. static int FAN_MAX_TO_REG(int val)
  352. {
  353. int i;
  354. for (i = 10; i > 0; i--) {
  355. if (val > (1000 + (i - 1) * 500))
  356. break;
  357. }
  358. return FAN_MAX[i];
  359. }
  360. /*
  361. * PWM enable
  362. * Register to enable mapping:
  363. * 000: 2 fan on zone 1 auto
  364. * 001: 2 fan on zone 2 auto
  365. * 010: 2 fan on zone 3 auto
  366. * 011: 0 fan full on
  367. * 100: -1 fan disabled
  368. * 101: 2 fan on hottest of zones 2,3 auto
  369. * 110: 2 fan on hottest of zones 1,2,3 auto
  370. * 111: 1 fan in manual mode
  371. */
  372. static inline int PWM_EN_FROM_REG(int reg)
  373. {
  374. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  375. return en[(reg >> 5) & 0x07];
  376. }
  377. static inline int PWM_EN_TO_REG(int val, int reg)
  378. {
  379. int en = (val == 1) ? 7 : 3;
  380. return (reg & 0x1f) | ((en & 0x07) << 5);
  381. }
  382. /*
  383. * PWM auto channels zone
  384. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  385. * corresponding to zone x+1):
  386. * 000: 001 fan on zone 1 auto
  387. * 001: 010 fan on zone 2 auto
  388. * 010: 100 fan on zone 3 auto
  389. * 011: 000 fan full on
  390. * 100: 000 fan disabled
  391. * 101: 110 fan on hottest of zones 2,3 auto
  392. * 110: 111 fan on hottest of zones 1,2,3 auto
  393. * 111: 000 fan in manual mode
  394. */
  395. static inline int PWM_ACZ_FROM_REG(int reg)
  396. {
  397. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  398. return acz[(reg >> 5) & 0x07];
  399. }
  400. static inline int PWM_ACZ_TO_REG(int val, int reg)
  401. {
  402. int acz = (val == 4) ? 2 : val - 1;
  403. return (reg & 0x1f) | ((acz & 0x07) << 5);
  404. }
  405. /* PWM frequency */
  406. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  407. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  408. static inline int PWM_FREQ_FROM_REG(int reg)
  409. {
  410. return PWM_FREQ[reg & 0x0f];
  411. }
  412. static int PWM_FREQ_TO_REG(int val, int reg)
  413. {
  414. int i;
  415. /* the first two cases are special - stupid chip design! */
  416. if (val > 27500) {
  417. i = 10;
  418. } else if (val > 22500) {
  419. i = 11;
  420. } else {
  421. for (i = 9; i > 0; i--) {
  422. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2)
  423. break;
  424. }
  425. }
  426. return (reg & 0xf0) | i;
  427. }
  428. /*
  429. * PWM ramp rate
  430. * Register layout:
  431. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  432. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0]
  433. */
  434. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  435. static inline int PWM_RR_FROM_REG(int reg, int ix)
  436. {
  437. int rr = (ix == 1) ? reg >> 4 : reg;
  438. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  439. }
  440. static int PWM_RR_TO_REG(int val, int ix, int reg)
  441. {
  442. int i;
  443. for (i = 0; i < 7; i++) {
  444. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2)
  445. break;
  446. }
  447. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  448. }
  449. /* PWM ramp rate enable */
  450. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  451. {
  452. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  453. }
  454. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  455. {
  456. int en = (ix == 1) ? 0x80 : 0x08;
  457. return val ? reg | en : reg & ~en;
  458. }
  459. /*
  460. * PWM min/off
  461. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  462. * the register layout).
  463. */
  464. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  465. {
  466. return (reg >> (ix + 5)) & 0x01;
  467. }
  468. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  469. {
  470. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  471. }
  472. /* ---------------------------------------------------------------------
  473. * Device I/O access
  474. *
  475. * ISA access is performed through an index/data register pair and needs to
  476. * be protected by a mutex during runtime (not required for initialization).
  477. * We use data->update_lock for this and need to ensure that we acquire it
  478. * before calling dme1737_read or dme1737_write.
  479. * --------------------------------------------------------------------- */
  480. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  481. {
  482. struct i2c_client *client = data->client;
  483. s32 val;
  484. if (client) { /* I2C device */
  485. val = i2c_smbus_read_byte_data(client, reg);
  486. if (val < 0) {
  487. dev_warn(&client->dev, "Read from register "
  488. "0x%02x failed! Please report to the driver "
  489. "maintainer.\n", reg);
  490. }
  491. } else { /* ISA device */
  492. outb(reg, data->addr);
  493. val = inb(data->addr + 1);
  494. }
  495. return val;
  496. }
  497. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  498. {
  499. struct i2c_client *client = data->client;
  500. s32 res = 0;
  501. if (client) { /* I2C device */
  502. res = i2c_smbus_write_byte_data(client, reg, val);
  503. if (res < 0) {
  504. dev_warn(&client->dev, "Write to register "
  505. "0x%02x failed! Please report to the driver "
  506. "maintainer.\n", reg);
  507. }
  508. } else { /* ISA device */
  509. outb(reg, data->addr);
  510. outb(val, data->addr + 1);
  511. }
  512. return res;
  513. }
  514. static struct dme1737_data *dme1737_update_device(struct device *dev)
  515. {
  516. struct dme1737_data *data = dev_get_drvdata(dev);
  517. int ix;
  518. u8 lsb[6];
  519. mutex_lock(&data->update_lock);
  520. /* Enable a Vbat monitoring cycle every 10 mins */
  521. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  522. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  523. DME1737_REG_CONFIG) | 0x10);
  524. data->last_vbat = jiffies;
  525. }
  526. /* Sample register contents every 1 sec */
  527. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  528. if (data->has_features & HAS_VID) {
  529. data->vid = dme1737_read(data, DME1737_REG_VID) &
  530. 0x3f;
  531. }
  532. /* In (voltage) registers */
  533. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  534. /*
  535. * Voltage inputs are stored as 16 bit values even
  536. * though they have only 12 bits resolution. This is
  537. * to make it consistent with the temp inputs.
  538. */
  539. if (ix == 7 && !(data->has_features & HAS_IN7))
  540. continue;
  541. data->in[ix] = dme1737_read(data,
  542. DME1737_REG_IN(ix)) << 8;
  543. data->in_min[ix] = dme1737_read(data,
  544. DME1737_REG_IN_MIN(ix));
  545. data->in_max[ix] = dme1737_read(data,
  546. DME1737_REG_IN_MAX(ix));
  547. }
  548. /* Temp registers */
  549. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  550. /*
  551. * Temp inputs are stored as 16 bit values even
  552. * though they have only 12 bits resolution. This is
  553. * to take advantage of implicit conversions between
  554. * register values (2's complement) and temp values
  555. * (signed decimal).
  556. */
  557. data->temp[ix] = dme1737_read(data,
  558. DME1737_REG_TEMP(ix)) << 8;
  559. data->temp_min[ix] = dme1737_read(data,
  560. DME1737_REG_TEMP_MIN(ix));
  561. data->temp_max[ix] = dme1737_read(data,
  562. DME1737_REG_TEMP_MAX(ix));
  563. if (data->has_features & HAS_TEMP_OFFSET) {
  564. data->temp_offset[ix] = dme1737_read(data,
  565. DME1737_REG_TEMP_OFFSET(ix));
  566. }
  567. }
  568. /*
  569. * In and temp LSB registers
  570. * The LSBs are latched when the MSBs are read, so the order in
  571. * which the registers are read (MSB first, then LSB) is
  572. * important!
  573. */
  574. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  575. if (ix == 5 && !(data->has_features & HAS_IN7))
  576. continue;
  577. lsb[ix] = dme1737_read(data,
  578. DME1737_REG_IN_TEMP_LSB(ix));
  579. }
  580. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  581. if (ix == 7 && !(data->has_features & HAS_IN7))
  582. continue;
  583. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  584. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  585. }
  586. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  587. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  588. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  589. }
  590. /* Fan registers */
  591. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  592. /*
  593. * Skip reading registers if optional fans are not
  594. * present
  595. */
  596. if (!(data->has_features & HAS_FAN(ix)))
  597. continue;
  598. data->fan[ix] = dme1737_read(data,
  599. DME1737_REG_FAN(ix));
  600. data->fan[ix] |= dme1737_read(data,
  601. DME1737_REG_FAN(ix) + 1) << 8;
  602. data->fan_min[ix] = dme1737_read(data,
  603. DME1737_REG_FAN_MIN(ix));
  604. data->fan_min[ix] |= dme1737_read(data,
  605. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  606. data->fan_opt[ix] = dme1737_read(data,
  607. DME1737_REG_FAN_OPT(ix));
  608. /* fan_max exists only for fan[5-6] */
  609. if (ix > 3) {
  610. data->fan_max[ix - 4] = dme1737_read(data,
  611. DME1737_REG_FAN_MAX(ix));
  612. }
  613. }
  614. /* PWM registers */
  615. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  616. /*
  617. * Skip reading registers if optional PWMs are not
  618. * present
  619. */
  620. if (!(data->has_features & HAS_PWM(ix)))
  621. continue;
  622. data->pwm[ix] = dme1737_read(data,
  623. DME1737_REG_PWM(ix));
  624. data->pwm_freq[ix] = dme1737_read(data,
  625. DME1737_REG_PWM_FREQ(ix));
  626. /* pwm_config and pwm_min exist only for pwm[1-3] */
  627. if (ix < 3) {
  628. data->pwm_config[ix] = dme1737_read(data,
  629. DME1737_REG_PWM_CONFIG(ix));
  630. data->pwm_min[ix] = dme1737_read(data,
  631. DME1737_REG_PWM_MIN(ix));
  632. }
  633. }
  634. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  635. data->pwm_rr[ix] = dme1737_read(data,
  636. DME1737_REG_PWM_RR(ix));
  637. }
  638. /* Thermal zone registers */
  639. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  640. /* Skip reading registers if zone3 is not present */
  641. if ((ix == 2) && !(data->has_features & HAS_ZONE3))
  642. continue;
  643. /* sch5127 zone2 registers are special */
  644. if ((ix == 1) && (data->type == sch5127)) {
  645. data->zone_low[1] = dme1737_read(data,
  646. DME1737_REG_ZONE_LOW(2));
  647. data->zone_abs[1] = dme1737_read(data,
  648. DME1737_REG_ZONE_ABS(2));
  649. } else {
  650. data->zone_low[ix] = dme1737_read(data,
  651. DME1737_REG_ZONE_LOW(ix));
  652. data->zone_abs[ix] = dme1737_read(data,
  653. DME1737_REG_ZONE_ABS(ix));
  654. }
  655. }
  656. if (data->has_features & HAS_ZONE_HYST) {
  657. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  658. data->zone_hyst[ix] = dme1737_read(data,
  659. DME1737_REG_ZONE_HYST(ix));
  660. }
  661. }
  662. /* Alarm registers */
  663. data->alarms = dme1737_read(data,
  664. DME1737_REG_ALARM1);
  665. /*
  666. * Bit 7 tells us if the other alarm registers are non-zero and
  667. * therefore also need to be read
  668. */
  669. if (data->alarms & 0x80) {
  670. data->alarms |= dme1737_read(data,
  671. DME1737_REG_ALARM2) << 8;
  672. data->alarms |= dme1737_read(data,
  673. DME1737_REG_ALARM3) << 16;
  674. }
  675. /*
  676. * The ISA chips require explicit clearing of alarm bits.
  677. * Don't worry, an alarm will come back if the condition
  678. * that causes it still exists
  679. */
  680. if (!data->client) {
  681. if (data->alarms & 0xff0000)
  682. dme1737_write(data, DME1737_REG_ALARM3, 0xff);
  683. if (data->alarms & 0xff00)
  684. dme1737_write(data, DME1737_REG_ALARM2, 0xff);
  685. if (data->alarms & 0xff)
  686. dme1737_write(data, DME1737_REG_ALARM1, 0xff);
  687. }
  688. data->last_update = jiffies;
  689. data->valid = 1;
  690. }
  691. mutex_unlock(&data->update_lock);
  692. return data;
  693. }
  694. /* ---------------------------------------------------------------------
  695. * Voltage sysfs attributes
  696. * ix = [0-7]
  697. * --------------------------------------------------------------------- */
  698. #define SYS_IN_INPUT 0
  699. #define SYS_IN_MIN 1
  700. #define SYS_IN_MAX 2
  701. #define SYS_IN_ALARM 3
  702. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  703. char *buf)
  704. {
  705. struct dme1737_data *data = dme1737_update_device(dev);
  706. struct sensor_device_attribute_2
  707. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  708. int ix = sensor_attr_2->index;
  709. int fn = sensor_attr_2->nr;
  710. int res;
  711. switch (fn) {
  712. case SYS_IN_INPUT:
  713. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  714. break;
  715. case SYS_IN_MIN:
  716. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  717. break;
  718. case SYS_IN_MAX:
  719. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  720. break;
  721. case SYS_IN_ALARM:
  722. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  723. break;
  724. default:
  725. res = 0;
  726. dev_dbg(dev, "Unknown function %d.\n", fn);
  727. }
  728. return sprintf(buf, "%d\n", res);
  729. }
  730. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  731. const char *buf, size_t count)
  732. {
  733. struct dme1737_data *data = dev_get_drvdata(dev);
  734. struct sensor_device_attribute_2
  735. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  736. int ix = sensor_attr_2->index;
  737. int fn = sensor_attr_2->nr;
  738. long val;
  739. int err;
  740. err = kstrtol(buf, 10, &val);
  741. if (err)
  742. return err;
  743. mutex_lock(&data->update_lock);
  744. switch (fn) {
  745. case SYS_IN_MIN:
  746. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  747. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  748. data->in_min[ix]);
  749. break;
  750. case SYS_IN_MAX:
  751. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  752. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  753. data->in_max[ix]);
  754. break;
  755. default:
  756. dev_dbg(dev, "Unknown function %d.\n", fn);
  757. }
  758. mutex_unlock(&data->update_lock);
  759. return count;
  760. }
  761. /* ---------------------------------------------------------------------
  762. * Temperature sysfs attributes
  763. * ix = [0-2]
  764. * --------------------------------------------------------------------- */
  765. #define SYS_TEMP_INPUT 0
  766. #define SYS_TEMP_MIN 1
  767. #define SYS_TEMP_MAX 2
  768. #define SYS_TEMP_OFFSET 3
  769. #define SYS_TEMP_ALARM 4
  770. #define SYS_TEMP_FAULT 5
  771. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  772. char *buf)
  773. {
  774. struct dme1737_data *data = dme1737_update_device(dev);
  775. struct sensor_device_attribute_2
  776. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  777. int ix = sensor_attr_2->index;
  778. int fn = sensor_attr_2->nr;
  779. int res;
  780. switch (fn) {
  781. case SYS_TEMP_INPUT:
  782. res = TEMP_FROM_REG(data->temp[ix], 16);
  783. break;
  784. case SYS_TEMP_MIN:
  785. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  786. break;
  787. case SYS_TEMP_MAX:
  788. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  789. break;
  790. case SYS_TEMP_OFFSET:
  791. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  792. break;
  793. case SYS_TEMP_ALARM:
  794. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  795. break;
  796. case SYS_TEMP_FAULT:
  797. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  798. break;
  799. default:
  800. res = 0;
  801. dev_dbg(dev, "Unknown function %d.\n", fn);
  802. }
  803. return sprintf(buf, "%d\n", res);
  804. }
  805. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  806. const char *buf, size_t count)
  807. {
  808. struct dme1737_data *data = dev_get_drvdata(dev);
  809. struct sensor_device_attribute_2
  810. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  811. int ix = sensor_attr_2->index;
  812. int fn = sensor_attr_2->nr;
  813. long val;
  814. int err;
  815. err = kstrtol(buf, 10, &val);
  816. if (err)
  817. return err;
  818. mutex_lock(&data->update_lock);
  819. switch (fn) {
  820. case SYS_TEMP_MIN:
  821. data->temp_min[ix] = TEMP_TO_REG(val);
  822. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  823. data->temp_min[ix]);
  824. break;
  825. case SYS_TEMP_MAX:
  826. data->temp_max[ix] = TEMP_TO_REG(val);
  827. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  828. data->temp_max[ix]);
  829. break;
  830. case SYS_TEMP_OFFSET:
  831. data->temp_offset[ix] = TEMP_TO_REG(val);
  832. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  833. data->temp_offset[ix]);
  834. break;
  835. default:
  836. dev_dbg(dev, "Unknown function %d.\n", fn);
  837. }
  838. mutex_unlock(&data->update_lock);
  839. return count;
  840. }
  841. /* ---------------------------------------------------------------------
  842. * Zone sysfs attributes
  843. * ix = [0-2]
  844. * --------------------------------------------------------------------- */
  845. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  846. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  847. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  848. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  849. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  850. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  851. char *buf)
  852. {
  853. struct dme1737_data *data = dme1737_update_device(dev);
  854. struct sensor_device_attribute_2
  855. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  856. int ix = sensor_attr_2->index;
  857. int fn = sensor_attr_2->nr;
  858. int res;
  859. switch (fn) {
  860. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  861. /* check config2 for non-standard temp-to-zone mapping */
  862. if ((ix == 1) && (data->config2 & 0x02))
  863. res = 4;
  864. else
  865. res = 1 << ix;
  866. break;
  867. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  868. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  869. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  870. break;
  871. case SYS_ZONE_AUTO_POINT1_TEMP:
  872. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  873. break;
  874. case SYS_ZONE_AUTO_POINT2_TEMP:
  875. /* pwm_freq holds the temp range bits in the upper nibble */
  876. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  877. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  878. break;
  879. case SYS_ZONE_AUTO_POINT3_TEMP:
  880. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  881. break;
  882. default:
  883. res = 0;
  884. dev_dbg(dev, "Unknown function %d.\n", fn);
  885. }
  886. return sprintf(buf, "%d\n", res);
  887. }
  888. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  889. const char *buf, size_t count)
  890. {
  891. struct dme1737_data *data = dev_get_drvdata(dev);
  892. struct sensor_device_attribute_2
  893. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  894. int ix = sensor_attr_2->index;
  895. int fn = sensor_attr_2->nr;
  896. long val;
  897. int err;
  898. err = kstrtol(buf, 10, &val);
  899. if (err)
  900. return err;
  901. mutex_lock(&data->update_lock);
  902. switch (fn) {
  903. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  904. /* Refresh the cache */
  905. data->zone_low[ix] = dme1737_read(data,
  906. DME1737_REG_ZONE_LOW(ix));
  907. /* Modify the temp hyst value */
  908. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  909. TEMP_FROM_REG(data->zone_low[ix], 8) -
  910. val, ix, dme1737_read(data,
  911. DME1737_REG_ZONE_HYST(ix == 2)));
  912. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  913. data->zone_hyst[ix == 2]);
  914. break;
  915. case SYS_ZONE_AUTO_POINT1_TEMP:
  916. data->zone_low[ix] = TEMP_TO_REG(val);
  917. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  918. data->zone_low[ix]);
  919. break;
  920. case SYS_ZONE_AUTO_POINT2_TEMP:
  921. /* Refresh the cache */
  922. data->zone_low[ix] = dme1737_read(data,
  923. DME1737_REG_ZONE_LOW(ix));
  924. /*
  925. * Modify the temp range value (which is stored in the upper
  926. * nibble of the pwm_freq register)
  927. */
  928. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  929. TEMP_FROM_REG(data->zone_low[ix], 8),
  930. dme1737_read(data,
  931. DME1737_REG_PWM_FREQ(ix)));
  932. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  933. data->pwm_freq[ix]);
  934. break;
  935. case SYS_ZONE_AUTO_POINT3_TEMP:
  936. data->zone_abs[ix] = TEMP_TO_REG(val);
  937. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  938. data->zone_abs[ix]);
  939. break;
  940. default:
  941. dev_dbg(dev, "Unknown function %d.\n", fn);
  942. }
  943. mutex_unlock(&data->update_lock);
  944. return count;
  945. }
  946. /* ---------------------------------------------------------------------
  947. * Fan sysfs attributes
  948. * ix = [0-5]
  949. * --------------------------------------------------------------------- */
  950. #define SYS_FAN_INPUT 0
  951. #define SYS_FAN_MIN 1
  952. #define SYS_FAN_MAX 2
  953. #define SYS_FAN_ALARM 3
  954. #define SYS_FAN_TYPE 4
  955. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  956. char *buf)
  957. {
  958. struct dme1737_data *data = dme1737_update_device(dev);
  959. struct sensor_device_attribute_2
  960. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  961. int ix = sensor_attr_2->index;
  962. int fn = sensor_attr_2->nr;
  963. int res;
  964. switch (fn) {
  965. case SYS_FAN_INPUT:
  966. res = FAN_FROM_REG(data->fan[ix],
  967. ix < 4 ? 0 :
  968. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  969. break;
  970. case SYS_FAN_MIN:
  971. res = FAN_FROM_REG(data->fan_min[ix],
  972. ix < 4 ? 0 :
  973. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  974. break;
  975. case SYS_FAN_MAX:
  976. /* only valid for fan[5-6] */
  977. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  978. break;
  979. case SYS_FAN_ALARM:
  980. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  981. break;
  982. case SYS_FAN_TYPE:
  983. /* only valid for fan[1-4] */
  984. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  985. break;
  986. default:
  987. res = 0;
  988. dev_dbg(dev, "Unknown function %d.\n", fn);
  989. }
  990. return sprintf(buf, "%d\n", res);
  991. }
  992. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  993. const char *buf, size_t count)
  994. {
  995. struct dme1737_data *data = dev_get_drvdata(dev);
  996. struct sensor_device_attribute_2
  997. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  998. int ix = sensor_attr_2->index;
  999. int fn = sensor_attr_2->nr;
  1000. long val;
  1001. int err;
  1002. err = kstrtol(buf, 10, &val);
  1003. if (err)
  1004. return err;
  1005. mutex_lock(&data->update_lock);
  1006. switch (fn) {
  1007. case SYS_FAN_MIN:
  1008. if (ix < 4) {
  1009. data->fan_min[ix] = FAN_TO_REG(val, 0);
  1010. } else {
  1011. /* Refresh the cache */
  1012. data->fan_opt[ix] = dme1737_read(data,
  1013. DME1737_REG_FAN_OPT(ix));
  1014. /* Modify the fan min value */
  1015. data->fan_min[ix] = FAN_TO_REG(val,
  1016. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  1017. }
  1018. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  1019. data->fan_min[ix] & 0xff);
  1020. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  1021. data->fan_min[ix] >> 8);
  1022. break;
  1023. case SYS_FAN_MAX:
  1024. /* Only valid for fan[5-6] */
  1025. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  1026. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  1027. data->fan_max[ix - 4]);
  1028. break;
  1029. case SYS_FAN_TYPE:
  1030. /* Only valid for fan[1-4] */
  1031. if (!(val == 1 || val == 2 || val == 4)) {
  1032. count = -EINVAL;
  1033. dev_warn(dev, "Fan type value %ld not "
  1034. "supported. Choose one of 1, 2, or 4.\n",
  1035. val);
  1036. goto exit;
  1037. }
  1038. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  1039. DME1737_REG_FAN_OPT(ix)));
  1040. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  1041. data->fan_opt[ix]);
  1042. break;
  1043. default:
  1044. dev_dbg(dev, "Unknown function %d.\n", fn);
  1045. }
  1046. exit:
  1047. mutex_unlock(&data->update_lock);
  1048. return count;
  1049. }
  1050. /* ---------------------------------------------------------------------
  1051. * PWM sysfs attributes
  1052. * ix = [0-4]
  1053. * --------------------------------------------------------------------- */
  1054. #define SYS_PWM 0
  1055. #define SYS_PWM_FREQ 1
  1056. #define SYS_PWM_ENABLE 2
  1057. #define SYS_PWM_RAMP_RATE 3
  1058. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  1059. #define SYS_PWM_AUTO_PWM_MIN 5
  1060. #define SYS_PWM_AUTO_POINT1_PWM 6
  1061. #define SYS_PWM_AUTO_POINT2_PWM 7
  1062. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  1063. char *buf)
  1064. {
  1065. struct dme1737_data *data = dme1737_update_device(dev);
  1066. struct sensor_device_attribute_2
  1067. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1068. int ix = sensor_attr_2->index;
  1069. int fn = sensor_attr_2->nr;
  1070. int res;
  1071. switch (fn) {
  1072. case SYS_PWM:
  1073. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0)
  1074. res = 255;
  1075. else
  1076. res = data->pwm[ix];
  1077. break;
  1078. case SYS_PWM_FREQ:
  1079. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  1080. break;
  1081. case SYS_PWM_ENABLE:
  1082. if (ix >= 3)
  1083. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1084. else
  1085. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1086. break;
  1087. case SYS_PWM_RAMP_RATE:
  1088. /* Only valid for pwm[1-3] */
  1089. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1090. break;
  1091. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1092. /* Only valid for pwm[1-3] */
  1093. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2)
  1094. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1095. else
  1096. res = data->pwm_acz[ix];
  1097. break;
  1098. case SYS_PWM_AUTO_PWM_MIN:
  1099. /* Only valid for pwm[1-3] */
  1100. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix))
  1101. res = data->pwm_min[ix];
  1102. else
  1103. res = 0;
  1104. break;
  1105. case SYS_PWM_AUTO_POINT1_PWM:
  1106. /* Only valid for pwm[1-3] */
  1107. res = data->pwm_min[ix];
  1108. break;
  1109. case SYS_PWM_AUTO_POINT2_PWM:
  1110. /* Only valid for pwm[1-3] */
  1111. res = 255; /* hard-wired */
  1112. break;
  1113. default:
  1114. res = 0;
  1115. dev_dbg(dev, "Unknown function %d.\n", fn);
  1116. }
  1117. return sprintf(buf, "%d\n", res);
  1118. }
  1119. static struct attribute *dme1737_pwm_chmod_attr[];
  1120. static void dme1737_chmod_file(struct device*, struct attribute*, umode_t);
  1121. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1122. const char *buf, size_t count)
  1123. {
  1124. struct dme1737_data *data = dev_get_drvdata(dev);
  1125. struct sensor_device_attribute_2
  1126. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1127. int ix = sensor_attr_2->index;
  1128. int fn = sensor_attr_2->nr;
  1129. long val;
  1130. int err;
  1131. err = kstrtol(buf, 10, &val);
  1132. if (err)
  1133. return err;
  1134. mutex_lock(&data->update_lock);
  1135. switch (fn) {
  1136. case SYS_PWM:
  1137. data->pwm[ix] = clamp_val(val, 0, 255);
  1138. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1139. break;
  1140. case SYS_PWM_FREQ:
  1141. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1142. DME1737_REG_PWM_FREQ(ix)));
  1143. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1144. data->pwm_freq[ix]);
  1145. break;
  1146. case SYS_PWM_ENABLE:
  1147. /* Only valid for pwm[1-3] */
  1148. if (val < 0 || val > 2) {
  1149. count = -EINVAL;
  1150. dev_warn(dev, "PWM enable %ld not "
  1151. "supported. Choose one of 0, 1, or 2.\n",
  1152. val);
  1153. goto exit;
  1154. }
  1155. /* Refresh the cache */
  1156. data->pwm_config[ix] = dme1737_read(data,
  1157. DME1737_REG_PWM_CONFIG(ix));
  1158. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1159. /* Bail out if no change */
  1160. goto exit;
  1161. }
  1162. /* Do some housekeeping if we are currently in auto mode */
  1163. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1164. /* Save the current zone channel assignment */
  1165. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1166. data->pwm_config[ix]);
  1167. /* Save the current ramp rate state and disable it */
  1168. data->pwm_rr[ix > 0] = dme1737_read(data,
  1169. DME1737_REG_PWM_RR(ix > 0));
  1170. data->pwm_rr_en &= ~(1 << ix);
  1171. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1172. data->pwm_rr_en |= (1 << ix);
  1173. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1174. data->pwm_rr[ix > 0]);
  1175. dme1737_write(data,
  1176. DME1737_REG_PWM_RR(ix > 0),
  1177. data->pwm_rr[ix > 0]);
  1178. }
  1179. }
  1180. /* Set the new PWM mode */
  1181. switch (val) {
  1182. case 0:
  1183. /* Change permissions of pwm[ix] to read-only */
  1184. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1185. S_IRUGO);
  1186. /* Turn fan fully on */
  1187. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1188. data->pwm_config[ix]);
  1189. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1190. data->pwm_config[ix]);
  1191. break;
  1192. case 1:
  1193. /* Turn on manual mode */
  1194. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1195. data->pwm_config[ix]);
  1196. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1197. data->pwm_config[ix]);
  1198. /* Change permissions of pwm[ix] to read-writeable */
  1199. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1200. S_IRUGO | S_IWUSR);
  1201. break;
  1202. case 2:
  1203. /* Change permissions of pwm[ix] to read-only */
  1204. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1205. S_IRUGO);
  1206. /*
  1207. * Turn on auto mode using the saved zone channel
  1208. * assignment
  1209. */
  1210. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1211. data->pwm_acz[ix],
  1212. data->pwm_config[ix]);
  1213. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1214. data->pwm_config[ix]);
  1215. /* Enable PWM ramp rate if previously enabled */
  1216. if (data->pwm_rr_en & (1 << ix)) {
  1217. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1218. dme1737_read(data,
  1219. DME1737_REG_PWM_RR(ix > 0)));
  1220. dme1737_write(data,
  1221. DME1737_REG_PWM_RR(ix > 0),
  1222. data->pwm_rr[ix > 0]);
  1223. }
  1224. break;
  1225. }
  1226. break;
  1227. case SYS_PWM_RAMP_RATE:
  1228. /* Only valid for pwm[1-3] */
  1229. /* Refresh the cache */
  1230. data->pwm_config[ix] = dme1737_read(data,
  1231. DME1737_REG_PWM_CONFIG(ix));
  1232. data->pwm_rr[ix > 0] = dme1737_read(data,
  1233. DME1737_REG_PWM_RR(ix > 0));
  1234. /* Set the ramp rate value */
  1235. if (val > 0) {
  1236. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1237. data->pwm_rr[ix > 0]);
  1238. }
  1239. /*
  1240. * Enable/disable the feature only if the associated PWM
  1241. * output is in automatic mode.
  1242. */
  1243. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1244. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1245. data->pwm_rr[ix > 0]);
  1246. }
  1247. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1248. data->pwm_rr[ix > 0]);
  1249. break;
  1250. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1251. /* Only valid for pwm[1-3] */
  1252. if (!(val == 1 || val == 2 || val == 4 ||
  1253. val == 6 || val == 7)) {
  1254. count = -EINVAL;
  1255. dev_warn(dev, "PWM auto channels zone %ld "
  1256. "not supported. Choose one of 1, 2, 4, 6, "
  1257. "or 7.\n", val);
  1258. goto exit;
  1259. }
  1260. /* Refresh the cache */
  1261. data->pwm_config[ix] = dme1737_read(data,
  1262. DME1737_REG_PWM_CONFIG(ix));
  1263. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1264. /*
  1265. * PWM is already in auto mode so update the temp
  1266. * channel assignment
  1267. */
  1268. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1269. data->pwm_config[ix]);
  1270. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1271. data->pwm_config[ix]);
  1272. } else {
  1273. /*
  1274. * PWM is not in auto mode so we save the temp
  1275. * channel assignment for later use
  1276. */
  1277. data->pwm_acz[ix] = val;
  1278. }
  1279. break;
  1280. case SYS_PWM_AUTO_PWM_MIN:
  1281. /* Only valid for pwm[1-3] */
  1282. /* Refresh the cache */
  1283. data->pwm_min[ix] = dme1737_read(data,
  1284. DME1737_REG_PWM_MIN(ix));
  1285. /*
  1286. * There are only 2 values supported for the auto_pwm_min
  1287. * value: 0 or auto_point1_pwm. So if the temperature drops
  1288. * below the auto_point1_temp_hyst value, the fan either turns
  1289. * off or runs at auto_point1_pwm duty-cycle.
  1290. */
  1291. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1292. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1293. dme1737_read(data,
  1294. DME1737_REG_PWM_RR(0)));
  1295. } else {
  1296. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1297. dme1737_read(data,
  1298. DME1737_REG_PWM_RR(0)));
  1299. }
  1300. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1301. data->pwm_rr[0]);
  1302. break;
  1303. case SYS_PWM_AUTO_POINT1_PWM:
  1304. /* Only valid for pwm[1-3] */
  1305. data->pwm_min[ix] = clamp_val(val, 0, 255);
  1306. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1307. data->pwm_min[ix]);
  1308. break;
  1309. default:
  1310. dev_dbg(dev, "Unknown function %d.\n", fn);
  1311. }
  1312. exit:
  1313. mutex_unlock(&data->update_lock);
  1314. return count;
  1315. }
  1316. /* ---------------------------------------------------------------------
  1317. * Miscellaneous sysfs attributes
  1318. * --------------------------------------------------------------------- */
  1319. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1320. char *buf)
  1321. {
  1322. struct i2c_client *client = to_i2c_client(dev);
  1323. struct dme1737_data *data = i2c_get_clientdata(client);
  1324. return sprintf(buf, "%d\n", data->vrm);
  1325. }
  1326. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1327. const char *buf, size_t count)
  1328. {
  1329. struct dme1737_data *data = dev_get_drvdata(dev);
  1330. long val;
  1331. int err;
  1332. err = kstrtol(buf, 10, &val);
  1333. if (err)
  1334. return err;
  1335. data->vrm = val;
  1336. return count;
  1337. }
  1338. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1339. char *buf)
  1340. {
  1341. struct dme1737_data *data = dme1737_update_device(dev);
  1342. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1343. }
  1344. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1345. char *buf)
  1346. {
  1347. struct dme1737_data *data = dev_get_drvdata(dev);
  1348. return sprintf(buf, "%s\n", data->name);
  1349. }
  1350. /* ---------------------------------------------------------------------
  1351. * Sysfs device attribute defines and structs
  1352. * --------------------------------------------------------------------- */
  1353. /* Voltages 0-7 */
  1354. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1355. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1356. show_in, NULL, SYS_IN_INPUT, ix); \
  1357. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1358. show_in, set_in, SYS_IN_MIN, ix); \
  1359. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1360. show_in, set_in, SYS_IN_MAX, ix); \
  1361. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1362. show_in, NULL, SYS_IN_ALARM, ix)
  1363. SENSOR_DEVICE_ATTR_IN(0);
  1364. SENSOR_DEVICE_ATTR_IN(1);
  1365. SENSOR_DEVICE_ATTR_IN(2);
  1366. SENSOR_DEVICE_ATTR_IN(3);
  1367. SENSOR_DEVICE_ATTR_IN(4);
  1368. SENSOR_DEVICE_ATTR_IN(5);
  1369. SENSOR_DEVICE_ATTR_IN(6);
  1370. SENSOR_DEVICE_ATTR_IN(7);
  1371. /* Temperatures 1-3 */
  1372. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1373. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1374. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1375. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1376. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1377. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1378. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1379. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1380. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1381. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1382. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1383. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1384. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1385. SENSOR_DEVICE_ATTR_TEMP(1);
  1386. SENSOR_DEVICE_ATTR_TEMP(2);
  1387. SENSOR_DEVICE_ATTR_TEMP(3);
  1388. /* Zones 1-3 */
  1389. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1390. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1391. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1392. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1393. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1394. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1395. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1396. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1397. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1398. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1399. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1400. SENSOR_DEVICE_ATTR_ZONE(1);
  1401. SENSOR_DEVICE_ATTR_ZONE(2);
  1402. SENSOR_DEVICE_ATTR_ZONE(3);
  1403. /* Fans 1-4 */
  1404. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1405. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1406. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1407. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1408. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1409. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1410. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1411. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1412. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1413. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1414. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1415. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1416. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1417. /* Fans 5-6 */
  1418. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1419. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1420. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1421. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1422. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1423. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1424. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1425. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1426. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1427. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1428. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1429. /* PWMs 1-3 */
  1430. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1431. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1432. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1433. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1434. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1435. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1436. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1437. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1438. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1439. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1440. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1441. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1442. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1443. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1444. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1445. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1446. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1447. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1448. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1449. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1450. /* PWMs 5-6 */
  1451. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1452. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1453. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1454. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1455. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1456. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1457. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1458. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1459. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1460. /* Misc */
  1461. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1462. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1463. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1464. /*
  1465. * This struct holds all the attributes that are always present and need to be
  1466. * created unconditionally. The attributes that need modification of their
  1467. * permissions are created read-only and write permissions are added or removed
  1468. * on the fly when required
  1469. */
  1470. static struct attribute *dme1737_attr[] = {
  1471. /* Voltages */
  1472. &sensor_dev_attr_in0_input.dev_attr.attr,
  1473. &sensor_dev_attr_in0_min.dev_attr.attr,
  1474. &sensor_dev_attr_in0_max.dev_attr.attr,
  1475. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1476. &sensor_dev_attr_in1_input.dev_attr.attr,
  1477. &sensor_dev_attr_in1_min.dev_attr.attr,
  1478. &sensor_dev_attr_in1_max.dev_attr.attr,
  1479. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1480. &sensor_dev_attr_in2_input.dev_attr.attr,
  1481. &sensor_dev_attr_in2_min.dev_attr.attr,
  1482. &sensor_dev_attr_in2_max.dev_attr.attr,
  1483. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1484. &sensor_dev_attr_in3_input.dev_attr.attr,
  1485. &sensor_dev_attr_in3_min.dev_attr.attr,
  1486. &sensor_dev_attr_in3_max.dev_attr.attr,
  1487. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1488. &sensor_dev_attr_in4_input.dev_attr.attr,
  1489. &sensor_dev_attr_in4_min.dev_attr.attr,
  1490. &sensor_dev_attr_in4_max.dev_attr.attr,
  1491. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1492. &sensor_dev_attr_in5_input.dev_attr.attr,
  1493. &sensor_dev_attr_in5_min.dev_attr.attr,
  1494. &sensor_dev_attr_in5_max.dev_attr.attr,
  1495. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1496. &sensor_dev_attr_in6_input.dev_attr.attr,
  1497. &sensor_dev_attr_in6_min.dev_attr.attr,
  1498. &sensor_dev_attr_in6_max.dev_attr.attr,
  1499. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1500. /* Temperatures */
  1501. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1502. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1503. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1504. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1505. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1506. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1507. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1508. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1509. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1510. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1511. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1512. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1513. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1514. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1515. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1516. /* Zones */
  1517. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1518. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1519. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1520. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1521. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1522. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1523. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1524. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1525. NULL
  1526. };
  1527. static const struct attribute_group dme1737_group = {
  1528. .attrs = dme1737_attr,
  1529. };
  1530. /*
  1531. * The following struct holds temp offset attributes, which are not available
  1532. * in all chips. The following chips support them:
  1533. * DME1737, SCH311x
  1534. */
  1535. static struct attribute *dme1737_temp_offset_attr[] = {
  1536. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1537. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1538. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1539. NULL
  1540. };
  1541. static const struct attribute_group dme1737_temp_offset_group = {
  1542. .attrs = dme1737_temp_offset_attr,
  1543. };
  1544. /*
  1545. * The following struct holds VID related attributes, which are not available
  1546. * in all chips. The following chips support them:
  1547. * DME1737
  1548. */
  1549. static struct attribute *dme1737_vid_attr[] = {
  1550. &dev_attr_vrm.attr,
  1551. &dev_attr_cpu0_vid.attr,
  1552. NULL
  1553. };
  1554. static const struct attribute_group dme1737_vid_group = {
  1555. .attrs = dme1737_vid_attr,
  1556. };
  1557. /*
  1558. * The following struct holds temp zone 3 related attributes, which are not
  1559. * available in all chips. The following chips support them:
  1560. * DME1737, SCH311x, SCH5027
  1561. */
  1562. static struct attribute *dme1737_zone3_attr[] = {
  1563. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1564. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1565. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1566. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1567. NULL
  1568. };
  1569. static const struct attribute_group dme1737_zone3_group = {
  1570. .attrs = dme1737_zone3_attr,
  1571. };
  1572. /*
  1573. * The following struct holds temp zone hysteresis related attributes, which
  1574. * are not available in all chips. The following chips support them:
  1575. * DME1737, SCH311x
  1576. */
  1577. static struct attribute *dme1737_zone_hyst_attr[] = {
  1578. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1579. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1580. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1581. NULL
  1582. };
  1583. static const struct attribute_group dme1737_zone_hyst_group = {
  1584. .attrs = dme1737_zone_hyst_attr,
  1585. };
  1586. /*
  1587. * The following struct holds voltage in7 related attributes, which
  1588. * are not available in all chips. The following chips support them:
  1589. * SCH5127
  1590. */
  1591. static struct attribute *dme1737_in7_attr[] = {
  1592. &sensor_dev_attr_in7_input.dev_attr.attr,
  1593. &sensor_dev_attr_in7_min.dev_attr.attr,
  1594. &sensor_dev_attr_in7_max.dev_attr.attr,
  1595. &sensor_dev_attr_in7_alarm.dev_attr.attr,
  1596. NULL
  1597. };
  1598. static const struct attribute_group dme1737_in7_group = {
  1599. .attrs = dme1737_in7_attr,
  1600. };
  1601. /*
  1602. * The following structs hold the PWM attributes, some of which are optional.
  1603. * Their creation depends on the chip configuration which is determined during
  1604. * module load.
  1605. */
  1606. static struct attribute *dme1737_pwm1_attr[] = {
  1607. &sensor_dev_attr_pwm1.dev_attr.attr,
  1608. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1609. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1610. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1611. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1612. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1613. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1614. NULL
  1615. };
  1616. static struct attribute *dme1737_pwm2_attr[] = {
  1617. &sensor_dev_attr_pwm2.dev_attr.attr,
  1618. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1619. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1620. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1621. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1622. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1623. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1624. NULL
  1625. };
  1626. static struct attribute *dme1737_pwm3_attr[] = {
  1627. &sensor_dev_attr_pwm3.dev_attr.attr,
  1628. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1629. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1630. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1631. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1632. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1633. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1634. NULL
  1635. };
  1636. static struct attribute *dme1737_pwm5_attr[] = {
  1637. &sensor_dev_attr_pwm5.dev_attr.attr,
  1638. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1639. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1640. NULL
  1641. };
  1642. static struct attribute *dme1737_pwm6_attr[] = {
  1643. &sensor_dev_attr_pwm6.dev_attr.attr,
  1644. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1645. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1646. NULL
  1647. };
  1648. static const struct attribute_group dme1737_pwm_group[] = {
  1649. { .attrs = dme1737_pwm1_attr },
  1650. { .attrs = dme1737_pwm2_attr },
  1651. { .attrs = dme1737_pwm3_attr },
  1652. { .attrs = NULL },
  1653. { .attrs = dme1737_pwm5_attr },
  1654. { .attrs = dme1737_pwm6_attr },
  1655. };
  1656. /*
  1657. * The following struct holds auto PWM min attributes, which are not available
  1658. * in all chips. Their creation depends on the chip type which is determined
  1659. * during module load.
  1660. */
  1661. static struct attribute *dme1737_auto_pwm_min_attr[] = {
  1662. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1663. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1664. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1665. };
  1666. /*
  1667. * The following structs hold the fan attributes, some of which are optional.
  1668. * Their creation depends on the chip configuration which is determined during
  1669. * module load.
  1670. */
  1671. static struct attribute *dme1737_fan1_attr[] = {
  1672. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1673. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1674. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1675. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1676. NULL
  1677. };
  1678. static struct attribute *dme1737_fan2_attr[] = {
  1679. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1680. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1681. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1682. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1683. NULL
  1684. };
  1685. static struct attribute *dme1737_fan3_attr[] = {
  1686. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1687. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1688. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1689. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1690. NULL
  1691. };
  1692. static struct attribute *dme1737_fan4_attr[] = {
  1693. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1694. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1695. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1696. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1697. NULL
  1698. };
  1699. static struct attribute *dme1737_fan5_attr[] = {
  1700. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1701. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1702. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1703. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1704. NULL
  1705. };
  1706. static struct attribute *dme1737_fan6_attr[] = {
  1707. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1708. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1709. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1710. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1711. NULL
  1712. };
  1713. static const struct attribute_group dme1737_fan_group[] = {
  1714. { .attrs = dme1737_fan1_attr },
  1715. { .attrs = dme1737_fan2_attr },
  1716. { .attrs = dme1737_fan3_attr },
  1717. { .attrs = dme1737_fan4_attr },
  1718. { .attrs = dme1737_fan5_attr },
  1719. { .attrs = dme1737_fan6_attr },
  1720. };
  1721. /*
  1722. * The permissions of the following zone attributes are changed to read-
  1723. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1724. */
  1725. static struct attribute *dme1737_zone_chmod_attr[] = {
  1726. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1727. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1728. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1729. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1730. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1731. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1732. NULL
  1733. };
  1734. static const struct attribute_group dme1737_zone_chmod_group = {
  1735. .attrs = dme1737_zone_chmod_attr,
  1736. };
  1737. /*
  1738. * The permissions of the following zone 3 attributes are changed to read-
  1739. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1740. */
  1741. static struct attribute *dme1737_zone3_chmod_attr[] = {
  1742. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1743. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1744. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1745. NULL
  1746. };
  1747. static const struct attribute_group dme1737_zone3_chmod_group = {
  1748. .attrs = dme1737_zone3_chmod_attr,
  1749. };
  1750. /*
  1751. * The permissions of the following PWM attributes are changed to read-
  1752. * writeable if the chip is *not* locked and the respective PWM is available.
  1753. * Otherwise they stay read-only.
  1754. */
  1755. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1756. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1757. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1758. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1759. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1760. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1761. NULL
  1762. };
  1763. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1764. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1765. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1766. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1767. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1768. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1769. NULL
  1770. };
  1771. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1772. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1773. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1774. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1775. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1776. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1777. NULL
  1778. };
  1779. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1780. &sensor_dev_attr_pwm5.dev_attr.attr,
  1781. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1782. NULL
  1783. };
  1784. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1785. &sensor_dev_attr_pwm6.dev_attr.attr,
  1786. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1787. NULL
  1788. };
  1789. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1790. { .attrs = dme1737_pwm1_chmod_attr },
  1791. { .attrs = dme1737_pwm2_chmod_attr },
  1792. { .attrs = dme1737_pwm3_chmod_attr },
  1793. { .attrs = NULL },
  1794. { .attrs = dme1737_pwm5_chmod_attr },
  1795. { .attrs = dme1737_pwm6_chmod_attr },
  1796. };
  1797. /*
  1798. * Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1799. * chip is not locked. Otherwise they are read-only.
  1800. */
  1801. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1802. &sensor_dev_attr_pwm1.dev_attr.attr,
  1803. &sensor_dev_attr_pwm2.dev_attr.attr,
  1804. &sensor_dev_attr_pwm3.dev_attr.attr,
  1805. };
  1806. /* ---------------------------------------------------------------------
  1807. * Super-IO functions
  1808. * --------------------------------------------------------------------- */
  1809. static inline void dme1737_sio_enter(int sio_cip)
  1810. {
  1811. outb(0x55, sio_cip);
  1812. }
  1813. static inline void dme1737_sio_exit(int sio_cip)
  1814. {
  1815. outb(0xaa, sio_cip);
  1816. }
  1817. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1818. {
  1819. outb(reg, sio_cip);
  1820. return inb(sio_cip + 1);
  1821. }
  1822. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1823. {
  1824. outb(reg, sio_cip);
  1825. outb(val, sio_cip + 1);
  1826. }
  1827. /* ---------------------------------------------------------------------
  1828. * Device initialization
  1829. * --------------------------------------------------------------------- */
  1830. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1831. static void dme1737_chmod_file(struct device *dev,
  1832. struct attribute *attr, umode_t mode)
  1833. {
  1834. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1835. dev_warn(dev, "Failed to change permissions of %s.\n",
  1836. attr->name);
  1837. }
  1838. }
  1839. static void dme1737_chmod_group(struct device *dev,
  1840. const struct attribute_group *group,
  1841. umode_t mode)
  1842. {
  1843. struct attribute **attr;
  1844. for (attr = group->attrs; *attr; attr++)
  1845. dme1737_chmod_file(dev, *attr, mode);
  1846. }
  1847. static void dme1737_remove_files(struct device *dev)
  1848. {
  1849. struct dme1737_data *data = dev_get_drvdata(dev);
  1850. int ix;
  1851. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1852. if (data->has_features & HAS_FAN(ix)) {
  1853. sysfs_remove_group(&dev->kobj,
  1854. &dme1737_fan_group[ix]);
  1855. }
  1856. }
  1857. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1858. if (data->has_features & HAS_PWM(ix)) {
  1859. sysfs_remove_group(&dev->kobj,
  1860. &dme1737_pwm_group[ix]);
  1861. if ((data->has_features & HAS_PWM_MIN) && ix < 3) {
  1862. sysfs_remove_file(&dev->kobj,
  1863. dme1737_auto_pwm_min_attr[ix]);
  1864. }
  1865. }
  1866. }
  1867. if (data->has_features & HAS_TEMP_OFFSET)
  1868. sysfs_remove_group(&dev->kobj, &dme1737_temp_offset_group);
  1869. if (data->has_features & HAS_VID)
  1870. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1871. if (data->has_features & HAS_ZONE3)
  1872. sysfs_remove_group(&dev->kobj, &dme1737_zone3_group);
  1873. if (data->has_features & HAS_ZONE_HYST)
  1874. sysfs_remove_group(&dev->kobj, &dme1737_zone_hyst_group);
  1875. if (data->has_features & HAS_IN7)
  1876. sysfs_remove_group(&dev->kobj, &dme1737_in7_group);
  1877. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1878. if (!data->client)
  1879. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1880. }
  1881. static int dme1737_create_files(struct device *dev)
  1882. {
  1883. struct dme1737_data *data = dev_get_drvdata(dev);
  1884. int err, ix;
  1885. /* Create a name attribute for ISA devices */
  1886. if (!data->client) {
  1887. err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr);
  1888. if (err)
  1889. goto exit;
  1890. }
  1891. /* Create standard sysfs attributes */
  1892. err = sysfs_create_group(&dev->kobj, &dme1737_group);
  1893. if (err)
  1894. goto exit_remove;
  1895. /* Create chip-dependent sysfs attributes */
  1896. if (data->has_features & HAS_TEMP_OFFSET) {
  1897. err = sysfs_create_group(&dev->kobj,
  1898. &dme1737_temp_offset_group);
  1899. if (err)
  1900. goto exit_remove;
  1901. }
  1902. if (data->has_features & HAS_VID) {
  1903. err = sysfs_create_group(&dev->kobj, &dme1737_vid_group);
  1904. if (err)
  1905. goto exit_remove;
  1906. }
  1907. if (data->has_features & HAS_ZONE3) {
  1908. err = sysfs_create_group(&dev->kobj, &dme1737_zone3_group);
  1909. if (err)
  1910. goto exit_remove;
  1911. }
  1912. if (data->has_features & HAS_ZONE_HYST) {
  1913. err = sysfs_create_group(&dev->kobj, &dme1737_zone_hyst_group);
  1914. if (err)
  1915. goto exit_remove;
  1916. }
  1917. if (data->has_features & HAS_IN7) {
  1918. err = sysfs_create_group(&dev->kobj, &dme1737_in7_group);
  1919. if (err)
  1920. goto exit_remove;
  1921. }
  1922. /* Create fan sysfs attributes */
  1923. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1924. if (data->has_features & HAS_FAN(ix)) {
  1925. err = sysfs_create_group(&dev->kobj,
  1926. &dme1737_fan_group[ix]);
  1927. if (err)
  1928. goto exit_remove;
  1929. }
  1930. }
  1931. /* Create PWM sysfs attributes */
  1932. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1933. if (data->has_features & HAS_PWM(ix)) {
  1934. err = sysfs_create_group(&dev->kobj,
  1935. &dme1737_pwm_group[ix]);
  1936. if (err)
  1937. goto exit_remove;
  1938. if ((data->has_features & HAS_PWM_MIN) && (ix < 3)) {
  1939. err = sysfs_create_file(&dev->kobj,
  1940. dme1737_auto_pwm_min_attr[ix]);
  1941. if (err)
  1942. goto exit_remove;
  1943. }
  1944. }
  1945. }
  1946. /*
  1947. * Inform if the device is locked. Otherwise change the permissions of
  1948. * selected attributes from read-only to read-writeable.
  1949. */
  1950. if (data->config & 0x02) {
  1951. dev_info(dev, "Device is locked. Some attributes "
  1952. "will be read-only.\n");
  1953. } else {
  1954. /* Change permissions of zone sysfs attributes */
  1955. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1956. S_IRUGO | S_IWUSR);
  1957. /* Change permissions of chip-dependent sysfs attributes */
  1958. if (data->has_features & HAS_TEMP_OFFSET) {
  1959. dme1737_chmod_group(dev, &dme1737_temp_offset_group,
  1960. S_IRUGO | S_IWUSR);
  1961. }
  1962. if (data->has_features & HAS_ZONE3) {
  1963. dme1737_chmod_group(dev, &dme1737_zone3_chmod_group,
  1964. S_IRUGO | S_IWUSR);
  1965. }
  1966. if (data->has_features & HAS_ZONE_HYST) {
  1967. dme1737_chmod_group(dev, &dme1737_zone_hyst_group,
  1968. S_IRUGO | S_IWUSR);
  1969. }
  1970. /* Change permissions of PWM sysfs attributes */
  1971. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1972. if (data->has_features & HAS_PWM(ix)) {
  1973. dme1737_chmod_group(dev,
  1974. &dme1737_pwm_chmod_group[ix],
  1975. S_IRUGO | S_IWUSR);
  1976. if ((data->has_features & HAS_PWM_MIN) &&
  1977. ix < 3) {
  1978. dme1737_chmod_file(dev,
  1979. dme1737_auto_pwm_min_attr[ix],
  1980. S_IRUGO | S_IWUSR);
  1981. }
  1982. }
  1983. }
  1984. /* Change permissions of pwm[1-3] if in manual mode */
  1985. for (ix = 0; ix < 3; ix++) {
  1986. if ((data->has_features & HAS_PWM(ix)) &&
  1987. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1988. dme1737_chmod_file(dev,
  1989. dme1737_pwm_chmod_attr[ix],
  1990. S_IRUGO | S_IWUSR);
  1991. }
  1992. }
  1993. }
  1994. return 0;
  1995. exit_remove:
  1996. dme1737_remove_files(dev);
  1997. exit:
  1998. return err;
  1999. }
  2000. static int dme1737_init_device(struct device *dev)
  2001. {
  2002. struct dme1737_data *data = dev_get_drvdata(dev);
  2003. struct i2c_client *client = data->client;
  2004. int ix;
  2005. u8 reg;
  2006. /* Point to the right nominal voltages array */
  2007. data->in_nominal = IN_NOMINAL(data->type);
  2008. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  2009. /* Inform if part is not monitoring/started */
  2010. if (!(data->config & 0x01)) {
  2011. if (!force_start) {
  2012. dev_err(dev, "Device is not monitoring. "
  2013. "Use the force_start load parameter to "
  2014. "override.\n");
  2015. return -EFAULT;
  2016. }
  2017. /* Force monitoring */
  2018. data->config |= 0x01;
  2019. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  2020. }
  2021. /* Inform if part is not ready */
  2022. if (!(data->config & 0x04)) {
  2023. dev_err(dev, "Device is not ready.\n");
  2024. return -EFAULT;
  2025. }
  2026. /*
  2027. * Determine which optional fan and pwm features are enabled (only
  2028. * valid for I2C devices)
  2029. */
  2030. if (client) { /* I2C chip */
  2031. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  2032. /* Check if optional fan3 input is enabled */
  2033. if (data->config2 & 0x04)
  2034. data->has_features |= HAS_FAN(2);
  2035. /*
  2036. * Fan4 and pwm3 are only available if the client's I2C address
  2037. * is the default 0x2e. Otherwise the I/Os associated with
  2038. * these functions are used for addr enable/select.
  2039. */
  2040. if (client->addr == 0x2e)
  2041. data->has_features |= HAS_FAN(3) | HAS_PWM(2);
  2042. /*
  2043. * Determine which of the optional fan[5-6] and pwm[5-6]
  2044. * features are enabled. For this, we need to query the runtime
  2045. * registers through the Super-IO LPC interface. Try both
  2046. * config ports 0x2e and 0x4e.
  2047. */
  2048. if (dme1737_i2c_get_features(0x2e, data) &&
  2049. dme1737_i2c_get_features(0x4e, data)) {
  2050. dev_warn(dev, "Failed to query Super-IO for optional "
  2051. "features.\n");
  2052. }
  2053. }
  2054. /* Fan[1-2] and pwm[1-2] are present in all chips */
  2055. data->has_features |= HAS_FAN(0) | HAS_FAN(1) | HAS_PWM(0) | HAS_PWM(1);
  2056. /* Chip-dependent features */
  2057. switch (data->type) {
  2058. case dme1737:
  2059. data->has_features |= HAS_TEMP_OFFSET | HAS_VID | HAS_ZONE3 |
  2060. HAS_ZONE_HYST | HAS_PWM_MIN;
  2061. break;
  2062. case sch311x:
  2063. data->has_features |= HAS_TEMP_OFFSET | HAS_ZONE3 |
  2064. HAS_ZONE_HYST | HAS_PWM_MIN | HAS_FAN(2) | HAS_PWM(2);
  2065. break;
  2066. case sch5027:
  2067. data->has_features |= HAS_ZONE3;
  2068. break;
  2069. case sch5127:
  2070. data->has_features |= HAS_FAN(2) | HAS_PWM(2) | HAS_IN7;
  2071. break;
  2072. default:
  2073. break;
  2074. }
  2075. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  2076. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  2077. (data->has_features & HAS_PWM(2)) ? "yes" : "no",
  2078. (data->has_features & HAS_PWM(4)) ? "yes" : "no",
  2079. (data->has_features & HAS_PWM(5)) ? "yes" : "no",
  2080. (data->has_features & HAS_FAN(2)) ? "yes" : "no",
  2081. (data->has_features & HAS_FAN(3)) ? "yes" : "no",
  2082. (data->has_features & HAS_FAN(4)) ? "yes" : "no",
  2083. (data->has_features & HAS_FAN(5)) ? "yes" : "no");
  2084. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  2085. /* Inform if fan-to-pwm mapping differs from the default */
  2086. if (client && reg != 0xa4) { /* I2C chip */
  2087. dev_warn(dev, "Non-standard fan to pwm mapping: "
  2088. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  2089. "fan4->pwm%d. Please report to the driver "
  2090. "maintainer.\n",
  2091. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2092. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  2093. } else if (!client && reg != 0x24) { /* ISA chip */
  2094. dev_warn(dev, "Non-standard fan to pwm mapping: "
  2095. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  2096. "Please report to the driver maintainer.\n",
  2097. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2098. ((reg >> 4) & 0x03) + 1);
  2099. }
  2100. /*
  2101. * Switch pwm[1-3] to manual mode if they are currently disabled and
  2102. * set the duty-cycles to 0% (which is identical to the PWMs being
  2103. * disabled).
  2104. */
  2105. if (!(data->config & 0x02)) {
  2106. for (ix = 0; ix < 3; ix++) {
  2107. data->pwm_config[ix] = dme1737_read(data,
  2108. DME1737_REG_PWM_CONFIG(ix));
  2109. if ((data->has_features & HAS_PWM(ix)) &&
  2110. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  2111. dev_info(dev, "Switching pwm%d to "
  2112. "manual mode.\n", ix + 1);
  2113. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  2114. data->pwm_config[ix]);
  2115. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  2116. dme1737_write(data,
  2117. DME1737_REG_PWM_CONFIG(ix),
  2118. data->pwm_config[ix]);
  2119. }
  2120. }
  2121. }
  2122. /* Initialize the default PWM auto channels zone (acz) assignments */
  2123. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  2124. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  2125. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  2126. /* Set VRM */
  2127. if (data->has_features & HAS_VID)
  2128. data->vrm = vid_which_vrm();
  2129. return 0;
  2130. }
  2131. /* ---------------------------------------------------------------------
  2132. * I2C device detection and registration
  2133. * --------------------------------------------------------------------- */
  2134. static struct i2c_driver dme1737_i2c_driver;
  2135. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  2136. {
  2137. int err = 0, reg;
  2138. u16 addr;
  2139. dme1737_sio_enter(sio_cip);
  2140. /*
  2141. * Check device ID
  2142. * We currently know about two kinds of DME1737 and SCH5027.
  2143. */
  2144. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2145. if (!(reg == DME1737_ID_1 || reg == DME1737_ID_2 ||
  2146. reg == SCH5027_ID)) {
  2147. err = -ENODEV;
  2148. goto exit;
  2149. }
  2150. /* Select logical device A (runtime registers) */
  2151. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2152. /* Get the base address of the runtime registers */
  2153. addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2154. dme1737_sio_inb(sio_cip, 0x61);
  2155. if (!addr) {
  2156. err = -ENODEV;
  2157. goto exit;
  2158. }
  2159. /*
  2160. * Read the runtime registers to determine which optional features
  2161. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  2162. * to '10' if the respective feature is enabled.
  2163. */
  2164. if ((inb(addr + 0x43) & 0x0c) == 0x08) /* fan6 */
  2165. data->has_features |= HAS_FAN(5);
  2166. if ((inb(addr + 0x44) & 0x0c) == 0x08) /* pwm6 */
  2167. data->has_features |= HAS_PWM(5);
  2168. if ((inb(addr + 0x45) & 0x0c) == 0x08) /* fan5 */
  2169. data->has_features |= HAS_FAN(4);
  2170. if ((inb(addr + 0x46) & 0x0c) == 0x08) /* pwm5 */
  2171. data->has_features |= HAS_PWM(4);
  2172. exit:
  2173. dme1737_sio_exit(sio_cip);
  2174. return err;
  2175. }
  2176. /* Return 0 if detection is successful, -ENODEV otherwise */
  2177. static int dme1737_i2c_detect(struct i2c_client *client,
  2178. struct i2c_board_info *info)
  2179. {
  2180. struct i2c_adapter *adapter = client->adapter;
  2181. struct device *dev = &adapter->dev;
  2182. u8 company, verstep = 0;
  2183. const char *name;
  2184. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  2185. return -ENODEV;
  2186. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  2187. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  2188. if (company == DME1737_COMPANY_SMSC &&
  2189. verstep == SCH5027_VERSTEP) {
  2190. name = "sch5027";
  2191. } else if (company == DME1737_COMPANY_SMSC &&
  2192. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  2193. name = "dme1737";
  2194. } else {
  2195. return -ENODEV;
  2196. }
  2197. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  2198. verstep == SCH5027_VERSTEP ? "SCH5027" : "DME1737",
  2199. client->addr, verstep);
  2200. strlcpy(info->type, name, I2C_NAME_SIZE);
  2201. return 0;
  2202. }
  2203. static int dme1737_i2c_probe(struct i2c_client *client,
  2204. const struct i2c_device_id *id)
  2205. {
  2206. struct dme1737_data *data;
  2207. struct device *dev = &client->dev;
  2208. int err;
  2209. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2210. if (!data)
  2211. return -ENOMEM;
  2212. i2c_set_clientdata(client, data);
  2213. data->type = id->driver_data;
  2214. data->client = client;
  2215. data->name = client->name;
  2216. mutex_init(&data->update_lock);
  2217. /* Initialize the DME1737 chip */
  2218. err = dme1737_init_device(dev);
  2219. if (err) {
  2220. dev_err(dev, "Failed to initialize device.\n");
  2221. return err;
  2222. }
  2223. /* Create sysfs files */
  2224. err = dme1737_create_files(dev);
  2225. if (err) {
  2226. dev_err(dev, "Failed to create sysfs files.\n");
  2227. return err;
  2228. }
  2229. /* Register device */
  2230. data->hwmon_dev = hwmon_device_register(dev);
  2231. if (IS_ERR(data->hwmon_dev)) {
  2232. dev_err(dev, "Failed to register device.\n");
  2233. err = PTR_ERR(data->hwmon_dev);
  2234. goto exit_remove;
  2235. }
  2236. return 0;
  2237. exit_remove:
  2238. dme1737_remove_files(dev);
  2239. return err;
  2240. }
  2241. static int dme1737_i2c_remove(struct i2c_client *client)
  2242. {
  2243. struct dme1737_data *data = i2c_get_clientdata(client);
  2244. hwmon_device_unregister(data->hwmon_dev);
  2245. dme1737_remove_files(&client->dev);
  2246. return 0;
  2247. }
  2248. static const struct i2c_device_id dme1737_id[] = {
  2249. { "dme1737", dme1737 },
  2250. { "sch5027", sch5027 },
  2251. { }
  2252. };
  2253. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2254. static struct i2c_driver dme1737_i2c_driver = {
  2255. .class = I2C_CLASS_HWMON,
  2256. .driver = {
  2257. .name = "dme1737",
  2258. },
  2259. .probe = dme1737_i2c_probe,
  2260. .remove = dme1737_i2c_remove,
  2261. .id_table = dme1737_id,
  2262. .detect = dme1737_i2c_detect,
  2263. .address_list = normal_i2c,
  2264. };
  2265. /* ---------------------------------------------------------------------
  2266. * ISA device detection and registration
  2267. * --------------------------------------------------------------------- */
  2268. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2269. {
  2270. int err = 0, reg;
  2271. unsigned short base_addr;
  2272. dme1737_sio_enter(sio_cip);
  2273. /*
  2274. * Check device ID
  2275. * We currently know about SCH3112, SCH3114, SCH3116, and SCH5127
  2276. */
  2277. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2278. if (!(reg == SCH3112_ID || reg == SCH3114_ID || reg == SCH3116_ID ||
  2279. reg == SCH5127_ID)) {
  2280. err = -ENODEV;
  2281. goto exit;
  2282. }
  2283. /* Select logical device A (runtime registers) */
  2284. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2285. /* Get the base address of the runtime registers */
  2286. base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2287. dme1737_sio_inb(sio_cip, 0x61);
  2288. if (!base_addr) {
  2289. pr_err("Base address not set\n");
  2290. err = -ENODEV;
  2291. goto exit;
  2292. }
  2293. /*
  2294. * Access to the hwmon registers is through an index/data register
  2295. * pair located at offset 0x70/0x71.
  2296. */
  2297. *addr = base_addr + 0x70;
  2298. exit:
  2299. dme1737_sio_exit(sio_cip);
  2300. return err;
  2301. }
  2302. static int __init dme1737_isa_device_add(unsigned short addr)
  2303. {
  2304. struct resource res = {
  2305. .start = addr,
  2306. .end = addr + DME1737_EXTENT - 1,
  2307. .name = "dme1737",
  2308. .flags = IORESOURCE_IO,
  2309. };
  2310. int err;
  2311. err = acpi_check_resource_conflict(&res);
  2312. if (err)
  2313. goto exit;
  2314. pdev = platform_device_alloc("dme1737", addr);
  2315. if (!pdev) {
  2316. pr_err("Failed to allocate device\n");
  2317. err = -ENOMEM;
  2318. goto exit;
  2319. }
  2320. err = platform_device_add_resources(pdev, &res, 1);
  2321. if (err) {
  2322. pr_err("Failed to add device resource (err = %d)\n", err);
  2323. goto exit_device_put;
  2324. }
  2325. err = platform_device_add(pdev);
  2326. if (err) {
  2327. pr_err("Failed to add device (err = %d)\n", err);
  2328. goto exit_device_put;
  2329. }
  2330. return 0;
  2331. exit_device_put:
  2332. platform_device_put(pdev);
  2333. pdev = NULL;
  2334. exit:
  2335. return err;
  2336. }
  2337. static int dme1737_isa_probe(struct platform_device *pdev)
  2338. {
  2339. u8 company, device;
  2340. struct resource *res;
  2341. struct dme1737_data *data;
  2342. struct device *dev = &pdev->dev;
  2343. int err;
  2344. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2345. if (!devm_request_region(dev, res->start, DME1737_EXTENT, "dme1737")) {
  2346. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2347. (unsigned short)res->start,
  2348. (unsigned short)res->start + DME1737_EXTENT - 1);
  2349. return -EBUSY;
  2350. }
  2351. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2352. if (!data)
  2353. return -ENOMEM;
  2354. data->addr = res->start;
  2355. platform_set_drvdata(pdev, data);
  2356. /* Skip chip detection if module is loaded with force_id parameter */
  2357. switch (force_id) {
  2358. case SCH3112_ID:
  2359. case SCH3114_ID:
  2360. case SCH3116_ID:
  2361. data->type = sch311x;
  2362. break;
  2363. case SCH5127_ID:
  2364. data->type = sch5127;
  2365. break;
  2366. default:
  2367. company = dme1737_read(data, DME1737_REG_COMPANY);
  2368. device = dme1737_read(data, DME1737_REG_DEVICE);
  2369. if ((company == DME1737_COMPANY_SMSC) &&
  2370. (device == SCH311X_DEVICE)) {
  2371. data->type = sch311x;
  2372. } else if ((company == DME1737_COMPANY_SMSC) &&
  2373. (device == SCH5127_DEVICE)) {
  2374. data->type = sch5127;
  2375. } else {
  2376. return -ENODEV;
  2377. }
  2378. }
  2379. if (data->type == sch5127)
  2380. data->name = "sch5127";
  2381. else
  2382. data->name = "sch311x";
  2383. /* Initialize the mutex */
  2384. mutex_init(&data->update_lock);
  2385. dev_info(dev, "Found a %s chip at 0x%04x\n",
  2386. data->type == sch5127 ? "SCH5127" : "SCH311x", data->addr);
  2387. /* Initialize the chip */
  2388. err = dme1737_init_device(dev);
  2389. if (err) {
  2390. dev_err(dev, "Failed to initialize device.\n");
  2391. return err;
  2392. }
  2393. /* Create sysfs files */
  2394. err = dme1737_create_files(dev);
  2395. if (err) {
  2396. dev_err(dev, "Failed to create sysfs files.\n");
  2397. return err;
  2398. }
  2399. /* Register device */
  2400. data->hwmon_dev = hwmon_device_register(dev);
  2401. if (IS_ERR(data->hwmon_dev)) {
  2402. dev_err(dev, "Failed to register device.\n");
  2403. err = PTR_ERR(data->hwmon_dev);
  2404. goto exit_remove_files;
  2405. }
  2406. return 0;
  2407. exit_remove_files:
  2408. dme1737_remove_files(dev);
  2409. return err;
  2410. }
  2411. static int dme1737_isa_remove(struct platform_device *pdev)
  2412. {
  2413. struct dme1737_data *data = platform_get_drvdata(pdev);
  2414. hwmon_device_unregister(data->hwmon_dev);
  2415. dme1737_remove_files(&pdev->dev);
  2416. return 0;
  2417. }
  2418. static struct platform_driver dme1737_isa_driver = {
  2419. .driver = {
  2420. .owner = THIS_MODULE,
  2421. .name = "dme1737",
  2422. },
  2423. .probe = dme1737_isa_probe,
  2424. .remove = dme1737_isa_remove,
  2425. };
  2426. /* ---------------------------------------------------------------------
  2427. * Module initialization and cleanup
  2428. * --------------------------------------------------------------------- */
  2429. static int __init dme1737_init(void)
  2430. {
  2431. int err;
  2432. unsigned short addr;
  2433. err = i2c_add_driver(&dme1737_i2c_driver);
  2434. if (err)
  2435. goto exit;
  2436. if (dme1737_isa_detect(0x2e, &addr) &&
  2437. dme1737_isa_detect(0x4e, &addr) &&
  2438. (!probe_all_addr ||
  2439. (dme1737_isa_detect(0x162e, &addr) &&
  2440. dme1737_isa_detect(0x164e, &addr)))) {
  2441. /* Return 0 if we didn't find an ISA device */
  2442. return 0;
  2443. }
  2444. err = platform_driver_register(&dme1737_isa_driver);
  2445. if (err)
  2446. goto exit_del_i2c_driver;
  2447. /* Sets global pdev as a side effect */
  2448. err = dme1737_isa_device_add(addr);
  2449. if (err)
  2450. goto exit_del_isa_driver;
  2451. return 0;
  2452. exit_del_isa_driver:
  2453. platform_driver_unregister(&dme1737_isa_driver);
  2454. exit_del_i2c_driver:
  2455. i2c_del_driver(&dme1737_i2c_driver);
  2456. exit:
  2457. return err;
  2458. }
  2459. static void __exit dme1737_exit(void)
  2460. {
  2461. if (pdev) {
  2462. platform_device_unregister(pdev);
  2463. platform_driver_unregister(&dme1737_isa_driver);
  2464. }
  2465. i2c_del_driver(&dme1737_i2c_driver);
  2466. }
  2467. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2468. MODULE_DESCRIPTION("DME1737 sensors");
  2469. MODULE_LICENSE("GPL");
  2470. module_init(dme1737_init);
  2471. module_exit(dme1737_exit);